xref: /kvmtool/include/kvm/pci.h (revision 854aa2eff9402d4a11edf6beb5073434cf3b1e8d)
160742802SPekka Enberg #ifndef KVM__PCI_H
260742802SPekka Enberg #define KVM__PCI_H
360742802SPekka Enberg 
43fdf659dSSasha Levin #include <linux/types.h>
51de74957SSasha Levin #include <linux/kvm.h>
620c64ecaSPekka Enberg #include <linux/pci_regs.h>
7aa73be70SMatt Evans #include <endian.h>
876f9c841SCyrill Gorcunov 
9b5981636SWill Deacon #include "kvm/devices.h"
10f7c17d7cSPekka Enberg #include "kvm/msi.h"
11ff01b5dbSJean-Philippe Brucker #include "kvm/fdt.h"
12d0297a59SMatt Evans 
134402a581SPekka Enberg /*
144402a581SPekka Enberg  * PCI Configuration Mechanism #1 I/O ports. See Section 3.7.4.1.
154402a581SPekka Enberg  * ("Configuration Mechanism #1") of the PCI Local Bus Specification 2.1 for
164402a581SPekka Enberg  * details.
174402a581SPekka Enberg  */
18305b72ceSCyrill Gorcunov #define PCI_CONFIG_ADDRESS	0xcf8
19305b72ceSCyrill Gorcunov #define PCI_CONFIG_DATA		0xcfc
202b9e4709SCyrill Gorcunov #define PCI_CONFIG_BUS_FORWARD	0xcfa
2195d13a52SSasha Levin #define PCI_IO_SIZE		0x100
22*854aa2efSJulien Thierry #define PCI_IOPORT_START	0x6200
23b403f2f7SWill Deacon #define PCI_CFG_SIZE		(1ULL << 24)
24305b72ceSCyrill Gorcunov 
256078a454SJean-Philippe Brucker struct kvm;
266078a454SJean-Philippe Brucker 
27aa73be70SMatt Evans union pci_config_address {
28aa73be70SMatt Evans 	struct {
29aa73be70SMatt Evans #if __BYTE_ORDER == __LITTLE_ENDIAN
30d0297a59SMatt Evans 		unsigned	reg_offset	: 2;		/* 1  .. 0  */
314402a581SPekka Enberg 		unsigned	register_number	: 6;		/* 7  .. 2  */
324402a581SPekka Enberg 		unsigned	function_number	: 3;		/* 10 .. 8  */
334402a581SPekka Enberg 		unsigned	device_number	: 5;		/* 15 .. 11 */
344402a581SPekka Enberg 		unsigned	bus_number	: 8;		/* 23 .. 16 */
354402a581SPekka Enberg 		unsigned	reserved	: 7;		/* 30 .. 24 */
364402a581SPekka Enberg 		unsigned	enable_bit	: 1;		/* 31       */
37aa73be70SMatt Evans #else
38aa73be70SMatt Evans 		unsigned	enable_bit	: 1;		/* 31       */
39aa73be70SMatt Evans 		unsigned	reserved	: 7;		/* 30 .. 24 */
40aa73be70SMatt Evans 		unsigned	bus_number	: 8;		/* 23 .. 16 */
41aa73be70SMatt Evans 		unsigned	device_number	: 5;		/* 15 .. 11 */
42aa73be70SMatt Evans 		unsigned	function_number	: 3;		/* 10 .. 8  */
43aa73be70SMatt Evans 		unsigned	register_number	: 6;		/* 7  .. 2  */
44d0297a59SMatt Evans 		unsigned	reg_offset	: 2;		/* 1  .. 0  */
45aa73be70SMatt Evans #endif
46aa73be70SMatt Evans 	};
47aa73be70SMatt Evans 	u32 w;
484402a581SPekka Enberg };
494402a581SPekka Enberg 
50bc485053SSasha Levin struct msix_table {
511de74957SSasha Levin 	struct msi_msg msg;
52bc485053SSasha Levin 	u32 ctrl;
53bc485053SSasha Levin };
54bc485053SSasha Levin 
55bc485053SSasha Levin struct msix_cap {
56bc485053SSasha Levin 	u8 cap;
57bc485053SSasha Levin 	u8 next;
5806f48103SSasha Levin 	u16 ctrl;
59bc485053SSasha Levin 	u32 table_offset;
6006f48103SSasha Levin 	u32 pba_offset;
61bc485053SSasha Levin };
62bc485053SSasha Levin 
638dd28afeSJean-Philippe Brucker struct msi_cap_64 {
648dd28afeSJean-Philippe Brucker 	u8 cap;
658dd28afeSJean-Philippe Brucker 	u8 next;
668dd28afeSJean-Philippe Brucker 	u16 ctrl;
678dd28afeSJean-Philippe Brucker 	u32 address_lo;
688dd28afeSJean-Philippe Brucker 	u32 address_hi;
698dd28afeSJean-Philippe Brucker 	u16 data;
708dd28afeSJean-Philippe Brucker 	u16 _align;
718dd28afeSJean-Philippe Brucker 	u32 mask_bits;
728dd28afeSJean-Philippe Brucker 	u32 pend_bits;
738dd28afeSJean-Philippe Brucker };
748dd28afeSJean-Philippe Brucker 
758dd28afeSJean-Philippe Brucker struct msi_cap_32 {
768dd28afeSJean-Philippe Brucker 	u8 cap;
778dd28afeSJean-Philippe Brucker 	u8 next;
788dd28afeSJean-Philippe Brucker 	u16 ctrl;
798dd28afeSJean-Philippe Brucker 	u32 address_lo;
808dd28afeSJean-Philippe Brucker 	u16 data;
818dd28afeSJean-Philippe Brucker 	u16 _align;
828dd28afeSJean-Philippe Brucker 	u32 mask_bits;
838dd28afeSJean-Philippe Brucker 	u32 pend_bits;
848dd28afeSJean-Philippe Brucker };
858dd28afeSJean-Philippe Brucker 
861a51c93dSJean-Philippe Brucker struct pci_cap_hdr {
871a51c93dSJean-Philippe Brucker 	u8	type;
881a51c93dSJean-Philippe Brucker 	u8	next;
891a51c93dSJean-Philippe Brucker };
901a51c93dSJean-Philippe Brucker 
91023fdaaeSJean-Philippe Brucker #define PCI_BAR_OFFSET(b)	(offsetof(struct pci_device_header, bar[b]))
92023fdaaeSJean-Philippe Brucker #define PCI_DEV_CFG_SIZE	256
93023fdaaeSJean-Philippe Brucker #define PCI_DEV_CFG_MASK	(PCI_DEV_CFG_SIZE - 1)
94023fdaaeSJean-Philippe Brucker 
95023fdaaeSJean-Philippe Brucker struct pci_device_header;
96023fdaaeSJean-Philippe Brucker 
97023fdaaeSJean-Philippe Brucker struct pci_config_operations {
98023fdaaeSJean-Philippe Brucker 	void (*write)(struct kvm *kvm, struct pci_device_header *pci_hdr,
99023fdaaeSJean-Philippe Brucker 		      u8 offset, void *data, int sz);
100023fdaaeSJean-Philippe Brucker 	void (*read)(struct kvm *kvm, struct pci_device_header *pci_hdr,
101023fdaaeSJean-Philippe Brucker 		     u8 offset, void *data, int sz);
102023fdaaeSJean-Philippe Brucker };
103023fdaaeSJean-Philippe Brucker 
10476f9c841SCyrill Gorcunov struct pci_device_header {
105023fdaaeSJean-Philippe Brucker 	/* Configuration space, as seen by the guest */
106023fdaaeSJean-Philippe Brucker 	union {
107023fdaaeSJean-Philippe Brucker 		struct {
1083fdf659dSSasha Levin 			u16		vendor_id;
1093fdf659dSSasha Levin 			u16		device_id;
1103fdf659dSSasha Levin 			u16		command;
1113fdf659dSSasha Levin 			u16		status;
112aa73be70SMatt Evans 			u8		revision_id;
113aa73be70SMatt Evans 			u8		class[3];
1143fdf659dSSasha Levin 			u8		cacheline_size;
1153fdf659dSSasha Levin 			u8		latency_timer;
1163fdf659dSSasha Levin 			u8		header_type;
1173fdf659dSSasha Levin 			u8		bist;
1183fdf659dSSasha Levin 			u32		bar[6];
1193fdf659dSSasha Levin 			u32		card_bus;
1203fdf659dSSasha Levin 			u16		subsys_vendor_id;
1213fdf659dSSasha Levin 			u16		subsys_id;
1223fdf659dSSasha Levin 			u32		exp_rom_bar;
123aa73be70SMatt Evans 			u8		capabilities;
124aa73be70SMatt Evans 			u8		reserved1[3];
1253fdf659dSSasha Levin 			u32		reserved2;
1263fdf659dSSasha Levin 			u8		irq_line;
1273fdf659dSSasha Levin 			u8		irq_pin;
1283fdf659dSSasha Levin 			u8		min_gnt;
1293fdf659dSSasha Levin 			u8		max_lat;
130bc485053SSasha Levin 			struct msix_cap msix;
131aa73be70SMatt Evans 		} __attribute__((packed));
132023fdaaeSJean-Philippe Brucker 		/* Pad to PCI config space size */
133023fdaaeSJean-Philippe Brucker 		u8	__pad[PCI_DEV_CFG_SIZE];
134023fdaaeSJean-Philippe Brucker 	};
135023fdaaeSJean-Philippe Brucker 
136023fdaaeSJean-Philippe Brucker 	/* Private to lkvm */
137023fdaaeSJean-Philippe Brucker 	u32		bar_size[6];
138023fdaaeSJean-Philippe Brucker 	struct pci_config_operations	cfg_ops;
139ff01b5dbSJean-Philippe Brucker 	/*
140ff01b5dbSJean-Philippe Brucker 	 * PCI INTx# are level-triggered, but virtual device often feature
141ff01b5dbSJean-Philippe Brucker 	 * edge-triggered INTx# for convenience.
142ff01b5dbSJean-Philippe Brucker 	 */
143ff01b5dbSJean-Philippe Brucker 	enum irq_type	irq_type;
144023fdaaeSJean-Philippe Brucker };
14576f9c841SCyrill Gorcunov 
1461a51c93dSJean-Philippe Brucker #define PCI_CAP(pci_hdr, pos) ((void *)(pci_hdr) + (pos))
1471a51c93dSJean-Philippe Brucker 
1481a51c93dSJean-Philippe Brucker #define pci_for_each_cap(pos, cap, hdr)				\
1491a51c93dSJean-Philippe Brucker 	for ((pos) = (hdr)->capabilities & ~3;			\
1501a51c93dSJean-Philippe Brucker 	     (cap) = PCI_CAP(hdr, pos), (pos) != 0;		\
1511a51c93dSJean-Philippe Brucker 	     (pos) = ((struct pci_cap_hdr *)(cap))->next & ~3)
1521a51c93dSJean-Philippe Brucker 
1536d987703SSasha Levin int pci__init(struct kvm *kvm);
1546d987703SSasha Levin int pci__exit(struct kvm *kvm);
155d0297a59SMatt Evans struct pci_device_header *pci__find_dev(u8 dev_num);
156*854aa2efSJulien Thierry u32 pci_get_mmio_block(u32 size);
157*854aa2efSJulien Thierry u16 pci_get_io_port_block(u32 size);
158b5981636SWill Deacon void pci__assign_irq(struct device_header *dev_hdr);
159d0297a59SMatt Evans void pci__config_wr(struct kvm *kvm, union pci_config_address addr, void *data, int size);
160d0297a59SMatt Evans void pci__config_rd(struct kvm *kvm, union pci_config_address addr, void *data, int size);
16160742802SPekka Enberg 
1621a51c93dSJean-Philippe Brucker void *pci_find_cap(struct pci_device_header *hdr, u8 cap_type);
1631a51c93dSJean-Philippe Brucker 
16460742802SPekka Enberg #endif /* KVM__PCI_H */
165