160021220SAndre Przywara /* 260021220SAndre Przywara * Copyright (C) 2012 - Virtual Open Systems and Columbia University 360021220SAndre Przywara * Author: Christoffer Dall <c.dall@virtualopensystems.com> 460021220SAndre Przywara * 560021220SAndre Przywara * This program is free software; you can redistribute it and/or modify 660021220SAndre Przywara * it under the terms of the GNU General Public License, version 2, as 760021220SAndre Przywara * published by the Free Software Foundation. 860021220SAndre Przywara * 960021220SAndre Przywara * This program is distributed in the hope that it will be useful, 1060021220SAndre Przywara * but WITHOUT ANY WARRANTY; without even the implied warranty of 1160021220SAndre Przywara * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1260021220SAndre Przywara * GNU General Public License for more details. 1360021220SAndre Przywara * 1460021220SAndre Przywara * You should have received a copy of the GNU General Public License 1560021220SAndre Przywara * along with this program; if not, write to the Free Software 1660021220SAndre Przywara * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 1760021220SAndre Przywara */ 1860021220SAndre Przywara 1960021220SAndre Przywara #ifndef __ARM_KVM_H__ 2060021220SAndre Przywara #define __ARM_KVM_H__ 2160021220SAndre Przywara 2260021220SAndre Przywara #include <linux/types.h> 2360021220SAndre Przywara #include <linux/psci.h> 2460021220SAndre Przywara #include <asm/ptrace.h> 2560021220SAndre Przywara 2660021220SAndre Przywara #define __KVM_HAVE_GUEST_DEBUG 2760021220SAndre Przywara #define __KVM_HAVE_IRQ_LINE 2860021220SAndre Przywara #define __KVM_HAVE_READONLY_MEM 2960021220SAndre Przywara 3060021220SAndre Przywara #define KVM_REG_SIZE(id) \ 3160021220SAndre Przywara (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 3260021220SAndre Przywara 3360021220SAndre Przywara /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */ 3460021220SAndre Przywara #define KVM_ARM_SVC_sp svc_regs[0] 3560021220SAndre Przywara #define KVM_ARM_SVC_lr svc_regs[1] 3660021220SAndre Przywara #define KVM_ARM_SVC_spsr svc_regs[2] 3760021220SAndre Przywara #define KVM_ARM_ABT_sp abt_regs[0] 3860021220SAndre Przywara #define KVM_ARM_ABT_lr abt_regs[1] 3960021220SAndre Przywara #define KVM_ARM_ABT_spsr abt_regs[2] 4060021220SAndre Przywara #define KVM_ARM_UND_sp und_regs[0] 4160021220SAndre Przywara #define KVM_ARM_UND_lr und_regs[1] 4260021220SAndre Przywara #define KVM_ARM_UND_spsr und_regs[2] 4360021220SAndre Przywara #define KVM_ARM_IRQ_sp irq_regs[0] 4460021220SAndre Przywara #define KVM_ARM_IRQ_lr irq_regs[1] 4560021220SAndre Przywara #define KVM_ARM_IRQ_spsr irq_regs[2] 4660021220SAndre Przywara 4760021220SAndre Przywara /* Valid only for fiq_regs in struct kvm_regs */ 4860021220SAndre Przywara #define KVM_ARM_FIQ_r8 fiq_regs[0] 4960021220SAndre Przywara #define KVM_ARM_FIQ_r9 fiq_regs[1] 5060021220SAndre Przywara #define KVM_ARM_FIQ_r10 fiq_regs[2] 5160021220SAndre Przywara #define KVM_ARM_FIQ_fp fiq_regs[3] 5260021220SAndre Przywara #define KVM_ARM_FIQ_ip fiq_regs[4] 5360021220SAndre Przywara #define KVM_ARM_FIQ_sp fiq_regs[5] 5460021220SAndre Przywara #define KVM_ARM_FIQ_lr fiq_regs[6] 5560021220SAndre Przywara #define KVM_ARM_FIQ_spsr fiq_regs[7] 5660021220SAndre Przywara 5760021220SAndre Przywara struct kvm_regs { 5860021220SAndre Przywara struct pt_regs usr_regs; /* R0_usr - R14_usr, PC, CPSR */ 5960021220SAndre Przywara unsigned long svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */ 6060021220SAndre Przywara unsigned long abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */ 6160021220SAndre Przywara unsigned long und_regs[3]; /* SP_und, LR_und, SPSR_und */ 6260021220SAndre Przywara unsigned long irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */ 6360021220SAndre Przywara unsigned long fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */ 6460021220SAndre Przywara }; 6560021220SAndre Przywara 6660021220SAndre Przywara /* Supported Processor Types */ 6760021220SAndre Przywara #define KVM_ARM_TARGET_CORTEX_A15 0 6860021220SAndre Przywara #define KVM_ARM_TARGET_CORTEX_A7 1 6960021220SAndre Przywara #define KVM_ARM_NUM_TARGETS 2 7060021220SAndre Przywara 7160021220SAndre Przywara /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ 7260021220SAndre Przywara #define KVM_ARM_DEVICE_TYPE_SHIFT 0 7360021220SAndre Przywara #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) 7460021220SAndre Przywara #define KVM_ARM_DEVICE_ID_SHIFT 16 7560021220SAndre Przywara #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) 7660021220SAndre Przywara 7760021220SAndre Przywara /* Supported device IDs */ 7860021220SAndre Przywara #define KVM_ARM_DEVICE_VGIC_V2 0 7960021220SAndre Przywara 8060021220SAndre Przywara /* Supported VGIC address types */ 8160021220SAndre Przywara #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 8260021220SAndre Przywara #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 8360021220SAndre Przywara 8460021220SAndre Przywara #define KVM_VGIC_V2_DIST_SIZE 0x1000 8560021220SAndre Przywara #define KVM_VGIC_V2_CPU_SIZE 0x2000 8660021220SAndre Przywara 87*764dfba1SAndre Przywara /* Supported VGICv3 address types */ 88*764dfba1SAndre Przywara #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 89*764dfba1SAndre Przywara #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 90*764dfba1SAndre Przywara #define KVM_VGIC_ITS_ADDR_TYPE 4 91*764dfba1SAndre Przywara 92*764dfba1SAndre Przywara #define KVM_VGIC_V3_DIST_SIZE SZ_64K 93*764dfba1SAndre Przywara #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) 94*764dfba1SAndre Przywara #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) 95*764dfba1SAndre Przywara 9660021220SAndre Przywara #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ 9760021220SAndre Przywara #define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */ 9860021220SAndre Przywara 9960021220SAndre Przywara struct kvm_vcpu_init { 10060021220SAndre Przywara __u32 target; 10160021220SAndre Przywara __u32 features[7]; 10260021220SAndre Przywara }; 10360021220SAndre Przywara 10460021220SAndre Przywara struct kvm_sregs { 10560021220SAndre Przywara }; 10660021220SAndre Przywara 10760021220SAndre Przywara struct kvm_fpu { 10860021220SAndre Przywara }; 10960021220SAndre Przywara 11060021220SAndre Przywara struct kvm_guest_debug_arch { 11160021220SAndre Przywara }; 11260021220SAndre Przywara 11360021220SAndre Przywara struct kvm_debug_exit_arch { 11460021220SAndre Przywara }; 11560021220SAndre Przywara 11660021220SAndre Przywara struct kvm_sync_regs { 11760021220SAndre Przywara }; 11860021220SAndre Przywara 11960021220SAndre Przywara struct kvm_arch_memory_slot { 12060021220SAndre Przywara }; 12160021220SAndre Przywara 12260021220SAndre Przywara /* If you need to interpret the index values, here is the key: */ 12360021220SAndre Przywara #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 12460021220SAndre Przywara #define KVM_REG_ARM_COPROC_SHIFT 16 12560021220SAndre Przywara #define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007 12660021220SAndre Przywara #define KVM_REG_ARM_32_OPC2_SHIFT 0 12760021220SAndre Przywara #define KVM_REG_ARM_OPC1_MASK 0x0000000000000078 12860021220SAndre Przywara #define KVM_REG_ARM_OPC1_SHIFT 3 12960021220SAndre Przywara #define KVM_REG_ARM_CRM_MASK 0x0000000000000780 13060021220SAndre Przywara #define KVM_REG_ARM_CRM_SHIFT 7 13160021220SAndre Przywara #define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800 13260021220SAndre Przywara #define KVM_REG_ARM_32_CRN_SHIFT 11 13360021220SAndre Przywara 13460021220SAndre Przywara #define ARM_CP15_REG_SHIFT_MASK(x,n) \ 13560021220SAndre Przywara (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK) 13660021220SAndre Przywara 13760021220SAndre Przywara #define __ARM_CP15_REG(op1,crn,crm,op2) \ 13860021220SAndre Przywara (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \ 13960021220SAndre Przywara ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \ 14060021220SAndre Przywara ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \ 14160021220SAndre Przywara ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \ 14260021220SAndre Przywara ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2)) 14360021220SAndre Przywara 14460021220SAndre Przywara #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32) 14560021220SAndre Przywara 14660021220SAndre Przywara #define __ARM_CP15_REG64(op1,crm) \ 14760021220SAndre Przywara (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64) 14860021220SAndre Przywara #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__) 14960021220SAndre Przywara 15060021220SAndre Przywara #define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1) 15160021220SAndre Przywara #define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14) 15260021220SAndre Przywara #define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14) 15360021220SAndre Przywara 15460021220SAndre Przywara /* Normal registers are mapped as coprocessor 16. */ 15560021220SAndre Przywara #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) 15660021220SAndre Przywara #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4) 15760021220SAndre Przywara 15860021220SAndre Przywara /* Some registers need more space to represent values. */ 15960021220SAndre Przywara #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) 16060021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 16160021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 16260021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) 16360021220SAndre Przywara #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF 16460021220SAndre Przywara #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 16560021220SAndre Przywara 16660021220SAndre Przywara /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */ 16760021220SAndre Przywara #define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT) 16860021220SAndre Przywara #define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF 16960021220SAndre Przywara #define KVM_REG_ARM_VFP_BASE_REG 0x0 17060021220SAndre Przywara #define KVM_REG_ARM_VFP_FPSID 0x1000 17160021220SAndre Przywara #define KVM_REG_ARM_VFP_FPSCR 0x1001 17260021220SAndre Przywara #define KVM_REG_ARM_VFP_MVFR1 0x1006 17360021220SAndre Przywara #define KVM_REG_ARM_VFP_MVFR0 0x1007 17460021220SAndre Przywara #define KVM_REG_ARM_VFP_FPEXC 0x1008 17560021220SAndre Przywara #define KVM_REG_ARM_VFP_FPINST 0x1009 17660021220SAndre Przywara #define KVM_REG_ARM_VFP_FPINST2 0x100A 17760021220SAndre Przywara 17860021220SAndre Przywara /* Device Control API: ARM VGIC */ 17960021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 18060021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 18160021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 18260021220SAndre Przywara #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 18360021220SAndre Przywara #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) 184*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 185*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ 186*764dfba1SAndre Przywara (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) 18760021220SAndre Przywara #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 18860021220SAndre Przywara #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) 189*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) 19060021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 19160021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 192*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 193*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 194*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 195*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 196*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ 197*764dfba1SAndre Przywara (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) 198*764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff 199*764dfba1SAndre Przywara #define VGIC_LEVEL_INFO_LINE_LEVEL 0 200*764dfba1SAndre Przywara 20160021220SAndre Przywara #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 20260021220SAndre Przywara 20360021220SAndre Przywara /* KVM_IRQ_LINE irq field index values */ 20460021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_SHIFT 24 20560021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_MASK 0xff 20660021220SAndre Przywara #define KVM_ARM_IRQ_VCPU_SHIFT 16 20760021220SAndre Przywara #define KVM_ARM_IRQ_VCPU_MASK 0xff 20860021220SAndre Przywara #define KVM_ARM_IRQ_NUM_SHIFT 0 20960021220SAndre Przywara #define KVM_ARM_IRQ_NUM_MASK 0xffff 21060021220SAndre Przywara 21160021220SAndre Przywara /* irq_type field */ 21260021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_CPU 0 21360021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_SPI 1 21460021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_PPI 2 21560021220SAndre Przywara 21660021220SAndre Przywara /* out-of-kernel GIC cpu interrupt injection irq_number field */ 21760021220SAndre Przywara #define KVM_ARM_IRQ_CPU_IRQ 0 21860021220SAndre Przywara #define KVM_ARM_IRQ_CPU_FIQ 1 21960021220SAndre Przywara 22060021220SAndre Przywara /* 22160021220SAndre Przywara * This used to hold the highest supported SPI, but it is now obsolete 22260021220SAndre Przywara * and only here to provide source code level compatibility with older 22360021220SAndre Przywara * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS. 22460021220SAndre Przywara */ 22560021220SAndre Przywara #ifndef __KERNEL__ 22660021220SAndre Przywara #define KVM_ARM_IRQ_GIC_MAX 127 22760021220SAndre Przywara #endif 22860021220SAndre Przywara 22960021220SAndre Przywara /* One single KVM irqchip, ie. the VGIC */ 23060021220SAndre Przywara #define KVM_NR_IRQCHIPS 1 23160021220SAndre Przywara 23260021220SAndre Przywara /* PSCI interface */ 23360021220SAndre Przywara #define KVM_PSCI_FN_BASE 0x95c1ba5e 23460021220SAndre Przywara #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) 23560021220SAndre Przywara 23660021220SAndre Przywara #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) 23760021220SAndre Przywara #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) 23860021220SAndre Przywara #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) 23960021220SAndre Przywara #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) 24060021220SAndre Przywara 24160021220SAndre Przywara #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS 24260021220SAndre Przywara #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED 24360021220SAndre Przywara #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS 24460021220SAndre Przywara #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED 24560021220SAndre Przywara 24660021220SAndre Przywara #endif /* __ARM_KVM_H__ */ 247