xref: /kvmtool/arm/aarch32/include/asm/kvm.h (revision 6002122071ef0fe9b42e9ecaa4de769b2645f89b)
1*60021220SAndre Przywara /*
2*60021220SAndre Przywara  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
3*60021220SAndre Przywara  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
4*60021220SAndre Przywara  *
5*60021220SAndre Przywara  * This program is free software; you can redistribute it and/or modify
6*60021220SAndre Przywara  * it under the terms of the GNU General Public License, version 2, as
7*60021220SAndre Przywara  * published by the Free Software Foundation.
8*60021220SAndre Przywara  *
9*60021220SAndre Przywara  * This program is distributed in the hope that it will be useful,
10*60021220SAndre Przywara  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11*60021220SAndre Przywara  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*60021220SAndre Przywara  * GNU General Public License for more details.
13*60021220SAndre Przywara  *
14*60021220SAndre Przywara  * You should have received a copy of the GNU General Public License
15*60021220SAndre Przywara  * along with this program; if not, write to the Free Software
16*60021220SAndre Przywara  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
17*60021220SAndre Przywara  */
18*60021220SAndre Przywara 
19*60021220SAndre Przywara #ifndef __ARM_KVM_H__
20*60021220SAndre Przywara #define __ARM_KVM_H__
21*60021220SAndre Przywara 
22*60021220SAndre Przywara #include <linux/types.h>
23*60021220SAndre Przywara #include <linux/psci.h>
24*60021220SAndre Przywara #include <asm/ptrace.h>
25*60021220SAndre Przywara 
26*60021220SAndre Przywara #define __KVM_HAVE_GUEST_DEBUG
27*60021220SAndre Przywara #define __KVM_HAVE_IRQ_LINE
28*60021220SAndre Przywara #define __KVM_HAVE_READONLY_MEM
29*60021220SAndre Przywara 
30*60021220SAndre Przywara #define KVM_REG_SIZE(id)						\
31*60021220SAndre Przywara 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
32*60021220SAndre Przywara 
33*60021220SAndre Przywara /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
34*60021220SAndre Przywara #define KVM_ARM_SVC_sp		svc_regs[0]
35*60021220SAndre Przywara #define KVM_ARM_SVC_lr		svc_regs[1]
36*60021220SAndre Przywara #define KVM_ARM_SVC_spsr	svc_regs[2]
37*60021220SAndre Przywara #define KVM_ARM_ABT_sp		abt_regs[0]
38*60021220SAndre Przywara #define KVM_ARM_ABT_lr		abt_regs[1]
39*60021220SAndre Przywara #define KVM_ARM_ABT_spsr	abt_regs[2]
40*60021220SAndre Przywara #define KVM_ARM_UND_sp		und_regs[0]
41*60021220SAndre Przywara #define KVM_ARM_UND_lr		und_regs[1]
42*60021220SAndre Przywara #define KVM_ARM_UND_spsr	und_regs[2]
43*60021220SAndre Przywara #define KVM_ARM_IRQ_sp		irq_regs[0]
44*60021220SAndre Przywara #define KVM_ARM_IRQ_lr		irq_regs[1]
45*60021220SAndre Przywara #define KVM_ARM_IRQ_spsr	irq_regs[2]
46*60021220SAndre Przywara 
47*60021220SAndre Przywara /* Valid only for fiq_regs in struct kvm_regs */
48*60021220SAndre Przywara #define KVM_ARM_FIQ_r8		fiq_regs[0]
49*60021220SAndre Przywara #define KVM_ARM_FIQ_r9		fiq_regs[1]
50*60021220SAndre Przywara #define KVM_ARM_FIQ_r10		fiq_regs[2]
51*60021220SAndre Przywara #define KVM_ARM_FIQ_fp		fiq_regs[3]
52*60021220SAndre Przywara #define KVM_ARM_FIQ_ip		fiq_regs[4]
53*60021220SAndre Przywara #define KVM_ARM_FIQ_sp		fiq_regs[5]
54*60021220SAndre Przywara #define KVM_ARM_FIQ_lr		fiq_regs[6]
55*60021220SAndre Przywara #define KVM_ARM_FIQ_spsr	fiq_regs[7]
56*60021220SAndre Przywara 
57*60021220SAndre Przywara struct kvm_regs {
58*60021220SAndre Przywara 	struct pt_regs usr_regs;	/* R0_usr - R14_usr, PC, CPSR */
59*60021220SAndre Przywara 	unsigned long svc_regs[3];	/* SP_svc, LR_svc, SPSR_svc */
60*60021220SAndre Przywara 	unsigned long abt_regs[3];	/* SP_abt, LR_abt, SPSR_abt */
61*60021220SAndre Przywara 	unsigned long und_regs[3];	/* SP_und, LR_und, SPSR_und */
62*60021220SAndre Przywara 	unsigned long irq_regs[3];	/* SP_irq, LR_irq, SPSR_irq */
63*60021220SAndre Przywara 	unsigned long fiq_regs[8];	/* R8_fiq - R14_fiq, SPSR_fiq */
64*60021220SAndre Przywara };
65*60021220SAndre Przywara 
66*60021220SAndre Przywara /* Supported Processor Types */
67*60021220SAndre Przywara #define KVM_ARM_TARGET_CORTEX_A15	0
68*60021220SAndre Przywara #define KVM_ARM_TARGET_CORTEX_A7	1
69*60021220SAndre Przywara #define KVM_ARM_NUM_TARGETS		2
70*60021220SAndre Przywara 
71*60021220SAndre Przywara /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
72*60021220SAndre Przywara #define KVM_ARM_DEVICE_TYPE_SHIFT	0
73*60021220SAndre Przywara #define KVM_ARM_DEVICE_TYPE_MASK	(0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
74*60021220SAndre Przywara #define KVM_ARM_DEVICE_ID_SHIFT		16
75*60021220SAndre Przywara #define KVM_ARM_DEVICE_ID_MASK		(0xffff << KVM_ARM_DEVICE_ID_SHIFT)
76*60021220SAndre Przywara 
77*60021220SAndre Przywara /* Supported device IDs */
78*60021220SAndre Przywara #define KVM_ARM_DEVICE_VGIC_V2		0
79*60021220SAndre Przywara 
80*60021220SAndre Przywara /* Supported VGIC address types  */
81*60021220SAndre Przywara #define KVM_VGIC_V2_ADDR_TYPE_DIST	0
82*60021220SAndre Przywara #define KVM_VGIC_V2_ADDR_TYPE_CPU	1
83*60021220SAndre Przywara 
84*60021220SAndre Przywara #define KVM_VGIC_V2_DIST_SIZE		0x1000
85*60021220SAndre Przywara #define KVM_VGIC_V2_CPU_SIZE		0x2000
86*60021220SAndre Przywara 
87*60021220SAndre Przywara #define KVM_ARM_VCPU_POWER_OFF		0 /* CPU is started in OFF state */
88*60021220SAndre Przywara #define KVM_ARM_VCPU_PSCI_0_2		1 /* CPU uses PSCI v0.2 */
89*60021220SAndre Przywara 
90*60021220SAndre Przywara struct kvm_vcpu_init {
91*60021220SAndre Przywara 	__u32 target;
92*60021220SAndre Przywara 	__u32 features[7];
93*60021220SAndre Przywara };
94*60021220SAndre Przywara 
95*60021220SAndre Przywara struct kvm_sregs {
96*60021220SAndre Przywara };
97*60021220SAndre Przywara 
98*60021220SAndre Przywara struct kvm_fpu {
99*60021220SAndre Przywara };
100*60021220SAndre Przywara 
101*60021220SAndre Przywara struct kvm_guest_debug_arch {
102*60021220SAndre Przywara };
103*60021220SAndre Przywara 
104*60021220SAndre Przywara struct kvm_debug_exit_arch {
105*60021220SAndre Przywara };
106*60021220SAndre Przywara 
107*60021220SAndre Przywara struct kvm_sync_regs {
108*60021220SAndre Przywara };
109*60021220SAndre Przywara 
110*60021220SAndre Przywara struct kvm_arch_memory_slot {
111*60021220SAndre Przywara };
112*60021220SAndre Przywara 
113*60021220SAndre Przywara /* If you need to interpret the index values, here is the key: */
114*60021220SAndre Przywara #define KVM_REG_ARM_COPROC_MASK		0x000000000FFF0000
115*60021220SAndre Przywara #define KVM_REG_ARM_COPROC_SHIFT	16
116*60021220SAndre Przywara #define KVM_REG_ARM_32_OPC2_MASK	0x0000000000000007
117*60021220SAndre Przywara #define KVM_REG_ARM_32_OPC2_SHIFT	0
118*60021220SAndre Przywara #define KVM_REG_ARM_OPC1_MASK		0x0000000000000078
119*60021220SAndre Przywara #define KVM_REG_ARM_OPC1_SHIFT		3
120*60021220SAndre Przywara #define KVM_REG_ARM_CRM_MASK		0x0000000000000780
121*60021220SAndre Przywara #define KVM_REG_ARM_CRM_SHIFT		7
122*60021220SAndre Przywara #define KVM_REG_ARM_32_CRN_MASK		0x0000000000007800
123*60021220SAndre Przywara #define KVM_REG_ARM_32_CRN_SHIFT	11
124*60021220SAndre Przywara 
125*60021220SAndre Przywara #define ARM_CP15_REG_SHIFT_MASK(x,n) \
126*60021220SAndre Przywara 	(((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
127*60021220SAndre Przywara 
128*60021220SAndre Przywara #define __ARM_CP15_REG(op1,crn,crm,op2) \
129*60021220SAndre Przywara 	(KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
130*60021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
131*60021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
132*60021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
133*60021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
134*60021220SAndre Przywara 
135*60021220SAndre Przywara #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
136*60021220SAndre Przywara 
137*60021220SAndre Przywara #define __ARM_CP15_REG64(op1,crm) \
138*60021220SAndre Przywara 	(__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
139*60021220SAndre Przywara #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
140*60021220SAndre Przywara 
141*60021220SAndre Przywara #define KVM_REG_ARM_TIMER_CTL		ARM_CP15_REG32(0, 14, 3, 1)
142*60021220SAndre Przywara #define KVM_REG_ARM_TIMER_CNT		ARM_CP15_REG64(1, 14)
143*60021220SAndre Przywara #define KVM_REG_ARM_TIMER_CVAL		ARM_CP15_REG64(3, 14)
144*60021220SAndre Przywara 
145*60021220SAndre Przywara /* Normal registers are mapped as coprocessor 16. */
146*60021220SAndre Przywara #define KVM_REG_ARM_CORE		(0x0010 << KVM_REG_ARM_COPROC_SHIFT)
147*60021220SAndre Przywara #define KVM_REG_ARM_CORE_REG(name)	(offsetof(struct kvm_regs, name) / 4)
148*60021220SAndre Przywara 
149*60021220SAndre Przywara /* Some registers need more space to represent values. */
150*60021220SAndre Przywara #define KVM_REG_ARM_DEMUX		(0x0011 << KVM_REG_ARM_COPROC_SHIFT)
151*60021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_MASK	0x000000000000FF00
152*60021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_SHIFT	8
153*60021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_CCSIDR	(0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
154*60021220SAndre Przywara #define KVM_REG_ARM_DEMUX_VAL_MASK	0x00000000000000FF
155*60021220SAndre Przywara #define KVM_REG_ARM_DEMUX_VAL_SHIFT	0
156*60021220SAndre Przywara 
157*60021220SAndre Przywara /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
158*60021220SAndre Przywara #define KVM_REG_ARM_VFP			(0x0012 << KVM_REG_ARM_COPROC_SHIFT)
159*60021220SAndre Przywara #define KVM_REG_ARM_VFP_MASK		0x000000000000FFFF
160*60021220SAndre Przywara #define KVM_REG_ARM_VFP_BASE_REG	0x0
161*60021220SAndre Przywara #define KVM_REG_ARM_VFP_FPSID		0x1000
162*60021220SAndre Przywara #define KVM_REG_ARM_VFP_FPSCR		0x1001
163*60021220SAndre Przywara #define KVM_REG_ARM_VFP_MVFR1		0x1006
164*60021220SAndre Przywara #define KVM_REG_ARM_VFP_MVFR0		0x1007
165*60021220SAndre Przywara #define KVM_REG_ARM_VFP_FPEXC		0x1008
166*60021220SAndre Przywara #define KVM_REG_ARM_VFP_FPINST		0x1009
167*60021220SAndre Przywara #define KVM_REG_ARM_VFP_FPINST2		0x100A
168*60021220SAndre Przywara 
169*60021220SAndre Przywara /* Device Control API: ARM VGIC */
170*60021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_ADDR	0
171*60021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS	1
172*60021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS	2
173*60021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_CPUID_SHIFT	32
174*60021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_CPUID_MASK	(0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
175*60021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_OFFSET_SHIFT	0
176*60021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_OFFSET_MASK	(0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
177*60021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS	3
178*60021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CTRL       4
179*60021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_CTRL_INIT    0
180*60021220SAndre Przywara 
181*60021220SAndre Przywara /* KVM_IRQ_LINE irq field index values */
182*60021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_SHIFT		24
183*60021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_MASK		0xff
184*60021220SAndre Przywara #define KVM_ARM_IRQ_VCPU_SHIFT		16
185*60021220SAndre Przywara #define KVM_ARM_IRQ_VCPU_MASK		0xff
186*60021220SAndre Przywara #define KVM_ARM_IRQ_NUM_SHIFT		0
187*60021220SAndre Przywara #define KVM_ARM_IRQ_NUM_MASK		0xffff
188*60021220SAndre Przywara 
189*60021220SAndre Przywara /* irq_type field */
190*60021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_CPU		0
191*60021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_SPI		1
192*60021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_PPI		2
193*60021220SAndre Przywara 
194*60021220SAndre Przywara /* out-of-kernel GIC cpu interrupt injection irq_number field */
195*60021220SAndre Przywara #define KVM_ARM_IRQ_CPU_IRQ		0
196*60021220SAndre Przywara #define KVM_ARM_IRQ_CPU_FIQ		1
197*60021220SAndre Przywara 
198*60021220SAndre Przywara /*
199*60021220SAndre Przywara  * This used to hold the highest supported SPI, but it is now obsolete
200*60021220SAndre Przywara  * and only here to provide source code level compatibility with older
201*60021220SAndre Przywara  * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
202*60021220SAndre Przywara  */
203*60021220SAndre Przywara #ifndef __KERNEL__
204*60021220SAndre Przywara #define KVM_ARM_IRQ_GIC_MAX		127
205*60021220SAndre Przywara #endif
206*60021220SAndre Przywara 
207*60021220SAndre Przywara /* One single KVM irqchip, ie. the VGIC */
208*60021220SAndre Przywara #define KVM_NR_IRQCHIPS          1
209*60021220SAndre Przywara 
210*60021220SAndre Przywara /* PSCI interface */
211*60021220SAndre Przywara #define KVM_PSCI_FN_BASE		0x95c1ba5e
212*60021220SAndre Przywara #define KVM_PSCI_FN(n)			(KVM_PSCI_FN_BASE + (n))
213*60021220SAndre Przywara 
214*60021220SAndre Przywara #define KVM_PSCI_FN_CPU_SUSPEND		KVM_PSCI_FN(0)
215*60021220SAndre Przywara #define KVM_PSCI_FN_CPU_OFF		KVM_PSCI_FN(1)
216*60021220SAndre Przywara #define KVM_PSCI_FN_CPU_ON		KVM_PSCI_FN(2)
217*60021220SAndre Przywara #define KVM_PSCI_FN_MIGRATE		KVM_PSCI_FN(3)
218*60021220SAndre Przywara 
219*60021220SAndre Przywara #define KVM_PSCI_RET_SUCCESS		PSCI_RET_SUCCESS
220*60021220SAndre Przywara #define KVM_PSCI_RET_NI			PSCI_RET_NOT_SUPPORTED
221*60021220SAndre Przywara #define KVM_PSCI_RET_INVAL		PSCI_RET_INVALID_PARAMS
222*60021220SAndre Przywara #define KVM_PSCI_RET_DENIED		PSCI_RET_DENIED
223*60021220SAndre Przywara 
224*60021220SAndre Przywara #endif /* __ARM_KVM_H__ */
225