xref: /kvmtool/arm/aarch32/include/asm/kvm.h (revision 66b24a334dacdeb431cc36ddd23811252623a5a2)
11bbe92f5SDave Martin /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
260021220SAndre Przywara /*
360021220SAndre Przywara  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
460021220SAndre Przywara  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
560021220SAndre Przywara  *
660021220SAndre Przywara  * This program is free software; you can redistribute it and/or modify
760021220SAndre Przywara  * it under the terms of the GNU General Public License, version 2, as
860021220SAndre Przywara  * published by the Free Software Foundation.
960021220SAndre Przywara  *
1060021220SAndre Przywara  * This program is distributed in the hope that it will be useful,
1160021220SAndre Przywara  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1260021220SAndre Przywara  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1360021220SAndre Przywara  * GNU General Public License for more details.
1460021220SAndre Przywara  *
1560021220SAndre Przywara  * You should have received a copy of the GNU General Public License
1660021220SAndre Przywara  * along with this program; if not, write to the Free Software
1760021220SAndre Przywara  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
1860021220SAndre Przywara  */
1960021220SAndre Przywara 
2060021220SAndre Przywara #ifndef __ARM_KVM_H__
2160021220SAndre Przywara #define __ARM_KVM_H__
2260021220SAndre Przywara 
2360021220SAndre Przywara #include <linux/types.h>
2460021220SAndre Przywara #include <linux/psci.h>
2560021220SAndre Przywara #include <asm/ptrace.h>
2660021220SAndre Przywara 
2760021220SAndre Przywara #define __KVM_HAVE_GUEST_DEBUG
2860021220SAndre Przywara #define __KVM_HAVE_IRQ_LINE
2960021220SAndre Przywara #define __KVM_HAVE_READONLY_MEM
301bbe92f5SDave Martin #define __KVM_HAVE_VCPU_EVENTS
311bbe92f5SDave Martin 
321bbe92f5SDave Martin #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
3360021220SAndre Przywara 
3460021220SAndre Przywara #define KVM_REG_SIZE(id)						\
3560021220SAndre Przywara 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
3660021220SAndre Przywara 
3760021220SAndre Przywara /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
3860021220SAndre Przywara #define KVM_ARM_SVC_sp		svc_regs[0]
3960021220SAndre Przywara #define KVM_ARM_SVC_lr		svc_regs[1]
4060021220SAndre Przywara #define KVM_ARM_SVC_spsr	svc_regs[2]
4160021220SAndre Przywara #define KVM_ARM_ABT_sp		abt_regs[0]
4260021220SAndre Przywara #define KVM_ARM_ABT_lr		abt_regs[1]
4360021220SAndre Przywara #define KVM_ARM_ABT_spsr	abt_regs[2]
4460021220SAndre Przywara #define KVM_ARM_UND_sp		und_regs[0]
4560021220SAndre Przywara #define KVM_ARM_UND_lr		und_regs[1]
4660021220SAndre Przywara #define KVM_ARM_UND_spsr	und_regs[2]
4760021220SAndre Przywara #define KVM_ARM_IRQ_sp		irq_regs[0]
4860021220SAndre Przywara #define KVM_ARM_IRQ_lr		irq_regs[1]
4960021220SAndre Przywara #define KVM_ARM_IRQ_spsr	irq_regs[2]
5060021220SAndre Przywara 
5160021220SAndre Przywara /* Valid only for fiq_regs in struct kvm_regs */
5260021220SAndre Przywara #define KVM_ARM_FIQ_r8		fiq_regs[0]
5360021220SAndre Przywara #define KVM_ARM_FIQ_r9		fiq_regs[1]
5460021220SAndre Przywara #define KVM_ARM_FIQ_r10		fiq_regs[2]
5560021220SAndre Przywara #define KVM_ARM_FIQ_fp		fiq_regs[3]
5660021220SAndre Przywara #define KVM_ARM_FIQ_ip		fiq_regs[4]
5760021220SAndre Przywara #define KVM_ARM_FIQ_sp		fiq_regs[5]
5860021220SAndre Przywara #define KVM_ARM_FIQ_lr		fiq_regs[6]
5960021220SAndre Przywara #define KVM_ARM_FIQ_spsr	fiq_regs[7]
6060021220SAndre Przywara 
6160021220SAndre Przywara struct kvm_regs {
6260021220SAndre Przywara 	struct pt_regs usr_regs;	/* R0_usr - R14_usr, PC, CPSR */
6360021220SAndre Przywara 	unsigned long svc_regs[3];	/* SP_svc, LR_svc, SPSR_svc */
6460021220SAndre Przywara 	unsigned long abt_regs[3];	/* SP_abt, LR_abt, SPSR_abt */
6560021220SAndre Przywara 	unsigned long und_regs[3];	/* SP_und, LR_und, SPSR_und */
6660021220SAndre Przywara 	unsigned long irq_regs[3];	/* SP_irq, LR_irq, SPSR_irq */
6760021220SAndre Przywara 	unsigned long fiq_regs[8];	/* R8_fiq - R14_fiq, SPSR_fiq */
6860021220SAndre Przywara };
6960021220SAndre Przywara 
7060021220SAndre Przywara /* Supported Processor Types */
7160021220SAndre Przywara #define KVM_ARM_TARGET_CORTEX_A15	0
7260021220SAndre Przywara #define KVM_ARM_TARGET_CORTEX_A7	1
7360021220SAndre Przywara #define KVM_ARM_NUM_TARGETS		2
7460021220SAndre Przywara 
7560021220SAndre Przywara /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
7660021220SAndre Przywara #define KVM_ARM_DEVICE_TYPE_SHIFT	0
7760021220SAndre Przywara #define KVM_ARM_DEVICE_TYPE_MASK	(0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
7860021220SAndre Przywara #define KVM_ARM_DEVICE_ID_SHIFT		16
7960021220SAndre Przywara #define KVM_ARM_DEVICE_ID_MASK		(0xffff << KVM_ARM_DEVICE_ID_SHIFT)
8060021220SAndre Przywara 
8160021220SAndre Przywara /* Supported device IDs */
8260021220SAndre Przywara #define KVM_ARM_DEVICE_VGIC_V2		0
8360021220SAndre Przywara 
8460021220SAndre Przywara /* Supported VGIC address types  */
8560021220SAndre Przywara #define KVM_VGIC_V2_ADDR_TYPE_DIST	0
8660021220SAndre Przywara #define KVM_VGIC_V2_ADDR_TYPE_CPU	1
8760021220SAndre Przywara 
8860021220SAndre Przywara #define KVM_VGIC_V2_DIST_SIZE		0x1000
8960021220SAndre Przywara #define KVM_VGIC_V2_CPU_SIZE		0x2000
9060021220SAndre Przywara 
91764dfba1SAndre Przywara /* Supported VGICv3 address types  */
92764dfba1SAndre Przywara #define KVM_VGIC_V3_ADDR_TYPE_DIST	2
93764dfba1SAndre Przywara #define KVM_VGIC_V3_ADDR_TYPE_REDIST	3
94764dfba1SAndre Przywara #define KVM_VGIC_ITS_ADDR_TYPE		4
951bbe92f5SDave Martin #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION	5
96764dfba1SAndre Przywara 
97764dfba1SAndre Przywara #define KVM_VGIC_V3_DIST_SIZE		SZ_64K
98764dfba1SAndre Przywara #define KVM_VGIC_V3_REDIST_SIZE		(2 * SZ_64K)
99764dfba1SAndre Przywara #define KVM_VGIC_V3_ITS_SIZE		(2 * SZ_64K)
100764dfba1SAndre Przywara 
10160021220SAndre Przywara #define KVM_ARM_VCPU_POWER_OFF		0 /* CPU is started in OFF state */
10260021220SAndre Przywara #define KVM_ARM_VCPU_PSCI_0_2		1 /* CPU uses PSCI v0.2 */
10360021220SAndre Przywara 
10460021220SAndre Przywara struct kvm_vcpu_init {
10560021220SAndre Przywara 	__u32 target;
10660021220SAndre Przywara 	__u32 features[7];
10760021220SAndre Przywara };
10860021220SAndre Przywara 
10960021220SAndre Przywara struct kvm_sregs {
11060021220SAndre Przywara };
11160021220SAndre Przywara 
11260021220SAndre Przywara struct kvm_fpu {
11360021220SAndre Przywara };
11460021220SAndre Przywara 
11560021220SAndre Przywara struct kvm_guest_debug_arch {
11660021220SAndre Przywara };
11760021220SAndre Przywara 
11860021220SAndre Przywara struct kvm_debug_exit_arch {
11960021220SAndre Przywara };
12060021220SAndre Przywara 
12160021220SAndre Przywara struct kvm_sync_regs {
1221bbe92f5SDave Martin 	/* Used with KVM_CAP_ARM_USER_IRQ */
1231bbe92f5SDave Martin 	__u64 device_irq_level;
12460021220SAndre Przywara };
12560021220SAndre Przywara 
12660021220SAndre Przywara struct kvm_arch_memory_slot {
12760021220SAndre Przywara };
12860021220SAndre Przywara 
1291bbe92f5SDave Martin /* for KVM_GET/SET_VCPU_EVENTS */
1301bbe92f5SDave Martin struct kvm_vcpu_events {
1311bbe92f5SDave Martin 	struct {
1321bbe92f5SDave Martin 		__u8 serror_pending;
1331bbe92f5SDave Martin 		__u8 serror_has_esr;
1341bbe92f5SDave Martin 		/* Align it to 8 bytes */
1351bbe92f5SDave Martin 		__u8 pad[6];
1361bbe92f5SDave Martin 		__u64 serror_esr;
1371bbe92f5SDave Martin 	} exception;
1381bbe92f5SDave Martin 	__u32 reserved[12];
1391bbe92f5SDave Martin };
1401bbe92f5SDave Martin 
14160021220SAndre Przywara /* If you need to interpret the index values, here is the key: */
14260021220SAndre Przywara #define KVM_REG_ARM_COPROC_MASK		0x000000000FFF0000
14360021220SAndre Przywara #define KVM_REG_ARM_COPROC_SHIFT	16
14460021220SAndre Przywara #define KVM_REG_ARM_32_OPC2_MASK	0x0000000000000007
14560021220SAndre Przywara #define KVM_REG_ARM_32_OPC2_SHIFT	0
14660021220SAndre Przywara #define KVM_REG_ARM_OPC1_MASK		0x0000000000000078
14760021220SAndre Przywara #define KVM_REG_ARM_OPC1_SHIFT		3
14860021220SAndre Przywara #define KVM_REG_ARM_CRM_MASK		0x0000000000000780
14960021220SAndre Przywara #define KVM_REG_ARM_CRM_SHIFT		7
15060021220SAndre Przywara #define KVM_REG_ARM_32_CRN_MASK		0x0000000000007800
15160021220SAndre Przywara #define KVM_REG_ARM_32_CRN_SHIFT	11
1521bbe92f5SDave Martin /*
1531bbe92f5SDave Martin  * For KVM currently all guest registers are nonsecure, but we reserve a bit
1541bbe92f5SDave Martin  * in the encoding to distinguish secure from nonsecure for AArch32 system
1551bbe92f5SDave Martin  * registers that are banked by security. This is 1 for the secure banked
1561bbe92f5SDave Martin  * register, and 0 for the nonsecure banked register or if the register is
1571bbe92f5SDave Martin  * not banked by security.
1581bbe92f5SDave Martin  */
1591bbe92f5SDave Martin #define KVM_REG_ARM_SECURE_MASK	0x0000000010000000
1601bbe92f5SDave Martin #define KVM_REG_ARM_SECURE_SHIFT	28
16160021220SAndre Przywara 
16260021220SAndre Przywara #define ARM_CP15_REG_SHIFT_MASK(x,n) \
16360021220SAndre Przywara 	(((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
16460021220SAndre Przywara 
16560021220SAndre Przywara #define __ARM_CP15_REG(op1,crn,crm,op2) \
16660021220SAndre Przywara 	(KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
16760021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
16860021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
16960021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
17060021220SAndre Przywara 	ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
17160021220SAndre Przywara 
17260021220SAndre Przywara #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
17360021220SAndre Przywara 
17460021220SAndre Przywara #define __ARM_CP15_REG64(op1,crm) \
17560021220SAndre Przywara 	(__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
17660021220SAndre Przywara #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
17760021220SAndre Przywara 
1781bbe92f5SDave Martin /* PL1 Physical Timer Registers */
1791bbe92f5SDave Martin #define KVM_REG_ARM_PTIMER_CTL		ARM_CP15_REG32(0, 14, 2, 1)
1801bbe92f5SDave Martin #define KVM_REG_ARM_PTIMER_CNT		ARM_CP15_REG64(0, 14)
1811bbe92f5SDave Martin #define KVM_REG_ARM_PTIMER_CVAL		ARM_CP15_REG64(2, 14)
1821bbe92f5SDave Martin 
1831bbe92f5SDave Martin /* Virtual Timer Registers */
18460021220SAndre Przywara #define KVM_REG_ARM_TIMER_CTL		ARM_CP15_REG32(0, 14, 3, 1)
18560021220SAndre Przywara #define KVM_REG_ARM_TIMER_CNT		ARM_CP15_REG64(1, 14)
18660021220SAndre Przywara #define KVM_REG_ARM_TIMER_CVAL		ARM_CP15_REG64(3, 14)
18760021220SAndre Przywara 
18860021220SAndre Przywara /* Normal registers are mapped as coprocessor 16. */
18960021220SAndre Przywara #define KVM_REG_ARM_CORE		(0x0010 << KVM_REG_ARM_COPROC_SHIFT)
19060021220SAndre Przywara #define KVM_REG_ARM_CORE_REG(name)	(offsetof(struct kvm_regs, name) / 4)
19160021220SAndre Przywara 
19260021220SAndre Przywara /* Some registers need more space to represent values. */
19360021220SAndre Przywara #define KVM_REG_ARM_DEMUX		(0x0011 << KVM_REG_ARM_COPROC_SHIFT)
19460021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_MASK	0x000000000000FF00
19560021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_SHIFT	8
19660021220SAndre Przywara #define KVM_REG_ARM_DEMUX_ID_CCSIDR	(0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
19760021220SAndre Przywara #define KVM_REG_ARM_DEMUX_VAL_MASK	0x00000000000000FF
19860021220SAndre Przywara #define KVM_REG_ARM_DEMUX_VAL_SHIFT	0
19960021220SAndre Przywara 
20060021220SAndre Przywara /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
20160021220SAndre Przywara #define KVM_REG_ARM_VFP			(0x0012 << KVM_REG_ARM_COPROC_SHIFT)
20260021220SAndre Przywara #define KVM_REG_ARM_VFP_MASK		0x000000000000FFFF
20360021220SAndre Przywara #define KVM_REG_ARM_VFP_BASE_REG	0x0
20460021220SAndre Przywara #define KVM_REG_ARM_VFP_FPSID		0x1000
20560021220SAndre Przywara #define KVM_REG_ARM_VFP_FPSCR		0x1001
20660021220SAndre Przywara #define KVM_REG_ARM_VFP_MVFR1		0x1006
20760021220SAndre Przywara #define KVM_REG_ARM_VFP_MVFR0		0x1007
20860021220SAndre Przywara #define KVM_REG_ARM_VFP_FPEXC		0x1008
20960021220SAndre Przywara #define KVM_REG_ARM_VFP_FPINST		0x1009
21060021220SAndre Przywara #define KVM_REG_ARM_VFP_FPINST2		0x100A
21160021220SAndre Przywara 
2121bbe92f5SDave Martin /* KVM-as-firmware specific pseudo-registers */
2131bbe92f5SDave Martin #define KVM_REG_ARM_FW			(0x0014 << KVM_REG_ARM_COPROC_SHIFT)
2141bbe92f5SDave Martin #define KVM_REG_ARM_FW_REG(r)		(KVM_REG_ARM | KVM_REG_SIZE_U64 | \
2151bbe92f5SDave Martin 					 KVM_REG_ARM_FW | ((r) & 0xffff))
2161bbe92f5SDave Martin #define KVM_REG_ARM_PSCI_VERSION	KVM_REG_ARM_FW_REG(0)
217*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1	KVM_REG_ARM_FW_REG(1)
218*66b24a33SWill Deacon 	/* Higher values mean better protection. */
219*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL		0
220*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL		1
221*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED	2
222*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2	KVM_REG_ARM_FW_REG(2)
223*66b24a33SWill Deacon 	/* Higher values mean better protection. */
224*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL		0
225*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN		1
226*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL		2
227*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED	3
228*66b24a33SWill Deacon #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED	(1U << 4)
2291bbe92f5SDave Martin 
23060021220SAndre Przywara /* Device Control API: ARM VGIC */
23160021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_ADDR	0
23260021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS	1
23360021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS	2
23460021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_CPUID_SHIFT	32
23560021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_CPUID_MASK	(0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
236764dfba1SAndre Przywara #define   KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
237764dfba1SAndre Przywara #define   KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
238764dfba1SAndre Przywara 			(0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
23960021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_OFFSET_SHIFT	0
24060021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_OFFSET_MASK	(0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
241764dfba1SAndre Przywara #define   KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
24260021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS	3
24360021220SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CTRL       4
244764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
245764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
246764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO  7
2471bbe92f5SDave Martin #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS	8
248764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT	10
249764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
250764dfba1SAndre Przywara 			(0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
251764dfba1SAndre Przywara #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
252764dfba1SAndre Przywara #define VGIC_LEVEL_INFO_LINE_LEVEL	0
253764dfba1SAndre Przywara 
2541bbe92f5SDave Martin /* Device Control API on vcpu fd */
2551bbe92f5SDave Martin #define KVM_ARM_VCPU_PMU_V3_CTRL	0
2561bbe92f5SDave Martin #define   KVM_ARM_VCPU_PMU_V3_IRQ	0
2571bbe92f5SDave Martin #define   KVM_ARM_VCPU_PMU_V3_INIT	1
2581bbe92f5SDave Martin #define KVM_ARM_VCPU_TIMER_CTRL		1
2591bbe92f5SDave Martin #define   KVM_ARM_VCPU_TIMER_IRQ_VTIMER		0
2601bbe92f5SDave Martin #define   KVM_ARM_VCPU_TIMER_IRQ_PTIMER		1
2611bbe92f5SDave Martin 
26260021220SAndre Przywara #define   KVM_DEV_ARM_VGIC_CTRL_INIT		0
2631bbe92f5SDave Martin #define   KVM_DEV_ARM_ITS_SAVE_TABLES		1
2641bbe92f5SDave Martin #define   KVM_DEV_ARM_ITS_RESTORE_TABLES	2
2651bbe92f5SDave Martin #define   KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES	3
2661bbe92f5SDave Martin #define   KVM_DEV_ARM_ITS_CTRL_RESET		4
26760021220SAndre Przywara 
26860021220SAndre Przywara /* KVM_IRQ_LINE irq field index values */
26960021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_SHIFT		24
27060021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_MASK		0xff
27160021220SAndre Przywara #define KVM_ARM_IRQ_VCPU_SHIFT		16
27260021220SAndre Przywara #define KVM_ARM_IRQ_VCPU_MASK		0xff
27360021220SAndre Przywara #define KVM_ARM_IRQ_NUM_SHIFT		0
27460021220SAndre Przywara #define KVM_ARM_IRQ_NUM_MASK		0xffff
27560021220SAndre Przywara 
27660021220SAndre Przywara /* irq_type field */
27760021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_CPU		0
27860021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_SPI		1
27960021220SAndre Przywara #define KVM_ARM_IRQ_TYPE_PPI		2
28060021220SAndre Przywara 
28160021220SAndre Przywara /* out-of-kernel GIC cpu interrupt injection irq_number field */
28260021220SAndre Przywara #define KVM_ARM_IRQ_CPU_IRQ		0
28360021220SAndre Przywara #define KVM_ARM_IRQ_CPU_FIQ		1
28460021220SAndre Przywara 
28560021220SAndre Przywara /*
28660021220SAndre Przywara  * This used to hold the highest supported SPI, but it is now obsolete
28760021220SAndre Przywara  * and only here to provide source code level compatibility with older
28860021220SAndre Przywara  * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
28960021220SAndre Przywara  */
29060021220SAndre Przywara #ifndef __KERNEL__
29160021220SAndre Przywara #define KVM_ARM_IRQ_GIC_MAX		127
29260021220SAndre Przywara #endif
29360021220SAndre Przywara 
29460021220SAndre Przywara /* One single KVM irqchip, ie. the VGIC */
29560021220SAndre Przywara #define KVM_NR_IRQCHIPS          1
29660021220SAndre Przywara 
29760021220SAndre Przywara /* PSCI interface */
29860021220SAndre Przywara #define KVM_PSCI_FN_BASE		0x95c1ba5e
29960021220SAndre Przywara #define KVM_PSCI_FN(n)			(KVM_PSCI_FN_BASE + (n))
30060021220SAndre Przywara 
30160021220SAndre Przywara #define KVM_PSCI_FN_CPU_SUSPEND		KVM_PSCI_FN(0)
30260021220SAndre Przywara #define KVM_PSCI_FN_CPU_OFF		KVM_PSCI_FN(1)
30360021220SAndre Przywara #define KVM_PSCI_FN_CPU_ON		KVM_PSCI_FN(2)
30460021220SAndre Przywara #define KVM_PSCI_FN_MIGRATE		KVM_PSCI_FN(3)
30560021220SAndre Przywara 
30660021220SAndre Przywara #define KVM_PSCI_RET_SUCCESS		PSCI_RET_SUCCESS
30760021220SAndre Przywara #define KVM_PSCI_RET_NI			PSCI_RET_NOT_SUPPORTED
30860021220SAndre Przywara #define KVM_PSCI_RET_INVAL		PSCI_RET_INVALID_PARAMS
30960021220SAndre Przywara #define KVM_PSCI_RET_DENIED		PSCI_RET_DENIED
31060021220SAndre Przywara 
31160021220SAndre Przywara #endif /* __ARM_KVM_H__ */
312