13ee34093SArthur Chunqi Li #ifndef __VMX_H 23ee34093SArthur Chunqi Li #define __VMX_H 39d7eaa29SArthur Chunqi Li 49d7eaa29SArthur Chunqi Li #include "libcflat.h" 5a739f560SBandan Das #include "processor.h" 600b5c590SPeter Feiner #include "bitops.h" 71ad15f10SAlexander Gordeev #include "asm/page.h" 89d7eaa29SArthur Chunqi Li 99d7eaa29SArthur Chunqi Li struct vmcs { 109d7eaa29SArthur Chunqi Li u32 revision_id; /* vmcs revision identifier */ 119d7eaa29SArthur Chunqi Li u32 abort; /* VMX-abort indicator */ 129d7eaa29SArthur Chunqi Li /* VMCS data */ 139d7eaa29SArthur Chunqi Li char data[0]; 149d7eaa29SArthur Chunqi Li }; 159d7eaa29SArthur Chunqi Li 169d7eaa29SArthur Chunqi Li struct regs { 179d7eaa29SArthur Chunqi Li u64 rax; 189d7eaa29SArthur Chunqi Li u64 rcx; 199d7eaa29SArthur Chunqi Li u64 rdx; 209d7eaa29SArthur Chunqi Li u64 rbx; 219d7eaa29SArthur Chunqi Li u64 cr2; 229d7eaa29SArthur Chunqi Li u64 rbp; 239d7eaa29SArthur Chunqi Li u64 rsi; 249d7eaa29SArthur Chunqi Li u64 rdi; 259d7eaa29SArthur Chunqi Li u64 r8; 269d7eaa29SArthur Chunqi Li u64 r9; 279d7eaa29SArthur Chunqi Li u64 r10; 289d7eaa29SArthur Chunqi Li u64 r11; 299d7eaa29SArthur Chunqi Li u64 r12; 309d7eaa29SArthur Chunqi Li u64 r13; 319d7eaa29SArthur Chunqi Li u64 r14; 329d7eaa29SArthur Chunqi Li u64 r15; 339d7eaa29SArthur Chunqi Li u64 rflags; 349d7eaa29SArthur Chunqi Li }; 359d7eaa29SArthur Chunqi Li 363b50efe3SPeter Feiner struct vmentry_failure { 373b50efe3SPeter Feiner /* Did a vmlaunch or vmresume fail? */ 383b50efe3SPeter Feiner bool vmlaunch; 393b50efe3SPeter Feiner /* Instruction mnemonic (for convenience). */ 403b50efe3SPeter Feiner const char *instr; 413b50efe3SPeter Feiner /* Did the instruction return right away, or did we jump to HOST_RIP? */ 423b50efe3SPeter Feiner bool early; 433b50efe3SPeter Feiner /* Contents of [re]flags after failed entry. */ 443b50efe3SPeter Feiner unsigned long flags; 453b50efe3SPeter Feiner }; 463b50efe3SPeter Feiner 479d7eaa29SArthur Chunqi Li struct vmx_test { 489d7eaa29SArthur Chunqi Li const char *name; 49c592c151SJan Kiszka int (*init)(struct vmcs *vmcs); 509d7eaa29SArthur Chunqi Li void (*guest_main)(); 519d7eaa29SArthur Chunqi Li int (*exit_handler)(); 529d7eaa29SArthur Chunqi Li void (*syscall_handler)(u64 syscall_no); 539d7eaa29SArthur Chunqi Li struct regs guest_regs; 543b50efe3SPeter Feiner int (*entry_failure_handler)(struct vmentry_failure *failure); 559d7eaa29SArthur Chunqi Li struct vmcs *vmcs; 569d7eaa29SArthur Chunqi Li int exits; 57794c67a9SPeter Feiner /* Alternative test interface. */ 58794c67a9SPeter Feiner void (*v2)(void); 599d7eaa29SArthur Chunqi Li }; 609d7eaa29SArthur Chunqi Li 613ee34093SArthur Chunqi Li union vmx_basic { 629d7eaa29SArthur Chunqi Li u64 val; 639d7eaa29SArthur Chunqi Li struct { 649d7eaa29SArthur Chunqi Li u32 revision; 659d7eaa29SArthur Chunqi Li u32 size:13, 6669c8d31cSJan Kiszka reserved1: 3, 679d7eaa29SArthur Chunqi Li width:1, 689d7eaa29SArthur Chunqi Li dual:1, 699d7eaa29SArthur Chunqi Li type:4, 709d7eaa29SArthur Chunqi Li insouts:1, 7169c8d31cSJan Kiszka ctrl:1, 7269c8d31cSJan Kiszka reserved2:8; 739d7eaa29SArthur Chunqi Li }; 743ee34093SArthur Chunqi Li }; 759d7eaa29SArthur Chunqi Li 765f18e779SJan Kiszka union vmx_ctrl_msr { 779d7eaa29SArthur Chunqi Li u64 val; 789d7eaa29SArthur Chunqi Li struct { 799d7eaa29SArthur Chunqi Li u32 set, clr; 809d7eaa29SArthur Chunqi Li }; 813ee34093SArthur Chunqi Li }; 829d7eaa29SArthur Chunqi Li 833ee34093SArthur Chunqi Li union vmx_ept_vpid { 849d7eaa29SArthur Chunqi Li u64 val; 859d7eaa29SArthur Chunqi Li struct { 869d7eaa29SArthur Chunqi Li u32:16, 879d7eaa29SArthur Chunqi Li super:2, 889d7eaa29SArthur Chunqi Li : 2, 899d7eaa29SArthur Chunqi Li invept:1, 909d7eaa29SArthur Chunqi Li : 11; 919d7eaa29SArthur Chunqi Li u32 invvpid:1; 929d7eaa29SArthur Chunqi Li }; 933ee34093SArthur Chunqi Li }; 949d7eaa29SArthur Chunqi Li 959d7eaa29SArthur Chunqi Li enum Encoding { 969d7eaa29SArthur Chunqi Li /* 16-Bit Control Fields */ 979d7eaa29SArthur Chunqi Li VPID = 0x0000ul, 989d7eaa29SArthur Chunqi Li /* Posted-interrupt notification vector */ 999d7eaa29SArthur Chunqi Li PINV = 0x0002ul, 1009d7eaa29SArthur Chunqi Li /* EPTP index */ 1019d7eaa29SArthur Chunqi Li EPTP_IDX = 0x0004ul, 1029d7eaa29SArthur Chunqi Li 1039d7eaa29SArthur Chunqi Li /* 16-Bit Guest State Fields */ 1049d7eaa29SArthur Chunqi Li GUEST_SEL_ES = 0x0800ul, 1059d7eaa29SArthur Chunqi Li GUEST_SEL_CS = 0x0802ul, 1069d7eaa29SArthur Chunqi Li GUEST_SEL_SS = 0x0804ul, 1079d7eaa29SArthur Chunqi Li GUEST_SEL_DS = 0x0806ul, 1089d7eaa29SArthur Chunqi Li GUEST_SEL_FS = 0x0808ul, 1099d7eaa29SArthur Chunqi Li GUEST_SEL_GS = 0x080aul, 1109d7eaa29SArthur Chunqi Li GUEST_SEL_LDTR = 0x080cul, 1119d7eaa29SArthur Chunqi Li GUEST_SEL_TR = 0x080eul, 1129d7eaa29SArthur Chunqi Li GUEST_INT_STATUS = 0x0810ul, 113fa1078e4SBandan Das GUEST_PML_INDEX = 0x0812ul, 1149d7eaa29SArthur Chunqi Li 1159d7eaa29SArthur Chunqi Li /* 16-Bit Host State Fields */ 1169d7eaa29SArthur Chunqi Li HOST_SEL_ES = 0x0c00ul, 1179d7eaa29SArthur Chunqi Li HOST_SEL_CS = 0x0c02ul, 1189d7eaa29SArthur Chunqi Li HOST_SEL_SS = 0x0c04ul, 1199d7eaa29SArthur Chunqi Li HOST_SEL_DS = 0x0c06ul, 1209d7eaa29SArthur Chunqi Li HOST_SEL_FS = 0x0c08ul, 1219d7eaa29SArthur Chunqi Li HOST_SEL_GS = 0x0c0aul, 1229d7eaa29SArthur Chunqi Li HOST_SEL_TR = 0x0c0cul, 1239d7eaa29SArthur Chunqi Li 1249d7eaa29SArthur Chunqi Li /* 64-Bit Control Fields */ 1259d7eaa29SArthur Chunqi Li IO_BITMAP_A = 0x2000ul, 1269d7eaa29SArthur Chunqi Li IO_BITMAP_B = 0x2002ul, 1279d7eaa29SArthur Chunqi Li MSR_BITMAP = 0x2004ul, 1289d7eaa29SArthur Chunqi Li EXIT_MSR_ST_ADDR = 0x2006ul, 1299d7eaa29SArthur Chunqi Li EXIT_MSR_LD_ADDR = 0x2008ul, 1309d7eaa29SArthur Chunqi Li ENTER_MSR_LD_ADDR = 0x200aul, 1319d7eaa29SArthur Chunqi Li VMCS_EXEC_PTR = 0x200cul, 1329d7eaa29SArthur Chunqi Li TSC_OFFSET = 0x2010ul, 1339d7eaa29SArthur Chunqi Li TSC_OFFSET_HI = 0x2011ul, 1349d7eaa29SArthur Chunqi Li APIC_VIRT_ADDR = 0x2012ul, 1359d7eaa29SArthur Chunqi Li APIC_ACCS_ADDR = 0x2014ul, 1369d7eaa29SArthur Chunqi Li EPTP = 0x201aul, 1379d7eaa29SArthur Chunqi Li EPTP_HI = 0x201bul, 138fa1078e4SBandan Das PMLADDR = 0x200eul, 139fa1078e4SBandan Das PMLADDR_HI = 0x200ful, 140fa1078e4SBandan Das 1419d7eaa29SArthur Chunqi Li 1429d7eaa29SArthur Chunqi Li /* 64-Bit Readonly Data Field */ 1439d7eaa29SArthur Chunqi Li INFO_PHYS_ADDR = 0x2400ul, 1449d7eaa29SArthur Chunqi Li 1459d7eaa29SArthur Chunqi Li /* 64-Bit Guest State */ 1469d7eaa29SArthur Chunqi Li VMCS_LINK_PTR = 0x2800ul, 1479d7eaa29SArthur Chunqi Li VMCS_LINK_PTR_HI = 0x2801ul, 1489d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL = 0x2802ul, 1499d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL_HI = 0x2803ul, 1509d7eaa29SArthur Chunqi Li GUEST_EFER = 0x2806ul, 151403e2519SArthur Chunqi Li GUEST_PAT = 0x2804ul, 1529d7eaa29SArthur Chunqi Li GUEST_PERF_GLOBAL_CTRL = 0x2808ul, 1539d7eaa29SArthur Chunqi Li GUEST_PDPTE = 0x280aul, 1549d7eaa29SArthur Chunqi Li 1559d7eaa29SArthur Chunqi Li /* 64-Bit Host State */ 156403e2519SArthur Chunqi Li HOST_PAT = 0x2c00ul, 1579d7eaa29SArthur Chunqi Li HOST_EFER = 0x2c02ul, 1589d7eaa29SArthur Chunqi Li HOST_PERF_GLOBAL_CTRL = 0x2c04ul, 1599d7eaa29SArthur Chunqi Li 1609d7eaa29SArthur Chunqi Li /* 32-Bit Control Fields */ 1619d7eaa29SArthur Chunqi Li PIN_CONTROLS = 0x4000ul, 1629d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL0 = 0x4002ul, 1639d7eaa29SArthur Chunqi Li EXC_BITMAP = 0x4004ul, 1649d7eaa29SArthur Chunqi Li PF_ERROR_MASK = 0x4006ul, 1659d7eaa29SArthur Chunqi Li PF_ERROR_MATCH = 0x4008ul, 1669d7eaa29SArthur Chunqi Li CR3_TARGET_COUNT = 0x400aul, 1679d7eaa29SArthur Chunqi Li EXI_CONTROLS = 0x400cul, 1689d7eaa29SArthur Chunqi Li EXI_MSR_ST_CNT = 0x400eul, 1699d7eaa29SArthur Chunqi Li EXI_MSR_LD_CNT = 0x4010ul, 1709d7eaa29SArthur Chunqi Li ENT_CONTROLS = 0x4012ul, 1719d7eaa29SArthur Chunqi Li ENT_MSR_LD_CNT = 0x4014ul, 1729d7eaa29SArthur Chunqi Li ENT_INTR_INFO = 0x4016ul, 1739d7eaa29SArthur Chunqi Li ENT_INTR_ERROR = 0x4018ul, 1749d7eaa29SArthur Chunqi Li ENT_INST_LEN = 0x401aul, 1759d7eaa29SArthur Chunqi Li TPR_THRESHOLD = 0x401cul, 1769d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL1 = 0x401eul, 1779d7eaa29SArthur Chunqi Li 1789d7eaa29SArthur Chunqi Li /* 32-Bit R/O Data Fields */ 1799d7eaa29SArthur Chunqi Li VMX_INST_ERROR = 0x4400ul, 1809d7eaa29SArthur Chunqi Li EXI_REASON = 0x4402ul, 1819d7eaa29SArthur Chunqi Li EXI_INTR_INFO = 0x4404ul, 1829d7eaa29SArthur Chunqi Li EXI_INTR_ERROR = 0x4406ul, 1839d7eaa29SArthur Chunqi Li IDT_VECT_INFO = 0x4408ul, 1849d7eaa29SArthur Chunqi Li IDT_VECT_ERROR = 0x440aul, 1859d7eaa29SArthur Chunqi Li EXI_INST_LEN = 0x440cul, 1869d7eaa29SArthur Chunqi Li EXI_INST_INFO = 0x440eul, 1879d7eaa29SArthur Chunqi Li 1889d7eaa29SArthur Chunqi Li /* 32-Bit Guest State Fields */ 1899d7eaa29SArthur Chunqi Li GUEST_LIMIT_ES = 0x4800ul, 1909d7eaa29SArthur Chunqi Li GUEST_LIMIT_CS = 0x4802ul, 1919d7eaa29SArthur Chunqi Li GUEST_LIMIT_SS = 0x4804ul, 1929d7eaa29SArthur Chunqi Li GUEST_LIMIT_DS = 0x4806ul, 1939d7eaa29SArthur Chunqi Li GUEST_LIMIT_FS = 0x4808ul, 1949d7eaa29SArthur Chunqi Li GUEST_LIMIT_GS = 0x480aul, 1959d7eaa29SArthur Chunqi Li GUEST_LIMIT_LDTR = 0x480cul, 1969d7eaa29SArthur Chunqi Li GUEST_LIMIT_TR = 0x480eul, 1979d7eaa29SArthur Chunqi Li GUEST_LIMIT_GDTR = 0x4810ul, 1989d7eaa29SArthur Chunqi Li GUEST_LIMIT_IDTR = 0x4812ul, 1999d7eaa29SArthur Chunqi Li GUEST_AR_ES = 0x4814ul, 2009d7eaa29SArthur Chunqi Li GUEST_AR_CS = 0x4816ul, 2019d7eaa29SArthur Chunqi Li GUEST_AR_SS = 0x4818ul, 2029d7eaa29SArthur Chunqi Li GUEST_AR_DS = 0x481aul, 2039d7eaa29SArthur Chunqi Li GUEST_AR_FS = 0x481cul, 2049d7eaa29SArthur Chunqi Li GUEST_AR_GS = 0x481eul, 2059d7eaa29SArthur Chunqi Li GUEST_AR_LDTR = 0x4820ul, 2069d7eaa29SArthur Chunqi Li GUEST_AR_TR = 0x4822ul, 2079d7eaa29SArthur Chunqi Li GUEST_INTR_STATE = 0x4824ul, 2089d7eaa29SArthur Chunqi Li GUEST_ACTV_STATE = 0x4826ul, 2099d7eaa29SArthur Chunqi Li GUEST_SMBASE = 0x4828ul, 2109d7eaa29SArthur Chunqi Li GUEST_SYSENTER_CS = 0x482aul, 211f0dfe8ecSArthur Chunqi Li PREEMPT_TIMER_VALUE = 0x482eul, 2129d7eaa29SArthur Chunqi Li 2139d7eaa29SArthur Chunqi Li /* 32-Bit Host State Fields */ 2149d7eaa29SArthur Chunqi Li HOST_SYSENTER_CS = 0x4c00ul, 2159d7eaa29SArthur Chunqi Li 2169d7eaa29SArthur Chunqi Li /* Natural-Width Control Fields */ 2179d7eaa29SArthur Chunqi Li CR0_MASK = 0x6000ul, 2189d7eaa29SArthur Chunqi Li CR4_MASK = 0x6002ul, 2199d7eaa29SArthur Chunqi Li CR0_READ_SHADOW = 0x6004ul, 2209d7eaa29SArthur Chunqi Li CR4_READ_SHADOW = 0x6006ul, 2219d7eaa29SArthur Chunqi Li CR3_TARGET_0 = 0x6008ul, 2229d7eaa29SArthur Chunqi Li CR3_TARGET_1 = 0x600aul, 2239d7eaa29SArthur Chunqi Li CR3_TARGET_2 = 0x600cul, 2249d7eaa29SArthur Chunqi Li CR3_TARGET_3 = 0x600eul, 2259d7eaa29SArthur Chunqi Li 2269d7eaa29SArthur Chunqi Li /* Natural-Width R/O Data Fields */ 2279d7eaa29SArthur Chunqi Li EXI_QUALIFICATION = 0x6400ul, 2289d7eaa29SArthur Chunqi Li IO_RCX = 0x6402ul, 2299d7eaa29SArthur Chunqi Li IO_RSI = 0x6404ul, 2309d7eaa29SArthur Chunqi Li IO_RDI = 0x6406ul, 2319d7eaa29SArthur Chunqi Li IO_RIP = 0x6408ul, 2329d7eaa29SArthur Chunqi Li GUEST_LINEAR_ADDRESS = 0x640aul, 2339d7eaa29SArthur Chunqi Li 2349d7eaa29SArthur Chunqi Li /* Natural-Width Guest State Fields */ 2359d7eaa29SArthur Chunqi Li GUEST_CR0 = 0x6800ul, 2369d7eaa29SArthur Chunqi Li GUEST_CR3 = 0x6802ul, 2379d7eaa29SArthur Chunqi Li GUEST_CR4 = 0x6804ul, 2389d7eaa29SArthur Chunqi Li GUEST_BASE_ES = 0x6806ul, 2399d7eaa29SArthur Chunqi Li GUEST_BASE_CS = 0x6808ul, 2409d7eaa29SArthur Chunqi Li GUEST_BASE_SS = 0x680aul, 2419d7eaa29SArthur Chunqi Li GUEST_BASE_DS = 0x680cul, 2429d7eaa29SArthur Chunqi Li GUEST_BASE_FS = 0x680eul, 2439d7eaa29SArthur Chunqi Li GUEST_BASE_GS = 0x6810ul, 2449d7eaa29SArthur Chunqi Li GUEST_BASE_LDTR = 0x6812ul, 2459d7eaa29SArthur Chunqi Li GUEST_BASE_TR = 0x6814ul, 2469d7eaa29SArthur Chunqi Li GUEST_BASE_GDTR = 0x6816ul, 2479d7eaa29SArthur Chunqi Li GUEST_BASE_IDTR = 0x6818ul, 2489d7eaa29SArthur Chunqi Li GUEST_DR7 = 0x681aul, 2499d7eaa29SArthur Chunqi Li GUEST_RSP = 0x681cul, 2509d7eaa29SArthur Chunqi Li GUEST_RIP = 0x681eul, 2519d7eaa29SArthur Chunqi Li GUEST_RFLAGS = 0x6820ul, 2529d7eaa29SArthur Chunqi Li GUEST_PENDING_DEBUG = 0x6822ul, 2539d7eaa29SArthur Chunqi Li GUEST_SYSENTER_ESP = 0x6824ul, 2549d7eaa29SArthur Chunqi Li GUEST_SYSENTER_EIP = 0x6826ul, 2559d7eaa29SArthur Chunqi Li 2569d7eaa29SArthur Chunqi Li /* Natural-Width Host State Fields */ 2579d7eaa29SArthur Chunqi Li HOST_CR0 = 0x6c00ul, 2589d7eaa29SArthur Chunqi Li HOST_CR3 = 0x6c02ul, 2599d7eaa29SArthur Chunqi Li HOST_CR4 = 0x6c04ul, 2609d7eaa29SArthur Chunqi Li HOST_BASE_FS = 0x6c06ul, 2619d7eaa29SArthur Chunqi Li HOST_BASE_GS = 0x6c08ul, 2629d7eaa29SArthur Chunqi Li HOST_BASE_TR = 0x6c0aul, 2639d7eaa29SArthur Chunqi Li HOST_BASE_GDTR = 0x6c0cul, 2649d7eaa29SArthur Chunqi Li HOST_BASE_IDTR = 0x6c0eul, 2659d7eaa29SArthur Chunqi Li HOST_SYSENTER_ESP = 0x6c10ul, 2669d7eaa29SArthur Chunqi Li HOST_SYSENTER_EIP = 0x6c12ul, 2679d7eaa29SArthur Chunqi Li HOST_RSP = 0x6c14ul, 2689d7eaa29SArthur Chunqi Li HOST_RIP = 0x6c16ul 2699d7eaa29SArthur Chunqi Li }; 2709d7eaa29SArthur Chunqi Li 2713b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE (1ul << 31) 2723b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS (X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \ 2733b50efe3SPeter Feiner X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF) 2743b50efe3SPeter Feiner 2759d7eaa29SArthur Chunqi Li enum Reason { 2769d7eaa29SArthur Chunqi Li VMX_EXC_NMI = 0, 2779d7eaa29SArthur Chunqi Li VMX_EXTINT = 1, 2789d7eaa29SArthur Chunqi Li VMX_TRIPLE_FAULT = 2, 2799d7eaa29SArthur Chunqi Li VMX_INIT = 3, 2809d7eaa29SArthur Chunqi Li VMX_SIPI = 4, 2819d7eaa29SArthur Chunqi Li VMX_SMI_IO = 5, 2829d7eaa29SArthur Chunqi Li VMX_SMI_OTHER = 6, 2839d7eaa29SArthur Chunqi Li VMX_INTR_WINDOW = 7, 2849d7eaa29SArthur Chunqi Li VMX_NMI_WINDOW = 8, 2859d7eaa29SArthur Chunqi Li VMX_TASK_SWITCH = 9, 2869d7eaa29SArthur Chunqi Li VMX_CPUID = 10, 2879d7eaa29SArthur Chunqi Li VMX_GETSEC = 11, 2889d7eaa29SArthur Chunqi Li VMX_HLT = 12, 2899d7eaa29SArthur Chunqi Li VMX_INVD = 13, 2909d7eaa29SArthur Chunqi Li VMX_INVLPG = 14, 2919d7eaa29SArthur Chunqi Li VMX_RDPMC = 15, 2929d7eaa29SArthur Chunqi Li VMX_RDTSC = 16, 2939d7eaa29SArthur Chunqi Li VMX_RSM = 17, 2949d7eaa29SArthur Chunqi Li VMX_VMCALL = 18, 2959d7eaa29SArthur Chunqi Li VMX_VMCLEAR = 19, 2969d7eaa29SArthur Chunqi Li VMX_VMLAUNCH = 20, 2979d7eaa29SArthur Chunqi Li VMX_VMPTRLD = 21, 2989d7eaa29SArthur Chunqi Li VMX_VMPTRST = 22, 2999d7eaa29SArthur Chunqi Li VMX_VMREAD = 23, 3009d7eaa29SArthur Chunqi Li VMX_VMRESUME = 24, 3019d7eaa29SArthur Chunqi Li VMX_VMWRITE = 25, 3029d7eaa29SArthur Chunqi Li VMX_VMXOFF = 26, 3039d7eaa29SArthur Chunqi Li VMX_VMXON = 27, 3049d7eaa29SArthur Chunqi Li VMX_CR = 28, 3059d7eaa29SArthur Chunqi Li VMX_DR = 29, 3069d7eaa29SArthur Chunqi Li VMX_IO = 30, 3079d7eaa29SArthur Chunqi Li VMX_RDMSR = 31, 3089d7eaa29SArthur Chunqi Li VMX_WRMSR = 32, 3099d7eaa29SArthur Chunqi Li VMX_FAIL_STATE = 33, 3109d7eaa29SArthur Chunqi Li VMX_FAIL_MSR = 34, 3119d7eaa29SArthur Chunqi Li VMX_MWAIT = 36, 3129d7eaa29SArthur Chunqi Li VMX_MTF = 37, 3139d7eaa29SArthur Chunqi Li VMX_MONITOR = 39, 3149d7eaa29SArthur Chunqi Li VMX_PAUSE = 40, 3159d7eaa29SArthur Chunqi Li VMX_FAIL_MCHECK = 41, 3169d7eaa29SArthur Chunqi Li VMX_TPR_THRESHOLD = 43, 3179d7eaa29SArthur Chunqi Li VMX_APIC_ACCESS = 44, 3189d7eaa29SArthur Chunqi Li VMX_GDTR_IDTR = 46, 3199d7eaa29SArthur Chunqi Li VMX_LDTR_TR = 47, 3209d7eaa29SArthur Chunqi Li VMX_EPT_VIOLATION = 48, 3219d7eaa29SArthur Chunqi Li VMX_EPT_MISCONFIG = 49, 3229d7eaa29SArthur Chunqi Li VMX_INVEPT = 50, 3239d7eaa29SArthur Chunqi Li VMX_PREEMPT = 52, 3249d7eaa29SArthur Chunqi Li VMX_INVVPID = 53, 3259d7eaa29SArthur Chunqi Li VMX_WBINVD = 54, 3267e207ec1SPeter Feiner VMX_XSETBV = 55, 3277e207ec1SPeter Feiner VMX_APIC_WRITE = 56, 3287e207ec1SPeter Feiner VMX_RDRAND = 57, 3297e207ec1SPeter Feiner VMX_INVPCID = 58, 3307e207ec1SPeter Feiner VMX_VMFUNC = 59, 3317e207ec1SPeter Feiner VMX_RDSEED = 61, 3327e207ec1SPeter Feiner VMX_PML_FULL = 62, 3337e207ec1SPeter Feiner VMX_XSAVES = 63, 3347e207ec1SPeter Feiner VMX_XRSTORS = 64, 3359d7eaa29SArthur Chunqi Li }; 3369d7eaa29SArthur Chunqi Li 3379d7eaa29SArthur Chunqi Li enum Ctrl_exi { 338dc5c01f1SJan Kiszka EXI_SAVE_DBGCTLS = 1UL << 2, 3399d7eaa29SArthur Chunqi Li EXI_HOST_64 = 1UL << 9, 3409d7eaa29SArthur Chunqi Li EXI_LOAD_PERF = 1UL << 12, 3419d7eaa29SArthur Chunqi Li EXI_INTA = 1UL << 15, 342403e2519SArthur Chunqi Li EXI_SAVE_PAT = 1UL << 18, 343403e2519SArthur Chunqi Li EXI_LOAD_PAT = 1UL << 19, 344403e2519SArthur Chunqi Li EXI_SAVE_EFER = 1UL << 20, 3459d7eaa29SArthur Chunqi Li EXI_LOAD_EFER = 1UL << 21, 346f0dfe8ecSArthur Chunqi Li EXI_SAVE_PREEMPT = 1UL << 22, 3479d7eaa29SArthur Chunqi Li }; 3489d7eaa29SArthur Chunqi Li 3499d7eaa29SArthur Chunqi Li enum Ctrl_ent { 350dc5c01f1SJan Kiszka ENT_LOAD_DBGCTLS = 1UL << 2, 3519d7eaa29SArthur Chunqi Li ENT_GUEST_64 = 1UL << 9, 352403e2519SArthur Chunqi Li ENT_LOAD_PAT = 1UL << 14, 3539d7eaa29SArthur Chunqi Li ENT_LOAD_EFER = 1UL << 15, 3549d7eaa29SArthur Chunqi Li }; 3559d7eaa29SArthur Chunqi Li 3569d7eaa29SArthur Chunqi Li enum Ctrl_pin { 3579d7eaa29SArthur Chunqi Li PIN_EXTINT = 1ul << 0, 3589d7eaa29SArthur Chunqi Li PIN_NMI = 1ul << 3, 3599d7eaa29SArthur Chunqi Li PIN_VIRT_NMI = 1ul << 5, 360f0dfe8ecSArthur Chunqi Li PIN_PREEMPT = 1ul << 6, 3619d7eaa29SArthur Chunqi Li }; 3629d7eaa29SArthur Chunqi Li 3639d7eaa29SArthur Chunqi Li enum Ctrl0 { 3649d7eaa29SArthur Chunqi Li CPU_INTR_WINDOW = 1ul << 2, 3659d7eaa29SArthur Chunqi Li CPU_HLT = 1ul << 7, 3669d7eaa29SArthur Chunqi Li CPU_INVLPG = 1ul << 9, 3676eb44827SArthur Chunqi Li CPU_MWAIT = 1ul << 10, 3686eb44827SArthur Chunqi Li CPU_RDPMC = 1ul << 11, 3696eb44827SArthur Chunqi Li CPU_RDTSC = 1ul << 12, 3709d7eaa29SArthur Chunqi Li CPU_CR3_LOAD = 1ul << 15, 3719d7eaa29SArthur Chunqi Li CPU_CR3_STORE = 1ul << 16, 372f0dc549aSJan Kiszka CPU_CR8_LOAD = 1ul << 19, 373f0dc549aSJan Kiszka CPU_CR8_STORE = 1ul << 20, 3749d7eaa29SArthur Chunqi Li CPU_TPR_SHADOW = 1ul << 21, 3759d7eaa29SArthur Chunqi Li CPU_NMI_WINDOW = 1ul << 22, 3769d7eaa29SArthur Chunqi Li CPU_IO = 1ul << 24, 3779d7eaa29SArthur Chunqi Li CPU_IO_BITMAP = 1ul << 25, 3782f375fa7SArthur Chunqi Li CPU_MSR_BITMAP = 1ul << 28, 3796eb44827SArthur Chunqi Li CPU_MONITOR = 1ul << 29, 3806eb44827SArthur Chunqi Li CPU_PAUSE = 1ul << 30, 3819d7eaa29SArthur Chunqi Li CPU_SECONDARY = 1ul << 31, 3829d7eaa29SArthur Chunqi Li }; 3839d7eaa29SArthur Chunqi Li 3849d7eaa29SArthur Chunqi Li enum Ctrl1 { 3859d7eaa29SArthur Chunqi Li CPU_EPT = 1ul << 1, 386a3418310SPaolo Bonzini CPU_DESC_TABLE = 1ul << 2, 387da22b1d1SPaolo Bonzini CPU_RDTSCP = 1ul << 3, 3889d7eaa29SArthur Chunqi Li CPU_VPID = 1ul << 5, 3899d7eaa29SArthur Chunqi Li CPU_URG = 1ul << 7, 3906eb44827SArthur Chunqi Li CPU_WBINVD = 1ul << 6, 3916eb44827SArthur Chunqi Li CPU_RDRAND = 1ul << 11, 392fa1078e4SBandan Das CPU_PML = 1ul << 17, 3939d7eaa29SArthur Chunqi Li }; 3949d7eaa29SArthur Chunqi Li 3951bde9127SJim Mattson enum Intr_type { 3961bde9127SJim Mattson VMX_INTR_TYPE_EXT_INTR = 0, 3971bde9127SJim Mattson VMX_INTR_TYPE_NMI_INTR = 2, 3981bde9127SJim Mattson VMX_INTR_TYPE_HARD_EXCEPTION = 3, 3991bde9127SJim Mattson VMX_INTR_TYPE_SOFT_INTR = 4, 4001bde9127SJim Mattson VMX_INTR_TYPE_SOFT_EXCEPTION = 6, 4011bde9127SJim Mattson }; 4021bde9127SJim Mattson 4031bde9127SJim Mattson /* 4041bde9127SJim Mattson * Interruption-information format 4051bde9127SJim Mattson */ 4061bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ 4071bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ 4081bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ 4091bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK 0x1000 /* 12 */ 4101bde9127SJim Mattson #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ 4111bde9127SJim Mattson 4121bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT 8 4131bde9127SJim Mattson 414799a84f8SGanShun /* 415799a84f8SGanShun * VM-instruction error numbers 416799a84f8SGanShun */ 417799a84f8SGanShun enum vm_instruction_error_number { 418799a84f8SGanShun VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1, 419799a84f8SGanShun VMXERR_VMCLEAR_INVALID_ADDRESS = 2, 420799a84f8SGanShun VMXERR_VMCLEAR_VMXON_POINTER = 3, 421799a84f8SGanShun VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4, 422799a84f8SGanShun VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5, 423799a84f8SGanShun VMXERR_VMRESUME_AFTER_VMXOFF = 6, 424799a84f8SGanShun VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7, 425799a84f8SGanShun VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8, 426799a84f8SGanShun VMXERR_VMPTRLD_INVALID_ADDRESS = 9, 427799a84f8SGanShun VMXERR_VMPTRLD_VMXON_POINTER = 10, 428799a84f8SGanShun VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11, 429799a84f8SGanShun VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12, 430799a84f8SGanShun VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13, 431799a84f8SGanShun VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15, 432799a84f8SGanShun VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16, 433799a84f8SGanShun VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17, 434799a84f8SGanShun VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18, 435799a84f8SGanShun VMXERR_VMCALL_NONCLEAR_VMCS = 19, 436799a84f8SGanShun VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20, 437799a84f8SGanShun VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22, 438799a84f8SGanShun VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23, 439799a84f8SGanShun VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24, 440799a84f8SGanShun VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25, 441799a84f8SGanShun VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26, 442799a84f8SGanShun VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28, 443799a84f8SGanShun }; 444799a84f8SGanShun 4459d7eaa29SArthur Chunqi Li #define SAVE_GPR \ 4469d7eaa29SArthur Chunqi Li "xchg %rax, regs\n\t" \ 4479d7eaa29SArthur Chunqi Li "xchg %rbx, regs+0x8\n\t" \ 4489d7eaa29SArthur Chunqi Li "xchg %rcx, regs+0x10\n\t" \ 4499d7eaa29SArthur Chunqi Li "xchg %rdx, regs+0x18\n\t" \ 4509d7eaa29SArthur Chunqi Li "xchg %rbp, regs+0x28\n\t" \ 4519d7eaa29SArthur Chunqi Li "xchg %rsi, regs+0x30\n\t" \ 4529d7eaa29SArthur Chunqi Li "xchg %rdi, regs+0x38\n\t" \ 4539d7eaa29SArthur Chunqi Li "xchg %r8, regs+0x40\n\t" \ 4549d7eaa29SArthur Chunqi Li "xchg %r9, regs+0x48\n\t" \ 4559d7eaa29SArthur Chunqi Li "xchg %r10, regs+0x50\n\t" \ 4569d7eaa29SArthur Chunqi Li "xchg %r11, regs+0x58\n\t" \ 4579d7eaa29SArthur Chunqi Li "xchg %r12, regs+0x60\n\t" \ 4589d7eaa29SArthur Chunqi Li "xchg %r13, regs+0x68\n\t" \ 4599d7eaa29SArthur Chunqi Li "xchg %r14, regs+0x70\n\t" \ 4609d7eaa29SArthur Chunqi Li "xchg %r15, regs+0x78\n\t" 4619d7eaa29SArthur Chunqi Li 4629d7eaa29SArthur Chunqi Li #define LOAD_GPR SAVE_GPR 4639d7eaa29SArthur Chunqi Li 4649d7eaa29SArthur Chunqi Li #define SAVE_GPR_C \ 4659d7eaa29SArthur Chunqi Li "xchg %%rax, regs\n\t" \ 4669d7eaa29SArthur Chunqi Li "xchg %%rbx, regs+0x8\n\t" \ 4679d7eaa29SArthur Chunqi Li "xchg %%rcx, regs+0x10\n\t" \ 4689d7eaa29SArthur Chunqi Li "xchg %%rdx, regs+0x18\n\t" \ 4699d7eaa29SArthur Chunqi Li "xchg %%rbp, regs+0x28\n\t" \ 4709d7eaa29SArthur Chunqi Li "xchg %%rsi, regs+0x30\n\t" \ 4719d7eaa29SArthur Chunqi Li "xchg %%rdi, regs+0x38\n\t" \ 4729d7eaa29SArthur Chunqi Li "xchg %%r8, regs+0x40\n\t" \ 4739d7eaa29SArthur Chunqi Li "xchg %%r9, regs+0x48\n\t" \ 4749d7eaa29SArthur Chunqi Li "xchg %%r10, regs+0x50\n\t" \ 4759d7eaa29SArthur Chunqi Li "xchg %%r11, regs+0x58\n\t" \ 4769d7eaa29SArthur Chunqi Li "xchg %%r12, regs+0x60\n\t" \ 4779d7eaa29SArthur Chunqi Li "xchg %%r13, regs+0x68\n\t" \ 4789d7eaa29SArthur Chunqi Li "xchg %%r14, regs+0x70\n\t" \ 4799d7eaa29SArthur Chunqi Li "xchg %%r15, regs+0x78\n\t" 4809d7eaa29SArthur Chunqi Li 4819d7eaa29SArthur Chunqi Li #define LOAD_GPR_C SAVE_GPR_C 4829d7eaa29SArthur Chunqi Li 4839d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK 0x7 48434819aceSArthur Chunqi Li #define _VMX_IO_BYTE 0 48534819aceSArthur Chunqi Li #define _VMX_IO_WORD 1 4869d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG 3 4879d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK (1ul << 3) 4889d7eaa29SArthur Chunqi Li #define VMX_IO_IN (1ul << 3) 4899d7eaa29SArthur Chunqi Li #define VMX_IO_OUT 0 4909d7eaa29SArthur Chunqi Li #define VMX_IO_STRING (1ul << 4) 4919d7eaa29SArthur Chunqi Li #define VMX_IO_REP (1ul << 5) 49234819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM (1ul << 6) 4939d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK 0xFFFF0000 4949d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT 16 4959d7eaa29SArthur Chunqi Li 496c592c151SJan Kiszka #define VMX_TEST_START 0 4979d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT 1 4989d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT 2 4999d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME 3 500794c67a9SPeter Feiner #define VMX_TEST_VMABORT 4 501794c67a9SPeter Feiner #define VMX_TEST_VMSKIP 5 5029d7eaa29SArthur Chunqi Li 5039d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT (1ul << 12) 5049d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK 0xFFF 5059d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT 0x1 506794c67a9SPeter Feiner #define HYPERCALL_VMABORT 0x2 507794c67a9SPeter Feiner #define HYPERCALL_VMSKIP 0x3 5089d7eaa29SArthur Chunqi Li 5096884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT 3ul 5106884af61SArthur Chunqi Li #define EPTP_AD_FLAG (1ul << 6) 5116884af61SArthur Chunqi Li 5126884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC 0ul 5136884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC 1ul 5146884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT 4ul 5156884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP 5ul 5166884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB 6ul 5176884af61SArthur Chunqi Li 5186884af61SArthur Chunqi Li #define EPT_RA 1ul 5196884af61SArthur Chunqi Li #define EPT_WA 2ul 5206884af61SArthur Chunqi Li #define EPT_EA 4ul 5216884af61SArthur Chunqi Li #define EPT_PRESENT (EPT_RA | EPT_WA | EPT_EA) 5226884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG (1ul << 8) 5236884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG (1ul << 9) 5246884af61SArthur Chunqi Li #define EPT_LARGE_PAGE (1ul << 7) 5256884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT 3ul 5266884af61SArthur Chunqi Li #define EPT_IGNORE_PAT (1ul << 6) 5276884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE (1ull << 63) 5286884af61SArthur Chunqi Li 5296884af61SArthur Chunqi Li #define EPT_CAP_WT 1ull 5306884af61SArthur Chunqi Li #define EPT_CAP_PWL4 (1ull << 6) 5316884af61SArthur Chunqi Li #define EPT_CAP_UC (1ull << 8) 5326884af61SArthur Chunqi Li #define EPT_CAP_WB (1ull << 14) 5336884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE (1ull << 16) 5346884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE (1ull << 17) 5356884af61SArthur Chunqi Li #define EPT_CAP_INVEPT (1ull << 20) 5366884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE (1ull << 25) 5376884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL (1ull << 26) 5386884af61SArthur Chunqi Li #define EPT_CAP_AD_FLAG (1ull << 21) 539b093c6ceSWanpeng Li #define VPID_CAP_INVVPID (1ull << 32) 540b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_SINGLE (1ull << 41) 541b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL (1ull << 42) 5426884af61SArthur Chunqi Li 5436884af61SArthur Chunqi Li #define PAGE_SIZE_2M (512 * PAGE_SIZE) 5446884af61SArthur Chunqi Li #define PAGE_SIZE_1G (512 * PAGE_SIZE_2M) 5456884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL 4 5466884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH 9 5476884af61SArthur Chunqi Li #define EPT_PGDIR_MASK 511 54869c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES (1 << EPT_PGDIR_WIDTH) 549a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level) (((level)-1) * EPT_PGDIR_WIDTH + 12) 55000b5c590SPeter Feiner #define EPT_ADDR_MASK GENMASK_ULL(51, 12) 55104b0e0f3SJan Kiszka #define PAGE_MASK_2M (~(PAGE_SIZE_2M-1)) 5526884af61SArthur Chunqi Li 5536884af61SArthur Chunqi Li #define EPT_VLT_RD 1 5546884af61SArthur Chunqi Li #define EPT_VLT_WR (1 << 1) 5556884af61SArthur Chunqi Li #define EPT_VLT_FETCH (1 << 2) 5566884af61SArthur Chunqi Li #define EPT_VLT_PERM_RD (1 << 3) 5576884af61SArthur Chunqi Li #define EPT_VLT_PERM_WR (1 << 4) 5586884af61SArthur Chunqi Li #define EPT_VLT_PERM_EX (1 << 5) 559359575f6SPeter Feiner #define EPT_VLT_PERMS (EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \ 560359575f6SPeter Feiner EPT_VLT_PERM_EX) 5616884af61SArthur Chunqi Li #define EPT_VLT_LADDR_VLD (1 << 7) 5626884af61SArthur Chunqi Li #define EPT_VLT_PADDR (1 << 8) 5636884af61SArthur Chunqi Li 5646884af61SArthur Chunqi Li #define MAGIC_VAL_1 0x12345678ul 5656884af61SArthur Chunqi Li #define MAGIC_VAL_2 0x87654321ul 5666884af61SArthur Chunqi Li #define MAGIC_VAL_3 0xfffffffful 567359575f6SPeter Feiner #define MAGIC_VAL_4 0xdeadbeeful 5686884af61SArthur Chunqi Li 5696884af61SArthur Chunqi Li #define INVEPT_SINGLE 1 5706884af61SArthur Chunqi Li #define INVEPT_GLOBAL 2 5713ee34093SArthur Chunqi Li 5720a943608SPaolo Bonzini #define INVVPID_SINGLE_ADDRESS 0 573b093c6ceSWanpeng Li #define INVVPID_SINGLE 1 574b093c6ceSWanpeng Li #define INVVPID_ALL 2 575b093c6ceSWanpeng Li 57617ba0dd0SJan Kiszka #define ACTV_ACTIVE 0 57717ba0dd0SJan Kiszka #define ACTV_HLT 1 57817ba0dd0SJan Kiszka 5793ee34093SArthur Chunqi Li extern struct regs regs; 5803ee34093SArthur Chunqi Li 5813ee34093SArthur Chunqi Li extern union vmx_basic basic; 5825f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev; 5835f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2]; 5845f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev; 5855f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev; 5863ee34093SArthur Chunqi Li extern union vmx_ept_vpid ept_vpid; 5873ee34093SArthur Chunqi Li 588ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s); 589ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void); 590ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void); 591ffb1a9e0SJan Kiszka 592ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs) 593ecd5b431SDavid Matlack { 594ecd5b431SDavid Matlack bool ret; 595ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 596ecd5b431SDavid Matlack 597ecd5b431SDavid Matlack asm volatile ("push %1; popf; vmptrld %2; setbe %0" 598ecd5b431SDavid Matlack : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 599ecd5b431SDavid Matlack return ret; 600ecd5b431SDavid Matlack } 601ecd5b431SDavid Matlack 6029d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs) 6039d7eaa29SArthur Chunqi Li { 6049d7eaa29SArthur Chunqi Li bool ret; 605a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 606a739f560SBandan Das 607a739f560SBandan Das asm volatile ("push %1; popf; vmclear %2; setbe %0" 608a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 6099d7eaa29SArthur Chunqi Li return ret; 6109d7eaa29SArthur Chunqi Li } 6119d7eaa29SArthur Chunqi Li 6129d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc) 6139d7eaa29SArthur Chunqi Li { 6149d7eaa29SArthur Chunqi Li u64 val; 6159d7eaa29SArthur Chunqi Li asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc"); 6169d7eaa29SArthur Chunqi Li return val; 6179d7eaa29SArthur Chunqi Li } 6189d7eaa29SArthur Chunqi Li 619ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value) 620ecd5b431SDavid Matlack { 621ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 622ecd5b431SDavid Matlack u64 encoding = enc; 623ecd5b431SDavid Matlack u64 val; 624ecd5b431SDavid Matlack 625ecd5b431SDavid Matlack asm volatile ("shl $8, %%rax;" 626ecd5b431SDavid Matlack "sahf;" 627ecd5b431SDavid Matlack "vmread %[encoding], %[val];" 628ecd5b431SDavid Matlack "lahf;" 629ecd5b431SDavid Matlack "shr $8, %%rax" 630ecd5b431SDavid Matlack : /* output */ [val]"=rm"(val), "+a"(rflags) 631ecd5b431SDavid Matlack : /* input */ [encoding]"r"(encoding) 632ecd5b431SDavid Matlack : /* clobber */ "cc"); 633ecd5b431SDavid Matlack 634ecd5b431SDavid Matlack *value = val; 635ecd5b431SDavid Matlack return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF); 636ecd5b431SDavid Matlack } 637ecd5b431SDavid Matlack 6389d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val) 6399d7eaa29SArthur Chunqi Li { 6409d7eaa29SArthur Chunqi Li bool ret; 6419d7eaa29SArthur Chunqi Li asm volatile ("vmwrite %1, %2; setbe %0" 6429d7eaa29SArthur Chunqi Li : "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc"); 6439d7eaa29SArthur Chunqi Li return ret; 6449d7eaa29SArthur Chunqi Li } 6459d7eaa29SArthur Chunqi Li 6469d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs) 6479d7eaa29SArthur Chunqi Li { 6489d7eaa29SArthur Chunqi Li bool ret; 649a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6509d7eaa29SArthur Chunqi Li 651a739f560SBandan Das asm volatile ("push %1; popf; vmptrst %2; setbe %0" 652a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (*vmcs) : "cc"); 6539d7eaa29SArthur Chunqi Li return ret; 6549d7eaa29SArthur Chunqi Li } 6559d7eaa29SArthur Chunqi Li 656fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp) 6576884af61SArthur Chunqi Li { 658fdcf8725SPaolo Bonzini bool ret; 659fdcf8725SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 660fdcf8725SPaolo Bonzini 6616884af61SArthur Chunqi Li struct { 6626884af61SArthur Chunqi Li u64 eptp, gpa; 6636884af61SArthur Chunqi Li } operand = {eptp, 0}; 664fdcf8725SPaolo Bonzini asm volatile("push %1; popf; invept %2, %3; setbe %0" 665fdcf8725SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 666fdcf8725SPaolo Bonzini return ret; 6676884af61SArthur Chunqi Li } 6686884af61SArthur Chunqi Li 6690a943608SPaolo Bonzini static inline bool invvpid(unsigned long type, u16 vpid, u64 gva) 670b093c6ceSWanpeng Li { 6710a943608SPaolo Bonzini bool ret; 6720a943608SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6730a943608SPaolo Bonzini 674b093c6ceSWanpeng Li struct { 675b093c6ceSWanpeng Li u64 vpid : 16; 676b093c6ceSWanpeng Li u64 rsvd : 48; 677b093c6ceSWanpeng Li u64 gva; 678b093c6ceSWanpeng Li } operand = {vpid, 0, gva}; 6790a943608SPaolo Bonzini asm volatile("push %1; popf; invvpid %2, %3; setbe %0" 6800a943608SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 6810a943608SPaolo Bonzini return ret; 682b093c6ceSWanpeng Li } 683b093c6ceSWanpeng Li 6847e207ec1SPeter Feiner const char *exit_reason_description(u64 reason); 6853ee34093SArthur Chunqi Li void print_vmexit_info(); 6863b50efe3SPeter Feiner void print_vmentry_failure_info(struct vmentry_failure *failure); 6872f888fccSBandan Das void ept_sync(int type, u64 eptp); 688b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid); 6896884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level, 6906884af61SArthur Chunqi Li unsigned long guest_addr, unsigned long pte, 6916884af61SArthur Chunqi Li unsigned long *pt_page); 6926884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys, 6936884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 6946884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys, 6956884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 6966884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys, 6976884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 698b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 6996884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm); 7006884af61SArthur Chunqi Li unsigned long get_ept_pte(unsigned long *pml4, 7016884af61SArthur Chunqi Li unsigned long guest_addr, int level); 702dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 7036884af61SArthur Chunqi Li int level, u64 pte_val); 704521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 705521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 706521820dbSPaolo Bonzini int expected_pt_ad); 707521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 708521820dbSPaolo Bonzini unsigned long guest_addr); 7093ee34093SArthur Chunqi Li 7108ab53b95SPeter Feiner bool ept_2m_supported(void); 7118ab53b95SPeter Feiner bool ept_1g_supported(void); 7128ab53b95SPeter Feiner bool ept_huge_pages_supported(int level); 7138ab53b95SPeter Feiner bool ept_execute_only_supported(void); 7148ab53b95SPeter Feiner bool ept_ad_bits_supported(void); 7158ab53b95SPeter Feiner 716794c67a9SPeter Feiner void enter_guest(void); 717794c67a9SPeter Feiner 718794c67a9SPeter Feiner typedef void (*test_guest_func)(void); 719794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data); 720794c67a9SPeter Feiner void test_set_guest(test_guest_func func); 721794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data); 722794c67a9SPeter Feiner void test_skip(const char *msg); 723794c67a9SPeter Feiner 724794c67a9SPeter Feiner void __abort_test(void); 725794c67a9SPeter Feiner 726794c67a9SPeter Feiner #define TEST_ASSERT(cond) \ 727794c67a9SPeter Feiner do { \ 728794c67a9SPeter Feiner if (!(cond)) { \ 729794c67a9SPeter Feiner report("%s:%d: Assertion failed: %s", 0, \ 730794c67a9SPeter Feiner __FILE__, __LINE__, #cond); \ 731794c67a9SPeter Feiner dump_stack(); \ 732794c67a9SPeter Feiner __abort_test(); \ 733794c67a9SPeter Feiner } \ 7340d78a090SDavid Matlack report_pass(); \ 735794c67a9SPeter Feiner } while (0) 736794c67a9SPeter Feiner 737794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \ 738794c67a9SPeter Feiner do { \ 739794c67a9SPeter Feiner if (!(cond)) { \ 740794c67a9SPeter Feiner report("%s:%d: Assertion failed: %s\n" fmt, 0, \ 741794c67a9SPeter Feiner __FILE__, __LINE__, #cond, ##args); \ 742794c67a9SPeter Feiner dump_stack(); \ 743794c67a9SPeter Feiner __abort_test(); \ 744794c67a9SPeter Feiner } \ 7450d78a090SDavid Matlack report_pass(); \ 746794c67a9SPeter Feiner } while (0) 747794c67a9SPeter Feiner 748794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \ 749794c67a9SPeter Feiner do { \ 750794c67a9SPeter Feiner typeof(a) _a = a; \ 751794c67a9SPeter Feiner typeof(b) _b = b; \ 752794c67a9SPeter Feiner if (_a != _b) { \ 753794c67a9SPeter Feiner char _bin_a[BINSTR_SZ]; \ 754794c67a9SPeter Feiner char _bin_b[BINSTR_SZ]; \ 755794c67a9SPeter Feiner binstr(_a, _bin_a); \ 756794c67a9SPeter Feiner binstr(_b, _bin_b); \ 757794c67a9SPeter Feiner report("%s:%d: %s failed: (%s) == (%s)\n" \ 758*fd6aada0SRadim Krčmář "\tLHS: %#018lx - %s - %lu\n" \ 759*fd6aada0SRadim Krčmář "\tRHS: %#018lx - %s - %lu%s" fmt, 0, \ 760794c67a9SPeter Feiner __FILE__, __LINE__, \ 761794c67a9SPeter Feiner assertion ? "Assertion" : "Expectation", a_str, b_str, \ 762794c67a9SPeter Feiner (unsigned long) _a, _bin_a, (unsigned long) _a, \ 763794c67a9SPeter Feiner (unsigned long) _b, _bin_b, (unsigned long) _b, \ 764794c67a9SPeter Feiner fmt[0] == '\0' ? "" : "\n", ## args); \ 765794c67a9SPeter Feiner dump_stack(); \ 766794c67a9SPeter Feiner if (assertion) \ 767794c67a9SPeter Feiner __abort_test(); \ 768794c67a9SPeter Feiner } \ 7690d78a090SDavid Matlack report_pass(); \ 770794c67a9SPeter Feiner } while (0) 771794c67a9SPeter Feiner 772794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "") 773794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \ 774794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 1, fmt, ## args) 775794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "") 776794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \ 777794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 0, fmt, ## args) 778794c67a9SPeter Feiner 7799d7eaa29SArthur Chunqi Li #endif 780