13ee34093SArthur Chunqi Li #ifndef __VMX_H 23ee34093SArthur Chunqi Li #define __VMX_H 39d7eaa29SArthur Chunqi Li 49d7eaa29SArthur Chunqi Li #include "libcflat.h" 5a739f560SBandan Das #include "processor.h" 600b5c590SPeter Feiner #include "bitops.h" 71ad15f10SAlexander Gordeev #include "asm/page.h" 8eb151216SJim Mattson #include "asm/io.h" 99d7eaa29SArthur Chunqi Li 106c0ba6e7SLiran Alon struct vmcs_hdr { 116c0ba6e7SLiran Alon u32 revision_id:31; 126c0ba6e7SLiran Alon u32 shadow_vmcs:1; 136c0ba6e7SLiran Alon }; 146c0ba6e7SLiran Alon 159d7eaa29SArthur Chunqi Li struct vmcs { 166c0ba6e7SLiran Alon struct vmcs_hdr hdr; 179d7eaa29SArthur Chunqi Li u32 abort; /* VMX-abort indicator */ 189d7eaa29SArthur Chunqi Li /* VMCS data */ 199d7eaa29SArthur Chunqi Li char data[0]; 209d7eaa29SArthur Chunqi Li }; 219d7eaa29SArthur Chunqi Li 22aedfd771SJim Mattson struct invvpid_operand { 23aedfd771SJim Mattson u64 vpid; 24aedfd771SJim Mattson u64 gla; 25aedfd771SJim Mattson }; 26aedfd771SJim Mattson 279d7eaa29SArthur Chunqi Li struct regs { 289d7eaa29SArthur Chunqi Li u64 rax; 299d7eaa29SArthur Chunqi Li u64 rcx; 309d7eaa29SArthur Chunqi Li u64 rdx; 319d7eaa29SArthur Chunqi Li u64 rbx; 329d7eaa29SArthur Chunqi Li u64 cr2; 339d7eaa29SArthur Chunqi Li u64 rbp; 349d7eaa29SArthur Chunqi Li u64 rsi; 359d7eaa29SArthur Chunqi Li u64 rdi; 369d7eaa29SArthur Chunqi Li u64 r8; 379d7eaa29SArthur Chunqi Li u64 r9; 389d7eaa29SArthur Chunqi Li u64 r10; 399d7eaa29SArthur Chunqi Li u64 r11; 409d7eaa29SArthur Chunqi Li u64 r12; 419d7eaa29SArthur Chunqi Li u64 r13; 429d7eaa29SArthur Chunqi Li u64 r14; 439d7eaa29SArthur Chunqi Li u64 r15; 449d7eaa29SArthur Chunqi Li u64 rflags; 459d7eaa29SArthur Chunqi Li }; 469d7eaa29SArthur Chunqi Li 47e0e2af90SSean Christopherson union exit_reason { 480e0ea94bSSean Christopherson struct { 490e0ea94bSSean Christopherson u32 basic : 16; 500e0ea94bSSean Christopherson u32 reserved16 : 1; 510e0ea94bSSean Christopherson u32 reserved17 : 1; 520e0ea94bSSean Christopherson u32 reserved18 : 1; 530e0ea94bSSean Christopherson u32 reserved19 : 1; 540e0ea94bSSean Christopherson u32 reserved20 : 1; 550e0ea94bSSean Christopherson u32 reserved21 : 1; 560e0ea94bSSean Christopherson u32 reserved22 : 1; 570e0ea94bSSean Christopherson u32 reserved23 : 1; 580e0ea94bSSean Christopherson u32 reserved24 : 1; 590e0ea94bSSean Christopherson u32 reserved25 : 1; 600e0ea94bSSean Christopherson u32 reserved26 : 1; 610e0ea94bSSean Christopherson u32 enclave_mode : 1; 620e0ea94bSSean Christopherson u32 smi_pending_mtf : 1; 630e0ea94bSSean Christopherson u32 smi_from_vmx_root : 1; 640e0ea94bSSean Christopherson u32 reserved30 : 1; 650e0ea94bSSean Christopherson u32 failed_vmentry : 1; 660e0ea94bSSean Christopherson }; 670e0ea94bSSean Christopherson u32 full; 68e0e2af90SSean Christopherson }; 69e0e2af90SSean Christopherson 70e0e2af90SSean Christopherson struct vmentry_result { 71e0e2af90SSean Christopherson /* Instruction mnemonic (for convenience). */ 72e0e2af90SSean Christopherson const char *instr; 73e0e2af90SSean Christopherson /* Did the test attempt vmlaunch or vmresume? */ 74e0e2af90SSean Christopherson bool vmlaunch; 75e0e2af90SSean Christopherson /* Did the instruction VM-Fail? */ 76e0e2af90SSean Christopherson bool vm_fail; 77e0e2af90SSean Christopherson /* Did the VM-Entry fully enter the guest? */ 78e0e2af90SSean Christopherson bool entered; 79e0e2af90SSean Christopherson /* VM-Exit reason, valid iff !vm_fail */ 80e0e2af90SSean Christopherson union exit_reason exit_reason; 813b50efe3SPeter Feiner /* Contents of [re]flags after failed entry. */ 823b50efe3SPeter Feiner unsigned long flags; 833b50efe3SPeter Feiner }; 843b50efe3SPeter Feiner 859d7eaa29SArthur Chunqi Li struct vmx_test { 869d7eaa29SArthur Chunqi Li const char *name; 87c592c151SJan Kiszka int (*init)(struct vmcs *vmcs); 887db17e21SThomas Huth void (*guest_main)(void); 89e0e2af90SSean Christopherson int (*exit_handler)(union exit_reason exit_reason); 909d7eaa29SArthur Chunqi Li void (*syscall_handler)(u64 syscall_no); 919d7eaa29SArthur Chunqi Li struct regs guest_regs; 920e0ea94bSSean Christopherson int (*entry_failure_handler)(struct vmentry_result *result); 939d7eaa29SArthur Chunqi Li struct vmcs *vmcs; 949d7eaa29SArthur Chunqi Li int exits; 95794c67a9SPeter Feiner /* Alternative test interface. */ 96794c67a9SPeter Feiner void (*v2)(void); 979d7eaa29SArthur Chunqi Li }; 989d7eaa29SArthur Chunqi Li 993ee34093SArthur Chunqi Li union vmx_basic { 1009d7eaa29SArthur Chunqi Li u64 val; 1019d7eaa29SArthur Chunqi Li struct { 1029d7eaa29SArthur Chunqi Li u32 revision; 1039d7eaa29SArthur Chunqi Li u32 size:13, 10469c8d31cSJan Kiszka reserved1: 3, 1059d7eaa29SArthur Chunqi Li width:1, 1069d7eaa29SArthur Chunqi Li dual:1, 1079d7eaa29SArthur Chunqi Li type:4, 1089d7eaa29SArthur Chunqi Li insouts:1, 10969c8d31cSJan Kiszka ctrl:1, 11069c8d31cSJan Kiszka reserved2:8; 1119d7eaa29SArthur Chunqi Li }; 1123ee34093SArthur Chunqi Li }; 1139d7eaa29SArthur Chunqi Li 1145f18e779SJan Kiszka union vmx_ctrl_msr { 1159d7eaa29SArthur Chunqi Li u64 val; 1169d7eaa29SArthur Chunqi Li struct { 1179d7eaa29SArthur Chunqi Li u32 set, clr; 1189d7eaa29SArthur Chunqi Li }; 1193ee34093SArthur Chunqi Li }; 1209d7eaa29SArthur Chunqi Li 1213ee34093SArthur Chunqi Li union vmx_ept_vpid { 1229d7eaa29SArthur Chunqi Li u64 val; 1239d7eaa29SArthur Chunqi Li struct { 1249d7eaa29SArthur Chunqi Li u32:16, 1259d7eaa29SArthur Chunqi Li super:2, 1269d7eaa29SArthur Chunqi Li : 2, 1279d7eaa29SArthur Chunqi Li invept:1, 1289d7eaa29SArthur Chunqi Li : 11; 1299d7eaa29SArthur Chunqi Li u32 invvpid:1; 1309d7eaa29SArthur Chunqi Li }; 1313ee34093SArthur Chunqi Li }; 1329d7eaa29SArthur Chunqi Li 1339d7eaa29SArthur Chunqi Li enum Encoding { 1349d7eaa29SArthur Chunqi Li /* 16-Bit Control Fields */ 1359d7eaa29SArthur Chunqi Li VPID = 0x0000ul, 1369d7eaa29SArthur Chunqi Li /* Posted-interrupt notification vector */ 1379d7eaa29SArthur Chunqi Li PINV = 0x0002ul, 1389d7eaa29SArthur Chunqi Li /* EPTP index */ 1399d7eaa29SArthur Chunqi Li EPTP_IDX = 0x0004ul, 1409d7eaa29SArthur Chunqi Li 1419d7eaa29SArthur Chunqi Li /* 16-Bit Guest State Fields */ 1429d7eaa29SArthur Chunqi Li GUEST_SEL_ES = 0x0800ul, 1439d7eaa29SArthur Chunqi Li GUEST_SEL_CS = 0x0802ul, 1449d7eaa29SArthur Chunqi Li GUEST_SEL_SS = 0x0804ul, 1459d7eaa29SArthur Chunqi Li GUEST_SEL_DS = 0x0806ul, 1469d7eaa29SArthur Chunqi Li GUEST_SEL_FS = 0x0808ul, 1479d7eaa29SArthur Chunqi Li GUEST_SEL_GS = 0x080aul, 1489d7eaa29SArthur Chunqi Li GUEST_SEL_LDTR = 0x080cul, 1499d7eaa29SArthur Chunqi Li GUEST_SEL_TR = 0x080eul, 1509d7eaa29SArthur Chunqi Li GUEST_INT_STATUS = 0x0810ul, 151fa1078e4SBandan Das GUEST_PML_INDEX = 0x0812ul, 1529d7eaa29SArthur Chunqi Li 1539d7eaa29SArthur Chunqi Li /* 16-Bit Host State Fields */ 1549d7eaa29SArthur Chunqi Li HOST_SEL_ES = 0x0c00ul, 1559d7eaa29SArthur Chunqi Li HOST_SEL_CS = 0x0c02ul, 1569d7eaa29SArthur Chunqi Li HOST_SEL_SS = 0x0c04ul, 1579d7eaa29SArthur Chunqi Li HOST_SEL_DS = 0x0c06ul, 1589d7eaa29SArthur Chunqi Li HOST_SEL_FS = 0x0c08ul, 1599d7eaa29SArthur Chunqi Li HOST_SEL_GS = 0x0c0aul, 1609d7eaa29SArthur Chunqi Li HOST_SEL_TR = 0x0c0cul, 1619d7eaa29SArthur Chunqi Li 1629d7eaa29SArthur Chunqi Li /* 64-Bit Control Fields */ 1639d7eaa29SArthur Chunqi Li IO_BITMAP_A = 0x2000ul, 1649d7eaa29SArthur Chunqi Li IO_BITMAP_B = 0x2002ul, 1659d7eaa29SArthur Chunqi Li MSR_BITMAP = 0x2004ul, 1669d7eaa29SArthur Chunqi Li EXIT_MSR_ST_ADDR = 0x2006ul, 1679d7eaa29SArthur Chunqi Li EXIT_MSR_LD_ADDR = 0x2008ul, 1689d7eaa29SArthur Chunqi Li ENTER_MSR_LD_ADDR = 0x200aul, 1699d7eaa29SArthur Chunqi Li VMCS_EXEC_PTR = 0x200cul, 1709d7eaa29SArthur Chunqi Li TSC_OFFSET = 0x2010ul, 1719d7eaa29SArthur Chunqi Li TSC_OFFSET_HI = 0x2011ul, 1729d7eaa29SArthur Chunqi Li APIC_VIRT_ADDR = 0x2012ul, 1739d7eaa29SArthur Chunqi Li APIC_ACCS_ADDR = 0x2014ul, 174687e54f6SKrish Sadhukhan POSTED_INTR_DESC_ADDR = 0x2016ul, 1759d7eaa29SArthur Chunqi Li EPTP = 0x201aul, 1769d7eaa29SArthur Chunqi Li EPTP_HI = 0x201bul, 17754424396SLiran Alon VMREAD_BITMAP = 0x2026ul, 17854424396SLiran Alon VMREAD_BITMAP_HI = 0x2027ul, 17954424396SLiran Alon VMWRITE_BITMAP = 0x2028ul, 18054424396SLiran Alon VMWRITE_BITMAP_HI = 0x2029ul, 18167fdc49eSArbel Moshe EOI_EXIT_BITMAP0 = 0x201cul, 18267fdc49eSArbel Moshe EOI_EXIT_BITMAP1 = 0x201eul, 18367fdc49eSArbel Moshe EOI_EXIT_BITMAP2 = 0x2020ul, 18467fdc49eSArbel Moshe EOI_EXIT_BITMAP3 = 0x2022ul, 185fa1078e4SBandan Das PMLADDR = 0x200eul, 186fa1078e4SBandan Das PMLADDR_HI = 0x200ful, 187fa1078e4SBandan Das 1889d7eaa29SArthur Chunqi Li 1899d7eaa29SArthur Chunqi Li /* 64-Bit Readonly Data Field */ 1909d7eaa29SArthur Chunqi Li INFO_PHYS_ADDR = 0x2400ul, 1919d7eaa29SArthur Chunqi Li 1929d7eaa29SArthur Chunqi Li /* 64-Bit Guest State */ 1939d7eaa29SArthur Chunqi Li VMCS_LINK_PTR = 0x2800ul, 1949d7eaa29SArthur Chunqi Li VMCS_LINK_PTR_HI = 0x2801ul, 1959d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL = 0x2802ul, 1969d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL_HI = 0x2803ul, 1979d7eaa29SArthur Chunqi Li GUEST_EFER = 0x2806ul, 198403e2519SArthur Chunqi Li GUEST_PAT = 0x2804ul, 1999d7eaa29SArthur Chunqi Li GUEST_PERF_GLOBAL_CTRL = 0x2808ul, 2009d7eaa29SArthur Chunqi Li GUEST_PDPTE = 0x280aul, 2019d7eaa29SArthur Chunqi Li 2029d7eaa29SArthur Chunqi Li /* 64-Bit Host State */ 203403e2519SArthur Chunqi Li HOST_PAT = 0x2c00ul, 2049d7eaa29SArthur Chunqi Li HOST_EFER = 0x2c02ul, 2059d7eaa29SArthur Chunqi Li HOST_PERF_GLOBAL_CTRL = 0x2c04ul, 2069d7eaa29SArthur Chunqi Li 2079d7eaa29SArthur Chunqi Li /* 32-Bit Control Fields */ 2089d7eaa29SArthur Chunqi Li PIN_CONTROLS = 0x4000ul, 2099d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL0 = 0x4002ul, 2109d7eaa29SArthur Chunqi Li EXC_BITMAP = 0x4004ul, 2119d7eaa29SArthur Chunqi Li PF_ERROR_MASK = 0x4006ul, 2129d7eaa29SArthur Chunqi Li PF_ERROR_MATCH = 0x4008ul, 2139d7eaa29SArthur Chunqi Li CR3_TARGET_COUNT = 0x400aul, 2149d7eaa29SArthur Chunqi Li EXI_CONTROLS = 0x400cul, 2159d7eaa29SArthur Chunqi Li EXI_MSR_ST_CNT = 0x400eul, 2169d7eaa29SArthur Chunqi Li EXI_MSR_LD_CNT = 0x4010ul, 2179d7eaa29SArthur Chunqi Li ENT_CONTROLS = 0x4012ul, 2189d7eaa29SArthur Chunqi Li ENT_MSR_LD_CNT = 0x4014ul, 2199d7eaa29SArthur Chunqi Li ENT_INTR_INFO = 0x4016ul, 2209d7eaa29SArthur Chunqi Li ENT_INTR_ERROR = 0x4018ul, 2219d7eaa29SArthur Chunqi Li ENT_INST_LEN = 0x401aul, 2229d7eaa29SArthur Chunqi Li TPR_THRESHOLD = 0x401cul, 2239d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL1 = 0x401eul, 2249d7eaa29SArthur Chunqi Li 2259d7eaa29SArthur Chunqi Li /* 32-Bit R/O Data Fields */ 2269d7eaa29SArthur Chunqi Li VMX_INST_ERROR = 0x4400ul, 2279d7eaa29SArthur Chunqi Li EXI_REASON = 0x4402ul, 2289d7eaa29SArthur Chunqi Li EXI_INTR_INFO = 0x4404ul, 2299d7eaa29SArthur Chunqi Li EXI_INTR_ERROR = 0x4406ul, 2309d7eaa29SArthur Chunqi Li IDT_VECT_INFO = 0x4408ul, 2319d7eaa29SArthur Chunqi Li IDT_VECT_ERROR = 0x440aul, 2329d7eaa29SArthur Chunqi Li EXI_INST_LEN = 0x440cul, 2339d7eaa29SArthur Chunqi Li EXI_INST_INFO = 0x440eul, 2349d7eaa29SArthur Chunqi Li 2359d7eaa29SArthur Chunqi Li /* 32-Bit Guest State Fields */ 2369d7eaa29SArthur Chunqi Li GUEST_LIMIT_ES = 0x4800ul, 2379d7eaa29SArthur Chunqi Li GUEST_LIMIT_CS = 0x4802ul, 2389d7eaa29SArthur Chunqi Li GUEST_LIMIT_SS = 0x4804ul, 2399d7eaa29SArthur Chunqi Li GUEST_LIMIT_DS = 0x4806ul, 2409d7eaa29SArthur Chunqi Li GUEST_LIMIT_FS = 0x4808ul, 2419d7eaa29SArthur Chunqi Li GUEST_LIMIT_GS = 0x480aul, 2429d7eaa29SArthur Chunqi Li GUEST_LIMIT_LDTR = 0x480cul, 2439d7eaa29SArthur Chunqi Li GUEST_LIMIT_TR = 0x480eul, 2449d7eaa29SArthur Chunqi Li GUEST_LIMIT_GDTR = 0x4810ul, 2459d7eaa29SArthur Chunqi Li GUEST_LIMIT_IDTR = 0x4812ul, 2469d7eaa29SArthur Chunqi Li GUEST_AR_ES = 0x4814ul, 2479d7eaa29SArthur Chunqi Li GUEST_AR_CS = 0x4816ul, 2489d7eaa29SArthur Chunqi Li GUEST_AR_SS = 0x4818ul, 2499d7eaa29SArthur Chunqi Li GUEST_AR_DS = 0x481aul, 2509d7eaa29SArthur Chunqi Li GUEST_AR_FS = 0x481cul, 2519d7eaa29SArthur Chunqi Li GUEST_AR_GS = 0x481eul, 2529d7eaa29SArthur Chunqi Li GUEST_AR_LDTR = 0x4820ul, 2539d7eaa29SArthur Chunqi Li GUEST_AR_TR = 0x4822ul, 2549d7eaa29SArthur Chunqi Li GUEST_INTR_STATE = 0x4824ul, 2559d7eaa29SArthur Chunqi Li GUEST_ACTV_STATE = 0x4826ul, 2569d7eaa29SArthur Chunqi Li GUEST_SMBASE = 0x4828ul, 2579d7eaa29SArthur Chunqi Li GUEST_SYSENTER_CS = 0x482aul, 258f0dfe8ecSArthur Chunqi Li PREEMPT_TIMER_VALUE = 0x482eul, 2599d7eaa29SArthur Chunqi Li 2609d7eaa29SArthur Chunqi Li /* 32-Bit Host State Fields */ 2619d7eaa29SArthur Chunqi Li HOST_SYSENTER_CS = 0x4c00ul, 2629d7eaa29SArthur Chunqi Li 2639d7eaa29SArthur Chunqi Li /* Natural-Width Control Fields */ 2649d7eaa29SArthur Chunqi Li CR0_MASK = 0x6000ul, 2659d7eaa29SArthur Chunqi Li CR4_MASK = 0x6002ul, 2669d7eaa29SArthur Chunqi Li CR0_READ_SHADOW = 0x6004ul, 2679d7eaa29SArthur Chunqi Li CR4_READ_SHADOW = 0x6006ul, 2689d7eaa29SArthur Chunqi Li CR3_TARGET_0 = 0x6008ul, 2699d7eaa29SArthur Chunqi Li CR3_TARGET_1 = 0x600aul, 2709d7eaa29SArthur Chunqi Li CR3_TARGET_2 = 0x600cul, 2719d7eaa29SArthur Chunqi Li CR3_TARGET_3 = 0x600eul, 2729d7eaa29SArthur Chunqi Li 2739d7eaa29SArthur Chunqi Li /* Natural-Width R/O Data Fields */ 2749d7eaa29SArthur Chunqi Li EXI_QUALIFICATION = 0x6400ul, 2759d7eaa29SArthur Chunqi Li IO_RCX = 0x6402ul, 2769d7eaa29SArthur Chunqi Li IO_RSI = 0x6404ul, 2779d7eaa29SArthur Chunqi Li IO_RDI = 0x6406ul, 2789d7eaa29SArthur Chunqi Li IO_RIP = 0x6408ul, 2799d7eaa29SArthur Chunqi Li GUEST_LINEAR_ADDRESS = 0x640aul, 2809d7eaa29SArthur Chunqi Li 2819d7eaa29SArthur Chunqi Li /* Natural-Width Guest State Fields */ 2829d7eaa29SArthur Chunqi Li GUEST_CR0 = 0x6800ul, 2839d7eaa29SArthur Chunqi Li GUEST_CR3 = 0x6802ul, 2849d7eaa29SArthur Chunqi Li GUEST_CR4 = 0x6804ul, 2859d7eaa29SArthur Chunqi Li GUEST_BASE_ES = 0x6806ul, 2869d7eaa29SArthur Chunqi Li GUEST_BASE_CS = 0x6808ul, 2879d7eaa29SArthur Chunqi Li GUEST_BASE_SS = 0x680aul, 2889d7eaa29SArthur Chunqi Li GUEST_BASE_DS = 0x680cul, 2899d7eaa29SArthur Chunqi Li GUEST_BASE_FS = 0x680eul, 2909d7eaa29SArthur Chunqi Li GUEST_BASE_GS = 0x6810ul, 2919d7eaa29SArthur Chunqi Li GUEST_BASE_LDTR = 0x6812ul, 2929d7eaa29SArthur Chunqi Li GUEST_BASE_TR = 0x6814ul, 2939d7eaa29SArthur Chunqi Li GUEST_BASE_GDTR = 0x6816ul, 2949d7eaa29SArthur Chunqi Li GUEST_BASE_IDTR = 0x6818ul, 2959d7eaa29SArthur Chunqi Li GUEST_DR7 = 0x681aul, 2969d7eaa29SArthur Chunqi Li GUEST_RSP = 0x681cul, 2979d7eaa29SArthur Chunqi Li GUEST_RIP = 0x681eul, 2989d7eaa29SArthur Chunqi Li GUEST_RFLAGS = 0x6820ul, 2999d7eaa29SArthur Chunqi Li GUEST_PENDING_DEBUG = 0x6822ul, 3009d7eaa29SArthur Chunqi Li GUEST_SYSENTER_ESP = 0x6824ul, 3019d7eaa29SArthur Chunqi Li GUEST_SYSENTER_EIP = 0x6826ul, 3029d7eaa29SArthur Chunqi Li 3039d7eaa29SArthur Chunqi Li /* Natural-Width Host State Fields */ 3049d7eaa29SArthur Chunqi Li HOST_CR0 = 0x6c00ul, 3059d7eaa29SArthur Chunqi Li HOST_CR3 = 0x6c02ul, 3069d7eaa29SArthur Chunqi Li HOST_CR4 = 0x6c04ul, 3079d7eaa29SArthur Chunqi Li HOST_BASE_FS = 0x6c06ul, 3089d7eaa29SArthur Chunqi Li HOST_BASE_GS = 0x6c08ul, 3099d7eaa29SArthur Chunqi Li HOST_BASE_TR = 0x6c0aul, 3109d7eaa29SArthur Chunqi Li HOST_BASE_GDTR = 0x6c0cul, 3119d7eaa29SArthur Chunqi Li HOST_BASE_IDTR = 0x6c0eul, 3129d7eaa29SArthur Chunqi Li HOST_SYSENTER_ESP = 0x6c10ul, 3139d7eaa29SArthur Chunqi Li HOST_SYSENTER_EIP = 0x6c12ul, 3149d7eaa29SArthur Chunqi Li HOST_RSP = 0x6c14ul, 3159d7eaa29SArthur Chunqi Li HOST_RIP = 0x6c16ul 3169d7eaa29SArthur Chunqi Li }; 3179d7eaa29SArthur Chunqi Li 3183b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE (1ul << 31) 3193b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS (X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \ 3203b50efe3SPeter Feiner X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF) 3213b50efe3SPeter Feiner 3229d7eaa29SArthur Chunqi Li enum Reason { 3239d7eaa29SArthur Chunqi Li VMX_EXC_NMI = 0, 3249d7eaa29SArthur Chunqi Li VMX_EXTINT = 1, 3259d7eaa29SArthur Chunqi Li VMX_TRIPLE_FAULT = 2, 3269d7eaa29SArthur Chunqi Li VMX_INIT = 3, 3279d7eaa29SArthur Chunqi Li VMX_SIPI = 4, 3289d7eaa29SArthur Chunqi Li VMX_SMI_IO = 5, 3299d7eaa29SArthur Chunqi Li VMX_SMI_OTHER = 6, 3309d7eaa29SArthur Chunqi Li VMX_INTR_WINDOW = 7, 3319d7eaa29SArthur Chunqi Li VMX_NMI_WINDOW = 8, 3329d7eaa29SArthur Chunqi Li VMX_TASK_SWITCH = 9, 3339d7eaa29SArthur Chunqi Li VMX_CPUID = 10, 3349d7eaa29SArthur Chunqi Li VMX_GETSEC = 11, 3359d7eaa29SArthur Chunqi Li VMX_HLT = 12, 3369d7eaa29SArthur Chunqi Li VMX_INVD = 13, 3379d7eaa29SArthur Chunqi Li VMX_INVLPG = 14, 3389d7eaa29SArthur Chunqi Li VMX_RDPMC = 15, 3399d7eaa29SArthur Chunqi Li VMX_RDTSC = 16, 3409d7eaa29SArthur Chunqi Li VMX_RSM = 17, 3419d7eaa29SArthur Chunqi Li VMX_VMCALL = 18, 3429d7eaa29SArthur Chunqi Li VMX_VMCLEAR = 19, 3439d7eaa29SArthur Chunqi Li VMX_VMLAUNCH = 20, 3449d7eaa29SArthur Chunqi Li VMX_VMPTRLD = 21, 3459d7eaa29SArthur Chunqi Li VMX_VMPTRST = 22, 3469d7eaa29SArthur Chunqi Li VMX_VMREAD = 23, 3479d7eaa29SArthur Chunqi Li VMX_VMRESUME = 24, 3489d7eaa29SArthur Chunqi Li VMX_VMWRITE = 25, 3499d7eaa29SArthur Chunqi Li VMX_VMXOFF = 26, 3509d7eaa29SArthur Chunqi Li VMX_VMXON = 27, 3519d7eaa29SArthur Chunqi Li VMX_CR = 28, 3529d7eaa29SArthur Chunqi Li VMX_DR = 29, 3539d7eaa29SArthur Chunqi Li VMX_IO = 30, 3549d7eaa29SArthur Chunqi Li VMX_RDMSR = 31, 3559d7eaa29SArthur Chunqi Li VMX_WRMSR = 32, 3569d7eaa29SArthur Chunqi Li VMX_FAIL_STATE = 33, 3579d7eaa29SArthur Chunqi Li VMX_FAIL_MSR = 34, 3589d7eaa29SArthur Chunqi Li VMX_MWAIT = 36, 3599d7eaa29SArthur Chunqi Li VMX_MTF = 37, 3609d7eaa29SArthur Chunqi Li VMX_MONITOR = 39, 3619d7eaa29SArthur Chunqi Li VMX_PAUSE = 40, 3629d7eaa29SArthur Chunqi Li VMX_FAIL_MCHECK = 41, 3639d7eaa29SArthur Chunqi Li VMX_TPR_THRESHOLD = 43, 3649d7eaa29SArthur Chunqi Li VMX_APIC_ACCESS = 44, 36567fdc49eSArbel Moshe VMX_EOI_INDUCED = 45, 3669d7eaa29SArthur Chunqi Li VMX_GDTR_IDTR = 46, 3679d7eaa29SArthur Chunqi Li VMX_LDTR_TR = 47, 3689d7eaa29SArthur Chunqi Li VMX_EPT_VIOLATION = 48, 3699d7eaa29SArthur Chunqi Li VMX_EPT_MISCONFIG = 49, 3709d7eaa29SArthur Chunqi Li VMX_INVEPT = 50, 3719d7eaa29SArthur Chunqi Li VMX_PREEMPT = 52, 3729d7eaa29SArthur Chunqi Li VMX_INVVPID = 53, 3739d7eaa29SArthur Chunqi Li VMX_WBINVD = 54, 3747e207ec1SPeter Feiner VMX_XSETBV = 55, 3757e207ec1SPeter Feiner VMX_APIC_WRITE = 56, 3767e207ec1SPeter Feiner VMX_RDRAND = 57, 3777e207ec1SPeter Feiner VMX_INVPCID = 58, 3787e207ec1SPeter Feiner VMX_VMFUNC = 59, 3797e207ec1SPeter Feiner VMX_RDSEED = 61, 3807e207ec1SPeter Feiner VMX_PML_FULL = 62, 3817e207ec1SPeter Feiner VMX_XSAVES = 63, 3827e207ec1SPeter Feiner VMX_XRSTORS = 64, 3839d7eaa29SArthur Chunqi Li }; 3849d7eaa29SArthur Chunqi Li 3859d7eaa29SArthur Chunqi Li enum Ctrl_exi { 386dc5c01f1SJan Kiszka EXI_SAVE_DBGCTLS = 1UL << 2, 3879d7eaa29SArthur Chunqi Li EXI_HOST_64 = 1UL << 9, 3889d7eaa29SArthur Chunqi Li EXI_LOAD_PERF = 1UL << 12, 3899d7eaa29SArthur Chunqi Li EXI_INTA = 1UL << 15, 390403e2519SArthur Chunqi Li EXI_SAVE_PAT = 1UL << 18, 391403e2519SArthur Chunqi Li EXI_LOAD_PAT = 1UL << 19, 392403e2519SArthur Chunqi Li EXI_SAVE_EFER = 1UL << 20, 3939d7eaa29SArthur Chunqi Li EXI_LOAD_EFER = 1UL << 21, 394f0dfe8ecSArthur Chunqi Li EXI_SAVE_PREEMPT = 1UL << 22, 3959d7eaa29SArthur Chunqi Li }; 3969d7eaa29SArthur Chunqi Li 3979d7eaa29SArthur Chunqi Li enum Ctrl_ent { 398dc5c01f1SJan Kiszka ENT_LOAD_DBGCTLS = 1UL << 2, 3999d7eaa29SArthur Chunqi Li ENT_GUEST_64 = 1UL << 9, 40062055fd6SKrish Sadhukhan ENT_LOAD_PERF = 1UL << 13, 401403e2519SArthur Chunqi Li ENT_LOAD_PAT = 1UL << 14, 4029d7eaa29SArthur Chunqi Li ENT_LOAD_EFER = 1UL << 15, 4039d7eaa29SArthur Chunqi Li }; 4049d7eaa29SArthur Chunqi Li 4059d7eaa29SArthur Chunqi Li enum Ctrl_pin { 4069d7eaa29SArthur Chunqi Li PIN_EXTINT = 1ul << 0, 4079d7eaa29SArthur Chunqi Li PIN_NMI = 1ul << 3, 4089d7eaa29SArthur Chunqi Li PIN_VIRT_NMI = 1ul << 5, 409f0dfe8ecSArthur Chunqi Li PIN_PREEMPT = 1ul << 6, 41067fdc49eSArbel Moshe PIN_POST_INTR = 1ul << 7, 4119d7eaa29SArthur Chunqi Li }; 4129d7eaa29SArthur Chunqi Li 4139d7eaa29SArthur Chunqi Li enum Ctrl0 { 4149d7eaa29SArthur Chunqi Li CPU_INTR_WINDOW = 1ul << 2, 4154a99c8d4SJim Mattson CPU_USE_TSC_OFFSET = 1ul << 3, 4169d7eaa29SArthur Chunqi Li CPU_HLT = 1ul << 7, 4179d7eaa29SArthur Chunqi Li CPU_INVLPG = 1ul << 9, 4186eb44827SArthur Chunqi Li CPU_MWAIT = 1ul << 10, 4196eb44827SArthur Chunqi Li CPU_RDPMC = 1ul << 11, 4206eb44827SArthur Chunqi Li CPU_RDTSC = 1ul << 12, 4219d7eaa29SArthur Chunqi Li CPU_CR3_LOAD = 1ul << 15, 4229d7eaa29SArthur Chunqi Li CPU_CR3_STORE = 1ul << 16, 423f0dc549aSJan Kiszka CPU_CR8_LOAD = 1ul << 19, 424f0dc549aSJan Kiszka CPU_CR8_STORE = 1ul << 20, 4259d7eaa29SArthur Chunqi Li CPU_TPR_SHADOW = 1ul << 21, 4269d7eaa29SArthur Chunqi Li CPU_NMI_WINDOW = 1ul << 22, 4279d7eaa29SArthur Chunqi Li CPU_IO = 1ul << 24, 4289d7eaa29SArthur Chunqi Li CPU_IO_BITMAP = 1ul << 25, 42946cc038cSOliver Upton CPU_MTF = 1ul << 27, 4302f375fa7SArthur Chunqi Li CPU_MSR_BITMAP = 1ul << 28, 4316eb44827SArthur Chunqi Li CPU_MONITOR = 1ul << 29, 4326eb44827SArthur Chunqi Li CPU_PAUSE = 1ul << 30, 4339d7eaa29SArthur Chunqi Li CPU_SECONDARY = 1ul << 31, 4349d7eaa29SArthur Chunqi Li }; 4359d7eaa29SArthur Chunqi Li 4369d7eaa29SArthur Chunqi Li enum Ctrl1 { 437a8b39b5aSKrish Sadhukhan CPU_VIRT_APIC_ACCESSES = 1ul << 0, 4389d7eaa29SArthur Chunqi Li CPU_EPT = 1ul << 1, 439a3418310SPaolo Bonzini CPU_DESC_TABLE = 1ul << 2, 440da22b1d1SPaolo Bonzini CPU_RDTSCP = 1ul << 3, 44167fdc49eSArbel Moshe CPU_VIRT_X2APIC = 1ul << 4, 4429d7eaa29SArthur Chunqi Li CPU_VPID = 1ul << 5, 4436eb44827SArthur Chunqi Li CPU_WBINVD = 1ul << 6, 444eea5c66fSJim Mattson CPU_URG = 1ul << 7, 44567fdc49eSArbel Moshe CPU_APIC_REG_VIRT = 1ul << 8, 446eea5c66fSJim Mattson CPU_VINTD = 1ul << 9, 4476eb44827SArthur Chunqi Li CPU_RDRAND = 1ul << 11, 44854424396SLiran Alon CPU_SHADOW_VMCS = 1ul << 14, 449a88205d1SPaolo Bonzini CPU_RDSEED = 1ul << 16, 450fa1078e4SBandan Das CPU_PML = 1ul << 17, 4518542a8bcSAaron Lewis CPU_USE_TSC_SCALING = 1ul << 25, 4529d7eaa29SArthur Chunqi Li }; 4539d7eaa29SArthur Chunqi Li 4541bde9127SJim Mattson enum Intr_type { 4551bde9127SJim Mattson VMX_INTR_TYPE_EXT_INTR = 0, 4561bde9127SJim Mattson VMX_INTR_TYPE_NMI_INTR = 2, 4571bde9127SJim Mattson VMX_INTR_TYPE_HARD_EXCEPTION = 3, 4581bde9127SJim Mattson VMX_INTR_TYPE_SOFT_INTR = 4, 4591bde9127SJim Mattson VMX_INTR_TYPE_SOFT_EXCEPTION = 6, 4601bde9127SJim Mattson }; 4611bde9127SJim Mattson 4621bde9127SJim Mattson /* 4631bde9127SJim Mattson * Interruption-information format 4641bde9127SJim Mattson */ 4651bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ 4661bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ 4671bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ 4681bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK 0x1000 /* 12 */ 4691bde9127SJim Mattson #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ 4701bde9127SJim Mattson 4711bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT 8 4721bde9127SJim Mattson 4738d2cdb35SMarc Orr #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */ 4748d2cdb35SMarc Orr #define INTR_TYPE_RESERVED (1 << 8) /* reserved */ 4758d2cdb35SMarc Orr #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */ 4768d2cdb35SMarc Orr #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */ 4778d2cdb35SMarc Orr #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */ 4788d2cdb35SMarc Orr #define INTR_TYPE_PRIV_SW_EXCEPTION (5 << 8) /* priv. software exception */ 4798d2cdb35SMarc Orr #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */ 4808d2cdb35SMarc Orr #define INTR_TYPE_OTHER_EVENT (7 << 8) /* other event */ 4818d2cdb35SMarc Orr 482799a84f8SGanShun /* 483414bd9d5SJim Mattson * Guest interruptibility state 484414bd9d5SJim Mattson */ 485414bd9d5SJim Mattson #define GUEST_INTR_STATE_STI (1 << 0) 486414bd9d5SJim Mattson #define GUEST_INTR_STATE_MOVSS (1 << 1) 487414bd9d5SJim Mattson #define GUEST_INTR_STATE_SMI (1 << 2) 488414bd9d5SJim Mattson #define GUEST_INTR_STATE_NMI (1 << 3) 489414bd9d5SJim Mattson #define GUEST_INTR_STATE_ENCLAVE (1 << 4) 490414bd9d5SJim Mattson 491414bd9d5SJim Mattson /* 492799a84f8SGanShun * VM-instruction error numbers 493799a84f8SGanShun */ 494799a84f8SGanShun enum vm_instruction_error_number { 495799a84f8SGanShun VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1, 496799a84f8SGanShun VMXERR_VMCLEAR_INVALID_ADDRESS = 2, 497799a84f8SGanShun VMXERR_VMCLEAR_VMXON_POINTER = 3, 498799a84f8SGanShun VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4, 499799a84f8SGanShun VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5, 500799a84f8SGanShun VMXERR_VMRESUME_AFTER_VMXOFF = 6, 501799a84f8SGanShun VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7, 502799a84f8SGanShun VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8, 503799a84f8SGanShun VMXERR_VMPTRLD_INVALID_ADDRESS = 9, 504799a84f8SGanShun VMXERR_VMPTRLD_VMXON_POINTER = 10, 505799a84f8SGanShun VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11, 506799a84f8SGanShun VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12, 507799a84f8SGanShun VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13, 508799a84f8SGanShun VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15, 509799a84f8SGanShun VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16, 510799a84f8SGanShun VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17, 511799a84f8SGanShun VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18, 512799a84f8SGanShun VMXERR_VMCALL_NONCLEAR_VMCS = 19, 513799a84f8SGanShun VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20, 514799a84f8SGanShun VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22, 515799a84f8SGanShun VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23, 516799a84f8SGanShun VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24, 517799a84f8SGanShun VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25, 518799a84f8SGanShun VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26, 519799a84f8SGanShun VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28, 520799a84f8SGanShun }; 521799a84f8SGanShun 5229d7eaa29SArthur Chunqi Li #define SAVE_GPR \ 5239d7eaa29SArthur Chunqi Li "xchg %rax, regs\n\t" \ 52403216a1eSAaron Lewis "xchg %rcx, regs+0x8\n\t" \ 52503216a1eSAaron Lewis "xchg %rdx, regs+0x10\n\t" \ 52603216a1eSAaron Lewis "xchg %rbx, regs+0x18\n\t" \ 5279d7eaa29SArthur Chunqi Li "xchg %rbp, regs+0x28\n\t" \ 5289d7eaa29SArthur Chunqi Li "xchg %rsi, regs+0x30\n\t" \ 5299d7eaa29SArthur Chunqi Li "xchg %rdi, regs+0x38\n\t" \ 5309d7eaa29SArthur Chunqi Li "xchg %r8, regs+0x40\n\t" \ 5319d7eaa29SArthur Chunqi Li "xchg %r9, regs+0x48\n\t" \ 5329d7eaa29SArthur Chunqi Li "xchg %r10, regs+0x50\n\t" \ 5339d7eaa29SArthur Chunqi Li "xchg %r11, regs+0x58\n\t" \ 5349d7eaa29SArthur Chunqi Li "xchg %r12, regs+0x60\n\t" \ 5359d7eaa29SArthur Chunqi Li "xchg %r13, regs+0x68\n\t" \ 5369d7eaa29SArthur Chunqi Li "xchg %r14, regs+0x70\n\t" \ 5379d7eaa29SArthur Chunqi Li "xchg %r15, regs+0x78\n\t" 5389d7eaa29SArthur Chunqi Li 5399d7eaa29SArthur Chunqi Li #define LOAD_GPR SAVE_GPR 5409d7eaa29SArthur Chunqi Li 5419d7eaa29SArthur Chunqi Li #define SAVE_GPR_C \ 5429d7eaa29SArthur Chunqi Li "xchg %%rax, regs\n\t" \ 54303216a1eSAaron Lewis "xchg %%rcx, regs+0x8\n\t" \ 54403216a1eSAaron Lewis "xchg %%rdx, regs+0x10\n\t" \ 54503216a1eSAaron Lewis "xchg %%rbx, regs+0x18\n\t" \ 5469d7eaa29SArthur Chunqi Li "xchg %%rbp, regs+0x28\n\t" \ 5479d7eaa29SArthur Chunqi Li "xchg %%rsi, regs+0x30\n\t" \ 5489d7eaa29SArthur Chunqi Li "xchg %%rdi, regs+0x38\n\t" \ 5499d7eaa29SArthur Chunqi Li "xchg %%r8, regs+0x40\n\t" \ 5509d7eaa29SArthur Chunqi Li "xchg %%r9, regs+0x48\n\t" \ 5519d7eaa29SArthur Chunqi Li "xchg %%r10, regs+0x50\n\t" \ 5529d7eaa29SArthur Chunqi Li "xchg %%r11, regs+0x58\n\t" \ 5539d7eaa29SArthur Chunqi Li "xchg %%r12, regs+0x60\n\t" \ 5549d7eaa29SArthur Chunqi Li "xchg %%r13, regs+0x68\n\t" \ 5559d7eaa29SArthur Chunqi Li "xchg %%r14, regs+0x70\n\t" \ 5569d7eaa29SArthur Chunqi Li "xchg %%r15, regs+0x78\n\t" 5579d7eaa29SArthur Chunqi Li 5589d7eaa29SArthur Chunqi Li #define LOAD_GPR_C SAVE_GPR_C 5599d7eaa29SArthur Chunqi Li 5609d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK 0x7 56134819aceSArthur Chunqi Li #define _VMX_IO_BYTE 0 56234819aceSArthur Chunqi Li #define _VMX_IO_WORD 1 5639d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG 3 5649d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK (1ul << 3) 5659d7eaa29SArthur Chunqi Li #define VMX_IO_IN (1ul << 3) 5669d7eaa29SArthur Chunqi Li #define VMX_IO_OUT 0 5679d7eaa29SArthur Chunqi Li #define VMX_IO_STRING (1ul << 4) 5689d7eaa29SArthur Chunqi Li #define VMX_IO_REP (1ul << 5) 56934819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM (1ul << 6) 5709d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK 0xFFFF0000 5719d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT 16 5729d7eaa29SArthur Chunqi Li 573c592c151SJan Kiszka #define VMX_TEST_START 0 5749d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT 1 5759d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT 2 5769d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME 3 577794c67a9SPeter Feiner #define VMX_TEST_VMABORT 4 578794c67a9SPeter Feiner #define VMX_TEST_VMSKIP 5 5799d7eaa29SArthur Chunqi Li 5809d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT (1ul << 12) 5819d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK 0xFFF 5829d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT 0x1 583794c67a9SPeter Feiner #define HYPERCALL_VMABORT 0x2 584794c67a9SPeter Feiner #define HYPERCALL_VMSKIP 0x3 5859d7eaa29SArthur Chunqi Li 5866884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT 3ul 5871d70eb82SKrish Sadhukhan #define EPTP_PG_WALK_LEN_MASK 0x38ul 5881d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_MASK 0x1ful 5891d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_SHIFT 0x7ul 5906884af61SArthur Chunqi Li #define EPTP_AD_FLAG (1ul << 6) 5916884af61SArthur Chunqi Li 5926884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC 0ul 5936884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC 1ul 5946884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT 4ul 5956884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP 5ul 5966884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB 6ul 5976884af61SArthur Chunqi Li 5986884af61SArthur Chunqi Li #define EPT_RA 1ul 5996884af61SArthur Chunqi Li #define EPT_WA 2ul 6006884af61SArthur Chunqi Li #define EPT_EA 4ul 6016884af61SArthur Chunqi Li #define EPT_PRESENT (EPT_RA | EPT_WA | EPT_EA) 6026884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG (1ul << 8) 6036884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG (1ul << 9) 6046884af61SArthur Chunqi Li #define EPT_LARGE_PAGE (1ul << 7) 6056884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT 3ul 6061d70eb82SKrish Sadhukhan #define EPT_MEM_TYPE_MASK 0x7ul 6076884af61SArthur Chunqi Li #define EPT_IGNORE_PAT (1ul << 6) 6086884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE (1ull << 63) 6096884af61SArthur Chunqi Li 6106884af61SArthur Chunqi Li #define EPT_CAP_WT 1ull 6116884af61SArthur Chunqi Li #define EPT_CAP_PWL4 (1ull << 6) 6126884af61SArthur Chunqi Li #define EPT_CAP_UC (1ull << 8) 6136884af61SArthur Chunqi Li #define EPT_CAP_WB (1ull << 14) 6146884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE (1ull << 16) 6156884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE (1ull << 17) 6166884af61SArthur Chunqi Li #define EPT_CAP_INVEPT (1ull << 20) 6176884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE (1ull << 25) 6186884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL (1ull << 26) 6196884af61SArthur Chunqi Li #define EPT_CAP_AD_FLAG (1ull << 21) 620b093c6ceSWanpeng Li #define VPID_CAP_INVVPID (1ull << 32) 621aedfd771SJim Mattson #define VPID_CAP_INVVPID_ADDR (1ull << 40) 622aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTGLB (1ull << 41) 623b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL (1ull << 42) 624aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTLOC (1ull << 43) 6256884af61SArthur Chunqi Li 6266884af61SArthur Chunqi Li #define PAGE_SIZE_2M (512 * PAGE_SIZE) 6276884af61SArthur Chunqi Li #define PAGE_SIZE_1G (512 * PAGE_SIZE_2M) 6286884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL 4 6296884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH 9 6306884af61SArthur Chunqi Li #define EPT_PGDIR_MASK 511 63169c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES (1 << EPT_PGDIR_WIDTH) 632a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level) (((level)-1) * EPT_PGDIR_WIDTH + 12) 63300b5c590SPeter Feiner #define EPT_ADDR_MASK GENMASK_ULL(51, 12) 63404b0e0f3SJan Kiszka #define PAGE_MASK_2M (~(PAGE_SIZE_2M-1)) 6356884af61SArthur Chunqi Li 63629eb46a9SNadav Amit #define EPT_VLT_RD (1ull << 0) 63729eb46a9SNadav Amit #define EPT_VLT_WR (1ull << 1) 63829eb46a9SNadav Amit #define EPT_VLT_FETCH (1ull << 2) 63929eb46a9SNadav Amit #define EPT_VLT_PERM_RD (1ull << 3) 64029eb46a9SNadav Amit #define EPT_VLT_PERM_WR (1ull << 4) 64129eb46a9SNadav Amit #define EPT_VLT_PERM_EX (1ull << 5) 64229eb46a9SNadav Amit #define EPT_VLT_PERM_USER_EX (1ull << 6) 643359575f6SPeter Feiner #define EPT_VLT_PERMS (EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \ 644359575f6SPeter Feiner EPT_VLT_PERM_EX) 64529eb46a9SNadav Amit #define EPT_VLT_LADDR_VLD (1ull << 7) 64629eb46a9SNadav Amit #define EPT_VLT_PADDR (1ull << 8) 64729eb46a9SNadav Amit #define EPT_VLT_GUEST_USER (1ull << 9) 64829eb46a9SNadav Amit #define EPT_VLT_GUEST_RW (1ull << 10) 64929eb46a9SNadav Amit #define EPT_VLT_GUEST_EX (1ull << 11) 6501cf12996SNadav Amit #define EPT_VLT_GUEST_MASK (EPT_VLT_GUEST_USER | EPT_VLT_GUEST_RW | \ 6511cf12996SNadav Amit EPT_VLT_GUEST_EX) 6526884af61SArthur Chunqi Li 6536884af61SArthur Chunqi Li #define MAGIC_VAL_1 0x12345678ul 6546884af61SArthur Chunqi Li #define MAGIC_VAL_2 0x87654321ul 6556884af61SArthur Chunqi Li #define MAGIC_VAL_3 0xfffffffful 656359575f6SPeter Feiner #define MAGIC_VAL_4 0xdeadbeeful 6576884af61SArthur Chunqi Li 6586884af61SArthur Chunqi Li #define INVEPT_SINGLE 1 6596884af61SArthur Chunqi Li #define INVEPT_GLOBAL 2 6603ee34093SArthur Chunqi Li 661aedfd771SJim Mattson #define INVVPID_ADDR 0 662aedfd771SJim Mattson #define INVVPID_CONTEXT_GLOBAL 1 663b093c6ceSWanpeng Li #define INVVPID_ALL 2 664aedfd771SJim Mattson #define INVVPID_CONTEXT_LOCAL 3 665b093c6ceSWanpeng Li 66617ba0dd0SJan Kiszka #define ACTV_ACTIVE 0 66717ba0dd0SJan Kiszka #define ACTV_HLT 1 66817ba0dd0SJan Kiszka 669f99bcd94SLiran Alon /* 670f99bcd94SLiran Alon * VMCS field encoding: 671f99bcd94SLiran Alon * Bit 0: High-access 672f99bcd94SLiran Alon * Bits 1-9: Index 673f99bcd94SLiran Alon * Bits 10-12: Type 674f99bcd94SLiran Alon * Bits 13-15: Width 675f99bcd94SLiran Alon * Bits 15-64: Reserved 676f99bcd94SLiran Alon */ 677f99bcd94SLiran Alon #define VMCS_FIELD_HIGH_SHIFT (0) 678f99bcd94SLiran Alon #define VMCS_FIELD_INDEX_SHIFT (1) 67985cd1cf9SSean Christopherson #define VMCS_FIELD_INDEX_MASK GENMASK(9, 1) 680f99bcd94SLiran Alon #define VMCS_FIELD_TYPE_SHIFT (10) 681f99bcd94SLiran Alon #define VMCS_FIELD_WIDTH_SHIFT (13) 682f99bcd94SLiran Alon #define VMCS_FIELD_RESERVED_SHIFT (15) 683f99bcd94SLiran Alon #define VMCS_FIELD_BIT_SIZE (BITS_PER_LONG) 684f99bcd94SLiran Alon 6853ee34093SArthur Chunqi Li extern struct regs regs; 6863ee34093SArthur Chunqi Li 6873ee34093SArthur Chunqi Li extern union vmx_basic basic; 6885f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev; 6895f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2]; 6905f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev; 6915f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev; 6923ee34093SArthur Chunqi Li extern union vmx_ept_vpid ept_vpid; 6933ee34093SArthur Chunqi Li 694c937d495SLiran Alon extern u64 *bsp_vmxon_region; 6955ff34ea7SLiran Alon extern bool launched; 6965080b498SJim Mattson 697ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s); 698ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void); 699ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void); 700ffb1a9e0SJan Kiszka 701c937d495SLiran Alon static int _vmx_on(u64 *vmxon_region) 7025080b498SJim Mattson { 7035080b498SJim Mattson bool ret; 7045080b498SJim Mattson u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7055080b498SJim Mattson asm volatile ("push %1; popf; vmxon %2; setbe %0\n\t" 7065080b498SJim Mattson : "=q" (ret) : "q" (rflags), "m" (vmxon_region) : "cc"); 7075080b498SJim Mattson return ret; 7085080b498SJim Mattson } 7095080b498SJim Mattson 710c937d495SLiran Alon static int vmx_on(void) 711c937d495SLiran Alon { 712c937d495SLiran Alon return _vmx_on(bsp_vmxon_region); 713c937d495SLiran Alon } 714c937d495SLiran Alon 7155080b498SJim Mattson static int vmx_off(void) 7165080b498SJim Mattson { 7175080b498SJim Mattson bool ret; 7185080b498SJim Mattson u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7195080b498SJim Mattson 7205080b498SJim Mattson asm volatile("push %1; popf; vmxoff; setbe %0\n\t" 7215080b498SJim Mattson : "=q"(ret) : "q" (rflags) : "cc"); 7225080b498SJim Mattson return ret; 7235080b498SJim Mattson } 7245080b498SJim Mattson 725ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs) 726ecd5b431SDavid Matlack { 727ecd5b431SDavid Matlack bool ret; 728ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 729ecd5b431SDavid Matlack 730ecd5b431SDavid Matlack asm volatile ("push %1; popf; vmptrld %2; setbe %0" 731ecd5b431SDavid Matlack : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 732ecd5b431SDavid Matlack return ret; 733ecd5b431SDavid Matlack } 734ecd5b431SDavid Matlack 7359d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs) 7369d7eaa29SArthur Chunqi Li { 7379d7eaa29SArthur Chunqi Li bool ret; 738a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 739a739f560SBandan Das 740a739f560SBandan Das asm volatile ("push %1; popf; vmclear %2; setbe %0" 741a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 7429d7eaa29SArthur Chunqi Li return ret; 7439d7eaa29SArthur Chunqi Li } 7449d7eaa29SArthur Chunqi Li 7459d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc) 7469d7eaa29SArthur Chunqi Li { 7479d7eaa29SArthur Chunqi Li u64 val; 7489d7eaa29SArthur Chunqi Li asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc"); 7499d7eaa29SArthur Chunqi Li return val; 7509d7eaa29SArthur Chunqi Li } 7519d7eaa29SArthur Chunqi Li 752ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value) 753ecd5b431SDavid Matlack { 754ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 755ecd5b431SDavid Matlack u64 encoding = enc; 756ecd5b431SDavid Matlack u64 val; 757ecd5b431SDavid Matlack 758ecd5b431SDavid Matlack asm volatile ("shl $8, %%rax;" 759ecd5b431SDavid Matlack "sahf;" 760ecd5b431SDavid Matlack "vmread %[encoding], %[val];" 761ecd5b431SDavid Matlack "lahf;" 762ecd5b431SDavid Matlack "shr $8, %%rax" 763ecd5b431SDavid Matlack : /* output */ [val]"=rm"(val), "+a"(rflags) 764ecd5b431SDavid Matlack : /* input */ [encoding]"r"(encoding) 765ecd5b431SDavid Matlack : /* clobber */ "cc"); 766ecd5b431SDavid Matlack 767ecd5b431SDavid Matlack *value = val; 768ecd5b431SDavid Matlack return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF); 769ecd5b431SDavid Matlack } 770ecd5b431SDavid Matlack 7719d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val) 7729d7eaa29SArthur Chunqi Li { 7739d7eaa29SArthur Chunqi Li bool ret; 7749d7eaa29SArthur Chunqi Li asm volatile ("vmwrite %1, %2; setbe %0" 7759d7eaa29SArthur Chunqi Li : "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc"); 7769d7eaa29SArthur Chunqi Li return ret; 7779d7eaa29SArthur Chunqi Li } 7789d7eaa29SArthur Chunqi Li 77971be811eSLiran Alon static inline int vmcs_set_bits(enum Encoding enc, u64 val) 78071be811eSLiran Alon { 78171be811eSLiran Alon return vmcs_write(enc, vmcs_read(enc) | val); 78271be811eSLiran Alon } 78371be811eSLiran Alon 78471be811eSLiran Alon static inline int vmcs_clear_bits(enum Encoding enc, u64 val) 78571be811eSLiran Alon { 78671be811eSLiran Alon return vmcs_write(enc, vmcs_read(enc) & ~val); 78771be811eSLiran Alon } 78871be811eSLiran Alon 7899d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs) 7909d7eaa29SArthur Chunqi Li { 7919d7eaa29SArthur Chunqi Li bool ret; 792eb151216SJim Mattson unsigned long pa; 793a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7949d7eaa29SArthur Chunqi Li 795eb151216SJim Mattson asm volatile ("push %2; popf; vmptrst %1; setbe %0" 796eb151216SJim Mattson : "=q" (ret), "=m" (pa) : "r" (rflags) : "cc"); 797eb151216SJim Mattson *vmcs = (pa == -1ull) ? NULL : phys_to_virt(pa); 7989d7eaa29SArthur Chunqi Li return ret; 7999d7eaa29SArthur Chunqi Li } 8009d7eaa29SArthur Chunqi Li 801fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp) 8026884af61SArthur Chunqi Li { 803fdcf8725SPaolo Bonzini bool ret; 804fdcf8725SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 805fdcf8725SPaolo Bonzini 8066884af61SArthur Chunqi Li struct { 8076884af61SArthur Chunqi Li u64 eptp, gpa; 8086884af61SArthur Chunqi Li } operand = {eptp, 0}; 809fdcf8725SPaolo Bonzini asm volatile("push %1; popf; invept %2, %3; setbe %0" 810fdcf8725SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 811fdcf8725SPaolo Bonzini return ret; 8126884af61SArthur Chunqi Li } 8136884af61SArthur Chunqi Li 814aedfd771SJim Mattson static inline bool invvpid(unsigned long type, u64 vpid, u64 gla) 815b093c6ceSWanpeng Li { 8160a943608SPaolo Bonzini bool ret; 8170a943608SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 8180a943608SPaolo Bonzini 819aedfd771SJim Mattson struct invvpid_operand operand = {vpid, gla}; 8200a943608SPaolo Bonzini asm volatile("push %1; popf; invvpid %2, %3; setbe %0" 8210a943608SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 8220a943608SPaolo Bonzini return ret; 823b093c6ceSWanpeng Li } 824b093c6ceSWanpeng Li 825883f3fccSLiran Alon void enable_vmx(void); 8264f18f5deSLiran Alon void init_vmx(u64 *vmxon_region); 8274f18f5deSLiran Alon 8287e207ec1SPeter Feiner const char *exit_reason_description(u64 reason); 829*ef5d77a0SSean Christopherson void print_vmexit_info(union exit_reason exit_reason); 8300e0ea94bSSean Christopherson void print_vmentry_failure_info(struct vmentry_result *result); 8312f888fccSBandan Das void ept_sync(int type, u64 eptp); 832b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid); 8336884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level, 8346884af61SArthur Chunqi Li unsigned long guest_addr, unsigned long pte, 8356884af61SArthur Chunqi Li unsigned long *pt_page); 8366884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys, 8376884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 8386884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys, 8396884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 8406884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys, 8416884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 842b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 8436884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm); 844b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level, 845b4a405c3SRadim Krčmář unsigned long *pte); 846dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 8476884af61SArthur Chunqi Li int level, u64 pte_val); 848521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 849521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 850521820dbSPaolo Bonzini int expected_pt_ad); 851521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 852521820dbSPaolo Bonzini unsigned long guest_addr); 8533ee34093SArthur Chunqi Li 8548ab53b95SPeter Feiner bool ept_2m_supported(void); 8558ab53b95SPeter Feiner bool ept_1g_supported(void); 8568ab53b95SPeter Feiner bool ept_huge_pages_supported(int level); 8578ab53b95SPeter Feiner bool ept_execute_only_supported(void); 8588ab53b95SPeter Feiner bool ept_ad_bits_supported(void); 8598ab53b95SPeter Feiner 860fdd5a394SSean Christopherson #define ABORT_ON_EARLY_VMENTRY_FAIL 0x1 861fdd5a394SSean Christopherson #define ABORT_ON_INVALID_GUEST_STATE 0x2 862fdd5a394SSean Christopherson 863fdd5a394SSean Christopherson void __enter_guest(u8 abort_flag, struct vmentry_result *result); 864794c67a9SPeter Feiner void enter_guest(void); 8654ce739beSMarc Orr void enter_guest_with_bad_controls(void); 866794c67a9SPeter Feiner 867794c67a9SPeter Feiner typedef void (*test_guest_func)(void); 868794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data); 869794c67a9SPeter Feiner void test_set_guest(test_guest_func func); 870794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data); 871794c67a9SPeter Feiner void test_skip(const char *msg); 872794c67a9SPeter Feiner 873794c67a9SPeter Feiner void __abort_test(void); 874794c67a9SPeter Feiner 875794c67a9SPeter Feiner #define TEST_ASSERT(cond) \ 876794c67a9SPeter Feiner do { \ 877794c67a9SPeter Feiner if (!(cond)) { \ 878a299895bSThomas Huth report(0, "%s:%d: Assertion failed: %s", \ 879794c67a9SPeter Feiner __FILE__, __LINE__, #cond); \ 880794c67a9SPeter Feiner dump_stack(); \ 881794c67a9SPeter Feiner __abort_test(); \ 882794c67a9SPeter Feiner } \ 8830d78a090SDavid Matlack report_pass(); \ 884794c67a9SPeter Feiner } while (0) 885794c67a9SPeter Feiner 886794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \ 887794c67a9SPeter Feiner do { \ 888794c67a9SPeter Feiner if (!(cond)) { \ 889a299895bSThomas Huth report(0, "%s:%d: Assertion failed: %s\n" fmt, \ 890794c67a9SPeter Feiner __FILE__, __LINE__, #cond, ##args); \ 891794c67a9SPeter Feiner dump_stack(); \ 892794c67a9SPeter Feiner __abort_test(); \ 893794c67a9SPeter Feiner } \ 8940d78a090SDavid Matlack report_pass(); \ 895794c67a9SPeter Feiner } while (0) 896794c67a9SPeter Feiner 897794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \ 898794c67a9SPeter Feiner do { \ 899794c67a9SPeter Feiner typeof(a) _a = a; \ 900794c67a9SPeter Feiner typeof(b) _b = b; \ 901794c67a9SPeter Feiner if (_a != _b) { \ 902794c67a9SPeter Feiner char _bin_a[BINSTR_SZ]; \ 903794c67a9SPeter Feiner char _bin_b[BINSTR_SZ]; \ 904794c67a9SPeter Feiner binstr(_a, _bin_a); \ 905794c67a9SPeter Feiner binstr(_b, _bin_b); \ 906a299895bSThomas Huth report(0, \ 907a299895bSThomas Huth "%s:%d: %s failed: (%s) == (%s)\n" \ 908fd6aada0SRadim Krčmář "\tLHS: %#018lx - %s - %lu\n" \ 909a299895bSThomas Huth "\tRHS: %#018lx - %s - %lu%s" fmt, \ 910794c67a9SPeter Feiner __FILE__, __LINE__, \ 911794c67a9SPeter Feiner assertion ? "Assertion" : "Expectation", a_str, b_str, \ 912794c67a9SPeter Feiner (unsigned long) _a, _bin_a, (unsigned long) _a, \ 913794c67a9SPeter Feiner (unsigned long) _b, _bin_b, (unsigned long) _b, \ 914794c67a9SPeter Feiner fmt[0] == '\0' ? "" : "\n", ## args); \ 915794c67a9SPeter Feiner dump_stack(); \ 916794c67a9SPeter Feiner if (assertion) \ 917794c67a9SPeter Feiner __abort_test(); \ 918794c67a9SPeter Feiner } \ 9190d78a090SDavid Matlack report_pass(); \ 920794c67a9SPeter Feiner } while (0) 921794c67a9SPeter Feiner 922794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "") 923794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \ 924794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 1, fmt, ## args) 925794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "") 926794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \ 927794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 0, fmt, ## args) 928794c67a9SPeter Feiner 9299d7eaa29SArthur Chunqi Li #endif 930