xref: /kvm-unit-tests/x86/vmx.h (revision a88205d14320d2f681a6c220f1d08711b9ce3885)
13ee34093SArthur Chunqi Li #ifndef __VMX_H
23ee34093SArthur Chunqi Li #define __VMX_H
39d7eaa29SArthur Chunqi Li 
49d7eaa29SArthur Chunqi Li #include "libcflat.h"
5a739f560SBandan Das #include "processor.h"
600b5c590SPeter Feiner #include "bitops.h"
71ad15f10SAlexander Gordeev #include "asm/page.h"
8eb151216SJim Mattson #include "asm/io.h"
99d7eaa29SArthur Chunqi Li 
109d7eaa29SArthur Chunqi Li struct vmcs {
119d7eaa29SArthur Chunqi Li 	u32 revision_id; /* vmcs revision identifier */
129d7eaa29SArthur Chunqi Li 	u32 abort; /* VMX-abort indicator */
139d7eaa29SArthur Chunqi Li 	/* VMCS data */
149d7eaa29SArthur Chunqi Li 	char data[0];
159d7eaa29SArthur Chunqi Li };
169d7eaa29SArthur Chunqi Li 
17aedfd771SJim Mattson struct invvpid_operand {
18aedfd771SJim Mattson 	u64 vpid;
19aedfd771SJim Mattson 	u64 gla;
20aedfd771SJim Mattson };
21aedfd771SJim Mattson 
229d7eaa29SArthur Chunqi Li struct regs {
239d7eaa29SArthur Chunqi Li 	u64 rax;
249d7eaa29SArthur Chunqi Li 	u64 rcx;
259d7eaa29SArthur Chunqi Li 	u64 rdx;
269d7eaa29SArthur Chunqi Li 	u64 rbx;
279d7eaa29SArthur Chunqi Li 	u64 cr2;
289d7eaa29SArthur Chunqi Li 	u64 rbp;
299d7eaa29SArthur Chunqi Li 	u64 rsi;
309d7eaa29SArthur Chunqi Li 	u64 rdi;
319d7eaa29SArthur Chunqi Li 	u64 r8;
329d7eaa29SArthur Chunqi Li 	u64 r9;
339d7eaa29SArthur Chunqi Li 	u64 r10;
349d7eaa29SArthur Chunqi Li 	u64 r11;
359d7eaa29SArthur Chunqi Li 	u64 r12;
369d7eaa29SArthur Chunqi Li 	u64 r13;
379d7eaa29SArthur Chunqi Li 	u64 r14;
389d7eaa29SArthur Chunqi Li 	u64 r15;
399d7eaa29SArthur Chunqi Li 	u64 rflags;
409d7eaa29SArthur Chunqi Li };
419d7eaa29SArthur Chunqi Li 
423b50efe3SPeter Feiner struct vmentry_failure {
433b50efe3SPeter Feiner 	/* Did a vmlaunch or vmresume fail? */
443b50efe3SPeter Feiner 	bool vmlaunch;
453b50efe3SPeter Feiner 	/* Instruction mnemonic (for convenience). */
463b50efe3SPeter Feiner 	const char *instr;
473b50efe3SPeter Feiner 	/* Did the instruction return right away, or did we jump to HOST_RIP? */
483b50efe3SPeter Feiner 	bool early;
493b50efe3SPeter Feiner 	/* Contents of [re]flags after failed entry. */
503b50efe3SPeter Feiner 	unsigned long flags;
513b50efe3SPeter Feiner };
523b50efe3SPeter Feiner 
539d7eaa29SArthur Chunqi Li struct vmx_test {
549d7eaa29SArthur Chunqi Li 	const char *name;
55c592c151SJan Kiszka 	int (*init)(struct vmcs *vmcs);
569d7eaa29SArthur Chunqi Li 	void (*guest_main)();
579d7eaa29SArthur Chunqi Li 	int (*exit_handler)();
589d7eaa29SArthur Chunqi Li 	void (*syscall_handler)(u64 syscall_no);
599d7eaa29SArthur Chunqi Li 	struct regs guest_regs;
603b50efe3SPeter Feiner 	int (*entry_failure_handler)(struct vmentry_failure *failure);
619d7eaa29SArthur Chunqi Li 	struct vmcs *vmcs;
629d7eaa29SArthur Chunqi Li 	int exits;
63794c67a9SPeter Feiner 	/* Alternative test interface. */
64794c67a9SPeter Feiner 	void (*v2)(void);
659d7eaa29SArthur Chunqi Li };
669d7eaa29SArthur Chunqi Li 
673ee34093SArthur Chunqi Li union vmx_basic {
689d7eaa29SArthur Chunqi Li 	u64 val;
699d7eaa29SArthur Chunqi Li 	struct {
709d7eaa29SArthur Chunqi Li 		u32 revision;
719d7eaa29SArthur Chunqi Li 		u32	size:13,
7269c8d31cSJan Kiszka 			reserved1: 3,
739d7eaa29SArthur Chunqi Li 			width:1,
749d7eaa29SArthur Chunqi Li 			dual:1,
759d7eaa29SArthur Chunqi Li 			type:4,
769d7eaa29SArthur Chunqi Li 			insouts:1,
7769c8d31cSJan Kiszka 			ctrl:1,
7869c8d31cSJan Kiszka 			reserved2:8;
799d7eaa29SArthur Chunqi Li 	};
803ee34093SArthur Chunqi Li };
819d7eaa29SArthur Chunqi Li 
825f18e779SJan Kiszka union vmx_ctrl_msr {
839d7eaa29SArthur Chunqi Li 	u64 val;
849d7eaa29SArthur Chunqi Li 	struct {
859d7eaa29SArthur Chunqi Li 		u32 set, clr;
869d7eaa29SArthur Chunqi Li 	};
873ee34093SArthur Chunqi Li };
889d7eaa29SArthur Chunqi Li 
893ee34093SArthur Chunqi Li union vmx_ept_vpid {
909d7eaa29SArthur Chunqi Li 	u64 val;
919d7eaa29SArthur Chunqi Li 	struct {
929d7eaa29SArthur Chunqi Li 		u32:16,
939d7eaa29SArthur Chunqi Li 			super:2,
949d7eaa29SArthur Chunqi Li 			: 2,
959d7eaa29SArthur Chunqi Li 			invept:1,
969d7eaa29SArthur Chunqi Li 			: 11;
979d7eaa29SArthur Chunqi Li 		u32	invvpid:1;
989d7eaa29SArthur Chunqi Li 	};
993ee34093SArthur Chunqi Li };
1009d7eaa29SArthur Chunqi Li 
1019d7eaa29SArthur Chunqi Li enum Encoding {
1029d7eaa29SArthur Chunqi Li 	/* 16-Bit Control Fields */
1039d7eaa29SArthur Chunqi Li 	VPID			= 0x0000ul,
1049d7eaa29SArthur Chunqi Li 	/* Posted-interrupt notification vector */
1059d7eaa29SArthur Chunqi Li 	PINV			= 0x0002ul,
1069d7eaa29SArthur Chunqi Li 	/* EPTP index */
1079d7eaa29SArthur Chunqi Li 	EPTP_IDX		= 0x0004ul,
1089d7eaa29SArthur Chunqi Li 
1099d7eaa29SArthur Chunqi Li 	/* 16-Bit Guest State Fields */
1109d7eaa29SArthur Chunqi Li 	GUEST_SEL_ES		= 0x0800ul,
1119d7eaa29SArthur Chunqi Li 	GUEST_SEL_CS		= 0x0802ul,
1129d7eaa29SArthur Chunqi Li 	GUEST_SEL_SS		= 0x0804ul,
1139d7eaa29SArthur Chunqi Li 	GUEST_SEL_DS		= 0x0806ul,
1149d7eaa29SArthur Chunqi Li 	GUEST_SEL_FS		= 0x0808ul,
1159d7eaa29SArthur Chunqi Li 	GUEST_SEL_GS		= 0x080aul,
1169d7eaa29SArthur Chunqi Li 	GUEST_SEL_LDTR		= 0x080cul,
1179d7eaa29SArthur Chunqi Li 	GUEST_SEL_TR		= 0x080eul,
1189d7eaa29SArthur Chunqi Li 	GUEST_INT_STATUS	= 0x0810ul,
119fa1078e4SBandan Das 	GUEST_PML_INDEX         = 0x0812ul,
1209d7eaa29SArthur Chunqi Li 
1219d7eaa29SArthur Chunqi Li 	/* 16-Bit Host State Fields */
1229d7eaa29SArthur Chunqi Li 	HOST_SEL_ES		= 0x0c00ul,
1239d7eaa29SArthur Chunqi Li 	HOST_SEL_CS		= 0x0c02ul,
1249d7eaa29SArthur Chunqi Li 	HOST_SEL_SS		= 0x0c04ul,
1259d7eaa29SArthur Chunqi Li 	HOST_SEL_DS		= 0x0c06ul,
1269d7eaa29SArthur Chunqi Li 	HOST_SEL_FS		= 0x0c08ul,
1279d7eaa29SArthur Chunqi Li 	HOST_SEL_GS		= 0x0c0aul,
1289d7eaa29SArthur Chunqi Li 	HOST_SEL_TR		= 0x0c0cul,
1299d7eaa29SArthur Chunqi Li 
1309d7eaa29SArthur Chunqi Li 	/* 64-Bit Control Fields */
1319d7eaa29SArthur Chunqi Li 	IO_BITMAP_A		= 0x2000ul,
1329d7eaa29SArthur Chunqi Li 	IO_BITMAP_B		= 0x2002ul,
1339d7eaa29SArthur Chunqi Li 	MSR_BITMAP		= 0x2004ul,
1349d7eaa29SArthur Chunqi Li 	EXIT_MSR_ST_ADDR	= 0x2006ul,
1359d7eaa29SArthur Chunqi Li 	EXIT_MSR_LD_ADDR	= 0x2008ul,
1369d7eaa29SArthur Chunqi Li 	ENTER_MSR_LD_ADDR	= 0x200aul,
1379d7eaa29SArthur Chunqi Li 	VMCS_EXEC_PTR		= 0x200cul,
1389d7eaa29SArthur Chunqi Li 	TSC_OFFSET		= 0x2010ul,
1399d7eaa29SArthur Chunqi Li 	TSC_OFFSET_HI		= 0x2011ul,
1409d7eaa29SArthur Chunqi Li 	APIC_VIRT_ADDR		= 0x2012ul,
1419d7eaa29SArthur Chunqi Li 	APIC_ACCS_ADDR		= 0x2014ul,
1429d7eaa29SArthur Chunqi Li 	EPTP			= 0x201aul,
1439d7eaa29SArthur Chunqi Li 	EPTP_HI			= 0x201bul,
144fa1078e4SBandan Das 	PMLADDR                 = 0x200eul,
145fa1078e4SBandan Das 	PMLADDR_HI              = 0x200ful,
146fa1078e4SBandan Das 
1479d7eaa29SArthur Chunqi Li 
1489d7eaa29SArthur Chunqi Li 	/* 64-Bit Readonly Data Field */
1499d7eaa29SArthur Chunqi Li 	INFO_PHYS_ADDR		= 0x2400ul,
1509d7eaa29SArthur Chunqi Li 
1519d7eaa29SArthur Chunqi Li 	/* 64-Bit Guest State */
1529d7eaa29SArthur Chunqi Li 	VMCS_LINK_PTR		= 0x2800ul,
1539d7eaa29SArthur Chunqi Li 	VMCS_LINK_PTR_HI	= 0x2801ul,
1549d7eaa29SArthur Chunqi Li 	GUEST_DEBUGCTL		= 0x2802ul,
1559d7eaa29SArthur Chunqi Li 	GUEST_DEBUGCTL_HI	= 0x2803ul,
1569d7eaa29SArthur Chunqi Li 	GUEST_EFER		= 0x2806ul,
157403e2519SArthur Chunqi Li 	GUEST_PAT		= 0x2804ul,
1589d7eaa29SArthur Chunqi Li 	GUEST_PERF_GLOBAL_CTRL	= 0x2808ul,
1599d7eaa29SArthur Chunqi Li 	GUEST_PDPTE		= 0x280aul,
1609d7eaa29SArthur Chunqi Li 
1619d7eaa29SArthur Chunqi Li 	/* 64-Bit Host State */
162403e2519SArthur Chunqi Li 	HOST_PAT		= 0x2c00ul,
1639d7eaa29SArthur Chunqi Li 	HOST_EFER		= 0x2c02ul,
1649d7eaa29SArthur Chunqi Li 	HOST_PERF_GLOBAL_CTRL	= 0x2c04ul,
1659d7eaa29SArthur Chunqi Li 
1669d7eaa29SArthur Chunqi Li 	/* 32-Bit Control Fields */
1679d7eaa29SArthur Chunqi Li 	PIN_CONTROLS		= 0x4000ul,
1689d7eaa29SArthur Chunqi Li 	CPU_EXEC_CTRL0		= 0x4002ul,
1699d7eaa29SArthur Chunqi Li 	EXC_BITMAP		= 0x4004ul,
1709d7eaa29SArthur Chunqi Li 	PF_ERROR_MASK		= 0x4006ul,
1719d7eaa29SArthur Chunqi Li 	PF_ERROR_MATCH		= 0x4008ul,
1729d7eaa29SArthur Chunqi Li 	CR3_TARGET_COUNT	= 0x400aul,
1739d7eaa29SArthur Chunqi Li 	EXI_CONTROLS		= 0x400cul,
1749d7eaa29SArthur Chunqi Li 	EXI_MSR_ST_CNT		= 0x400eul,
1759d7eaa29SArthur Chunqi Li 	EXI_MSR_LD_CNT		= 0x4010ul,
1769d7eaa29SArthur Chunqi Li 	ENT_CONTROLS		= 0x4012ul,
1779d7eaa29SArthur Chunqi Li 	ENT_MSR_LD_CNT		= 0x4014ul,
1789d7eaa29SArthur Chunqi Li 	ENT_INTR_INFO		= 0x4016ul,
1799d7eaa29SArthur Chunqi Li 	ENT_INTR_ERROR		= 0x4018ul,
1809d7eaa29SArthur Chunqi Li 	ENT_INST_LEN		= 0x401aul,
1819d7eaa29SArthur Chunqi Li 	TPR_THRESHOLD		= 0x401cul,
1829d7eaa29SArthur Chunqi Li 	CPU_EXEC_CTRL1		= 0x401eul,
1839d7eaa29SArthur Chunqi Li 
1849d7eaa29SArthur Chunqi Li 	/* 32-Bit R/O Data Fields */
1859d7eaa29SArthur Chunqi Li 	VMX_INST_ERROR		= 0x4400ul,
1869d7eaa29SArthur Chunqi Li 	EXI_REASON		= 0x4402ul,
1879d7eaa29SArthur Chunqi Li 	EXI_INTR_INFO		= 0x4404ul,
1889d7eaa29SArthur Chunqi Li 	EXI_INTR_ERROR		= 0x4406ul,
1899d7eaa29SArthur Chunqi Li 	IDT_VECT_INFO		= 0x4408ul,
1909d7eaa29SArthur Chunqi Li 	IDT_VECT_ERROR		= 0x440aul,
1919d7eaa29SArthur Chunqi Li 	EXI_INST_LEN		= 0x440cul,
1929d7eaa29SArthur Chunqi Li 	EXI_INST_INFO		= 0x440eul,
1939d7eaa29SArthur Chunqi Li 
1949d7eaa29SArthur Chunqi Li 	/* 32-Bit Guest State Fields */
1959d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_ES		= 0x4800ul,
1969d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_CS		= 0x4802ul,
1979d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_SS		= 0x4804ul,
1989d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_DS		= 0x4806ul,
1999d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_FS		= 0x4808ul,
2009d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_GS		= 0x480aul,
2019d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_LDTR	= 0x480cul,
2029d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_TR		= 0x480eul,
2039d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_GDTR	= 0x4810ul,
2049d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_IDTR	= 0x4812ul,
2059d7eaa29SArthur Chunqi Li 	GUEST_AR_ES		= 0x4814ul,
2069d7eaa29SArthur Chunqi Li 	GUEST_AR_CS		= 0x4816ul,
2079d7eaa29SArthur Chunqi Li 	GUEST_AR_SS		= 0x4818ul,
2089d7eaa29SArthur Chunqi Li 	GUEST_AR_DS		= 0x481aul,
2099d7eaa29SArthur Chunqi Li 	GUEST_AR_FS		= 0x481cul,
2109d7eaa29SArthur Chunqi Li 	GUEST_AR_GS		= 0x481eul,
2119d7eaa29SArthur Chunqi Li 	GUEST_AR_LDTR		= 0x4820ul,
2129d7eaa29SArthur Chunqi Li 	GUEST_AR_TR		= 0x4822ul,
2139d7eaa29SArthur Chunqi Li 	GUEST_INTR_STATE	= 0x4824ul,
2149d7eaa29SArthur Chunqi Li 	GUEST_ACTV_STATE	= 0x4826ul,
2159d7eaa29SArthur Chunqi Li 	GUEST_SMBASE		= 0x4828ul,
2169d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_CS	= 0x482aul,
217f0dfe8ecSArthur Chunqi Li 	PREEMPT_TIMER_VALUE	= 0x482eul,
2189d7eaa29SArthur Chunqi Li 
2199d7eaa29SArthur Chunqi Li 	/* 32-Bit Host State Fields */
2209d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_CS	= 0x4c00ul,
2219d7eaa29SArthur Chunqi Li 
2229d7eaa29SArthur Chunqi Li 	/* Natural-Width Control Fields */
2239d7eaa29SArthur Chunqi Li 	CR0_MASK		= 0x6000ul,
2249d7eaa29SArthur Chunqi Li 	CR4_MASK		= 0x6002ul,
2259d7eaa29SArthur Chunqi Li 	CR0_READ_SHADOW		= 0x6004ul,
2269d7eaa29SArthur Chunqi Li 	CR4_READ_SHADOW		= 0x6006ul,
2279d7eaa29SArthur Chunqi Li 	CR3_TARGET_0		= 0x6008ul,
2289d7eaa29SArthur Chunqi Li 	CR3_TARGET_1		= 0x600aul,
2299d7eaa29SArthur Chunqi Li 	CR3_TARGET_2		= 0x600cul,
2309d7eaa29SArthur Chunqi Li 	CR3_TARGET_3		= 0x600eul,
2319d7eaa29SArthur Chunqi Li 
2329d7eaa29SArthur Chunqi Li 	/* Natural-Width R/O Data Fields */
2339d7eaa29SArthur Chunqi Li 	EXI_QUALIFICATION	= 0x6400ul,
2349d7eaa29SArthur Chunqi Li 	IO_RCX			= 0x6402ul,
2359d7eaa29SArthur Chunqi Li 	IO_RSI			= 0x6404ul,
2369d7eaa29SArthur Chunqi Li 	IO_RDI			= 0x6406ul,
2379d7eaa29SArthur Chunqi Li 	IO_RIP			= 0x6408ul,
2389d7eaa29SArthur Chunqi Li 	GUEST_LINEAR_ADDRESS	= 0x640aul,
2399d7eaa29SArthur Chunqi Li 
2409d7eaa29SArthur Chunqi Li 	/* Natural-Width Guest State Fields */
2419d7eaa29SArthur Chunqi Li 	GUEST_CR0		= 0x6800ul,
2429d7eaa29SArthur Chunqi Li 	GUEST_CR3		= 0x6802ul,
2439d7eaa29SArthur Chunqi Li 	GUEST_CR4		= 0x6804ul,
2449d7eaa29SArthur Chunqi Li 	GUEST_BASE_ES		= 0x6806ul,
2459d7eaa29SArthur Chunqi Li 	GUEST_BASE_CS		= 0x6808ul,
2469d7eaa29SArthur Chunqi Li 	GUEST_BASE_SS		= 0x680aul,
2479d7eaa29SArthur Chunqi Li 	GUEST_BASE_DS		= 0x680cul,
2489d7eaa29SArthur Chunqi Li 	GUEST_BASE_FS		= 0x680eul,
2499d7eaa29SArthur Chunqi Li 	GUEST_BASE_GS		= 0x6810ul,
2509d7eaa29SArthur Chunqi Li 	GUEST_BASE_LDTR		= 0x6812ul,
2519d7eaa29SArthur Chunqi Li 	GUEST_BASE_TR		= 0x6814ul,
2529d7eaa29SArthur Chunqi Li 	GUEST_BASE_GDTR		= 0x6816ul,
2539d7eaa29SArthur Chunqi Li 	GUEST_BASE_IDTR		= 0x6818ul,
2549d7eaa29SArthur Chunqi Li 	GUEST_DR7		= 0x681aul,
2559d7eaa29SArthur Chunqi Li 	GUEST_RSP		= 0x681cul,
2569d7eaa29SArthur Chunqi Li 	GUEST_RIP		= 0x681eul,
2579d7eaa29SArthur Chunqi Li 	GUEST_RFLAGS		= 0x6820ul,
2589d7eaa29SArthur Chunqi Li 	GUEST_PENDING_DEBUG	= 0x6822ul,
2599d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_ESP	= 0x6824ul,
2609d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_EIP	= 0x6826ul,
2619d7eaa29SArthur Chunqi Li 
2629d7eaa29SArthur Chunqi Li 	/* Natural-Width Host State Fields */
2639d7eaa29SArthur Chunqi Li 	HOST_CR0		= 0x6c00ul,
2649d7eaa29SArthur Chunqi Li 	HOST_CR3		= 0x6c02ul,
2659d7eaa29SArthur Chunqi Li 	HOST_CR4		= 0x6c04ul,
2669d7eaa29SArthur Chunqi Li 	HOST_BASE_FS		= 0x6c06ul,
2679d7eaa29SArthur Chunqi Li 	HOST_BASE_GS		= 0x6c08ul,
2689d7eaa29SArthur Chunqi Li 	HOST_BASE_TR		= 0x6c0aul,
2699d7eaa29SArthur Chunqi Li 	HOST_BASE_GDTR		= 0x6c0cul,
2709d7eaa29SArthur Chunqi Li 	HOST_BASE_IDTR		= 0x6c0eul,
2719d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_ESP	= 0x6c10ul,
2729d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_EIP	= 0x6c12ul,
2739d7eaa29SArthur Chunqi Li 	HOST_RSP		= 0x6c14ul,
2749d7eaa29SArthur Chunqi Li 	HOST_RIP		= 0x6c16ul
2759d7eaa29SArthur Chunqi Li };
2769d7eaa29SArthur Chunqi Li 
2773b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE	(1ul << 31)
2783b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS		(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \
2793b50efe3SPeter Feiner 				 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF)
2803b50efe3SPeter Feiner 
2819d7eaa29SArthur Chunqi Li enum Reason {
2829d7eaa29SArthur Chunqi Li 	VMX_EXC_NMI		= 0,
2839d7eaa29SArthur Chunqi Li 	VMX_EXTINT		= 1,
2849d7eaa29SArthur Chunqi Li 	VMX_TRIPLE_FAULT	= 2,
2859d7eaa29SArthur Chunqi Li 	VMX_INIT		= 3,
2869d7eaa29SArthur Chunqi Li 	VMX_SIPI		= 4,
2879d7eaa29SArthur Chunqi Li 	VMX_SMI_IO		= 5,
2889d7eaa29SArthur Chunqi Li 	VMX_SMI_OTHER		= 6,
2899d7eaa29SArthur Chunqi Li 	VMX_INTR_WINDOW		= 7,
2909d7eaa29SArthur Chunqi Li 	VMX_NMI_WINDOW		= 8,
2919d7eaa29SArthur Chunqi Li 	VMX_TASK_SWITCH		= 9,
2929d7eaa29SArthur Chunqi Li 	VMX_CPUID		= 10,
2939d7eaa29SArthur Chunqi Li 	VMX_GETSEC		= 11,
2949d7eaa29SArthur Chunqi Li 	VMX_HLT			= 12,
2959d7eaa29SArthur Chunqi Li 	VMX_INVD		= 13,
2969d7eaa29SArthur Chunqi Li 	VMX_INVLPG		= 14,
2979d7eaa29SArthur Chunqi Li 	VMX_RDPMC		= 15,
2989d7eaa29SArthur Chunqi Li 	VMX_RDTSC		= 16,
2999d7eaa29SArthur Chunqi Li 	VMX_RSM			= 17,
3009d7eaa29SArthur Chunqi Li 	VMX_VMCALL		= 18,
3019d7eaa29SArthur Chunqi Li 	VMX_VMCLEAR		= 19,
3029d7eaa29SArthur Chunqi Li 	VMX_VMLAUNCH		= 20,
3039d7eaa29SArthur Chunqi Li 	VMX_VMPTRLD		= 21,
3049d7eaa29SArthur Chunqi Li 	VMX_VMPTRST		= 22,
3059d7eaa29SArthur Chunqi Li 	VMX_VMREAD		= 23,
3069d7eaa29SArthur Chunqi Li 	VMX_VMRESUME		= 24,
3079d7eaa29SArthur Chunqi Li 	VMX_VMWRITE		= 25,
3089d7eaa29SArthur Chunqi Li 	VMX_VMXOFF		= 26,
3099d7eaa29SArthur Chunqi Li 	VMX_VMXON		= 27,
3109d7eaa29SArthur Chunqi Li 	VMX_CR			= 28,
3119d7eaa29SArthur Chunqi Li 	VMX_DR			= 29,
3129d7eaa29SArthur Chunqi Li 	VMX_IO			= 30,
3139d7eaa29SArthur Chunqi Li 	VMX_RDMSR		= 31,
3149d7eaa29SArthur Chunqi Li 	VMX_WRMSR		= 32,
3159d7eaa29SArthur Chunqi Li 	VMX_FAIL_STATE		= 33,
3169d7eaa29SArthur Chunqi Li 	VMX_FAIL_MSR		= 34,
3179d7eaa29SArthur Chunqi Li 	VMX_MWAIT		= 36,
3189d7eaa29SArthur Chunqi Li 	VMX_MTF			= 37,
3199d7eaa29SArthur Chunqi Li 	VMX_MONITOR		= 39,
3209d7eaa29SArthur Chunqi Li 	VMX_PAUSE		= 40,
3219d7eaa29SArthur Chunqi Li 	VMX_FAIL_MCHECK		= 41,
3229d7eaa29SArthur Chunqi Li 	VMX_TPR_THRESHOLD	= 43,
3239d7eaa29SArthur Chunqi Li 	VMX_APIC_ACCESS		= 44,
3249d7eaa29SArthur Chunqi Li 	VMX_GDTR_IDTR		= 46,
3259d7eaa29SArthur Chunqi Li 	VMX_LDTR_TR		= 47,
3269d7eaa29SArthur Chunqi Li 	VMX_EPT_VIOLATION	= 48,
3279d7eaa29SArthur Chunqi Li 	VMX_EPT_MISCONFIG	= 49,
3289d7eaa29SArthur Chunqi Li 	VMX_INVEPT		= 50,
3299d7eaa29SArthur Chunqi Li 	VMX_PREEMPT		= 52,
3309d7eaa29SArthur Chunqi Li 	VMX_INVVPID		= 53,
3319d7eaa29SArthur Chunqi Li 	VMX_WBINVD		= 54,
3327e207ec1SPeter Feiner 	VMX_XSETBV		= 55,
3337e207ec1SPeter Feiner 	VMX_APIC_WRITE		= 56,
3347e207ec1SPeter Feiner 	VMX_RDRAND		= 57,
3357e207ec1SPeter Feiner 	VMX_INVPCID		= 58,
3367e207ec1SPeter Feiner 	VMX_VMFUNC		= 59,
3377e207ec1SPeter Feiner 	VMX_RDSEED		= 61,
3387e207ec1SPeter Feiner 	VMX_PML_FULL		= 62,
3397e207ec1SPeter Feiner 	VMX_XSAVES		= 63,
3407e207ec1SPeter Feiner 	VMX_XRSTORS		= 64,
3419d7eaa29SArthur Chunqi Li };
3429d7eaa29SArthur Chunqi Li 
3439d7eaa29SArthur Chunqi Li enum Ctrl_exi {
344dc5c01f1SJan Kiszka 	EXI_SAVE_DBGCTLS	= 1UL << 2,
3459d7eaa29SArthur Chunqi Li 	EXI_HOST_64		= 1UL << 9,
3469d7eaa29SArthur Chunqi Li 	EXI_LOAD_PERF		= 1UL << 12,
3479d7eaa29SArthur Chunqi Li 	EXI_INTA		= 1UL << 15,
348403e2519SArthur Chunqi Li 	EXI_SAVE_PAT		= 1UL << 18,
349403e2519SArthur Chunqi Li 	EXI_LOAD_PAT		= 1UL << 19,
350403e2519SArthur Chunqi Li 	EXI_SAVE_EFER		= 1UL << 20,
3519d7eaa29SArthur Chunqi Li 	EXI_LOAD_EFER		= 1UL << 21,
352f0dfe8ecSArthur Chunqi Li 	EXI_SAVE_PREEMPT	= 1UL << 22,
3539d7eaa29SArthur Chunqi Li };
3549d7eaa29SArthur Chunqi Li 
3559d7eaa29SArthur Chunqi Li enum Ctrl_ent {
356dc5c01f1SJan Kiszka 	ENT_LOAD_DBGCTLS	= 1UL << 2,
3579d7eaa29SArthur Chunqi Li 	ENT_GUEST_64		= 1UL << 9,
358403e2519SArthur Chunqi Li 	ENT_LOAD_PAT		= 1UL << 14,
3599d7eaa29SArthur Chunqi Li 	ENT_LOAD_EFER		= 1UL << 15,
3609d7eaa29SArthur Chunqi Li };
3619d7eaa29SArthur Chunqi Li 
3629d7eaa29SArthur Chunqi Li enum Ctrl_pin {
3639d7eaa29SArthur Chunqi Li 	PIN_EXTINT		= 1ul << 0,
3649d7eaa29SArthur Chunqi Li 	PIN_NMI			= 1ul << 3,
3659d7eaa29SArthur Chunqi Li 	PIN_VIRT_NMI		= 1ul << 5,
366f0dfe8ecSArthur Chunqi Li 	PIN_PREEMPT		= 1ul << 6,
3679d7eaa29SArthur Chunqi Li };
3689d7eaa29SArthur Chunqi Li 
3699d7eaa29SArthur Chunqi Li enum Ctrl0 {
3709d7eaa29SArthur Chunqi Li 	CPU_INTR_WINDOW		= 1ul << 2,
3719d7eaa29SArthur Chunqi Li 	CPU_HLT			= 1ul << 7,
3729d7eaa29SArthur Chunqi Li 	CPU_INVLPG		= 1ul << 9,
3736eb44827SArthur Chunqi Li 	CPU_MWAIT		= 1ul << 10,
3746eb44827SArthur Chunqi Li 	CPU_RDPMC		= 1ul << 11,
3756eb44827SArthur Chunqi Li 	CPU_RDTSC		= 1ul << 12,
3769d7eaa29SArthur Chunqi Li 	CPU_CR3_LOAD		= 1ul << 15,
3779d7eaa29SArthur Chunqi Li 	CPU_CR3_STORE		= 1ul << 16,
378f0dc549aSJan Kiszka 	CPU_CR8_LOAD		= 1ul << 19,
379f0dc549aSJan Kiszka 	CPU_CR8_STORE		= 1ul << 20,
3809d7eaa29SArthur Chunqi Li 	CPU_TPR_SHADOW		= 1ul << 21,
3819d7eaa29SArthur Chunqi Li 	CPU_NMI_WINDOW		= 1ul << 22,
3829d7eaa29SArthur Chunqi Li 	CPU_IO			= 1ul << 24,
3839d7eaa29SArthur Chunqi Li 	CPU_IO_BITMAP		= 1ul << 25,
3842f375fa7SArthur Chunqi Li 	CPU_MSR_BITMAP		= 1ul << 28,
3856eb44827SArthur Chunqi Li 	CPU_MONITOR		= 1ul << 29,
3866eb44827SArthur Chunqi Li 	CPU_PAUSE		= 1ul << 30,
3879d7eaa29SArthur Chunqi Li 	CPU_SECONDARY		= 1ul << 31,
3889d7eaa29SArthur Chunqi Li };
3899d7eaa29SArthur Chunqi Li 
3909d7eaa29SArthur Chunqi Li enum Ctrl1 {
3919d7eaa29SArthur Chunqi Li 	CPU_EPT			= 1ul << 1,
392a3418310SPaolo Bonzini 	CPU_DESC_TABLE		= 1ul << 2,
393da22b1d1SPaolo Bonzini 	CPU_RDTSCP		= 1ul << 3,
3949d7eaa29SArthur Chunqi Li 	CPU_VPID		= 1ul << 5,
3959d7eaa29SArthur Chunqi Li 	CPU_URG			= 1ul << 7,
3966eb44827SArthur Chunqi Li 	CPU_WBINVD		= 1ul << 6,
3976eb44827SArthur Chunqi Li 	CPU_RDRAND		= 1ul << 11,
398*a88205d1SPaolo Bonzini 	CPU_RDSEED		= 1ul << 16,
399fa1078e4SBandan Das 	CPU_PML                 = 1ul << 17,
4009d7eaa29SArthur Chunqi Li };
4019d7eaa29SArthur Chunqi Li 
4021bde9127SJim Mattson enum Intr_type {
4031bde9127SJim Mattson 	VMX_INTR_TYPE_EXT_INTR = 0,
4041bde9127SJim Mattson 	VMX_INTR_TYPE_NMI_INTR = 2,
4051bde9127SJim Mattson 	VMX_INTR_TYPE_HARD_EXCEPTION = 3,
4061bde9127SJim Mattson 	VMX_INTR_TYPE_SOFT_INTR = 4,
4071bde9127SJim Mattson 	VMX_INTR_TYPE_SOFT_EXCEPTION = 6,
4081bde9127SJim Mattson };
4091bde9127SJim Mattson 
4101bde9127SJim Mattson /*
4111bde9127SJim Mattson  * Interruption-information format
4121bde9127SJim Mattson  */
4131bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK           0xff            /* 7:0 */
4141bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK        0x700           /* 10:8 */
4151bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK     0x800           /* 11 */
4161bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK      0x1000          /* 12 */
4171bde9127SJim Mattson #define INTR_INFO_VALID_MASK            0x80000000      /* 31 */
4181bde9127SJim Mattson 
4191bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT       8
4201bde9127SJim Mattson 
421799a84f8SGanShun /*
422799a84f8SGanShun  * VM-instruction error numbers
423799a84f8SGanShun  */
424799a84f8SGanShun enum vm_instruction_error_number {
425799a84f8SGanShun 	VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
426799a84f8SGanShun 	VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
427799a84f8SGanShun 	VMXERR_VMCLEAR_VMXON_POINTER = 3,
428799a84f8SGanShun 	VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
429799a84f8SGanShun 	VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
430799a84f8SGanShun 	VMXERR_VMRESUME_AFTER_VMXOFF = 6,
431799a84f8SGanShun 	VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
432799a84f8SGanShun 	VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
433799a84f8SGanShun 	VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
434799a84f8SGanShun 	VMXERR_VMPTRLD_VMXON_POINTER = 10,
435799a84f8SGanShun 	VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
436799a84f8SGanShun 	VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
437799a84f8SGanShun 	VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
438799a84f8SGanShun 	VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
439799a84f8SGanShun 	VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
440799a84f8SGanShun 	VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
441799a84f8SGanShun 	VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
442799a84f8SGanShun 	VMXERR_VMCALL_NONCLEAR_VMCS = 19,
443799a84f8SGanShun 	VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
444799a84f8SGanShun 	VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
445799a84f8SGanShun 	VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
446799a84f8SGanShun 	VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
447799a84f8SGanShun 	VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
448799a84f8SGanShun 	VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
449799a84f8SGanShun 	VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
450799a84f8SGanShun };
451799a84f8SGanShun 
4529d7eaa29SArthur Chunqi Li #define SAVE_GPR				\
4539d7eaa29SArthur Chunqi Li 	"xchg %rax, regs\n\t"			\
4549d7eaa29SArthur Chunqi Li 	"xchg %rbx, regs+0x8\n\t"		\
4559d7eaa29SArthur Chunqi Li 	"xchg %rcx, regs+0x10\n\t"		\
4569d7eaa29SArthur Chunqi Li 	"xchg %rdx, regs+0x18\n\t"		\
4579d7eaa29SArthur Chunqi Li 	"xchg %rbp, regs+0x28\n\t"		\
4589d7eaa29SArthur Chunqi Li 	"xchg %rsi, regs+0x30\n\t"		\
4599d7eaa29SArthur Chunqi Li 	"xchg %rdi, regs+0x38\n\t"		\
4609d7eaa29SArthur Chunqi Li 	"xchg %r8, regs+0x40\n\t"		\
4619d7eaa29SArthur Chunqi Li 	"xchg %r9, regs+0x48\n\t"		\
4629d7eaa29SArthur Chunqi Li 	"xchg %r10, regs+0x50\n\t"		\
4639d7eaa29SArthur Chunqi Li 	"xchg %r11, regs+0x58\n\t"		\
4649d7eaa29SArthur Chunqi Li 	"xchg %r12, regs+0x60\n\t"		\
4659d7eaa29SArthur Chunqi Li 	"xchg %r13, regs+0x68\n\t"		\
4669d7eaa29SArthur Chunqi Li 	"xchg %r14, regs+0x70\n\t"		\
4679d7eaa29SArthur Chunqi Li 	"xchg %r15, regs+0x78\n\t"
4689d7eaa29SArthur Chunqi Li 
4699d7eaa29SArthur Chunqi Li #define LOAD_GPR	SAVE_GPR
4709d7eaa29SArthur Chunqi Li 
4719d7eaa29SArthur Chunqi Li #define SAVE_GPR_C				\
4729d7eaa29SArthur Chunqi Li 	"xchg %%rax, regs\n\t"			\
4739d7eaa29SArthur Chunqi Li 	"xchg %%rbx, regs+0x8\n\t"		\
4749d7eaa29SArthur Chunqi Li 	"xchg %%rcx, regs+0x10\n\t"		\
4759d7eaa29SArthur Chunqi Li 	"xchg %%rdx, regs+0x18\n\t"		\
4769d7eaa29SArthur Chunqi Li 	"xchg %%rbp, regs+0x28\n\t"		\
4779d7eaa29SArthur Chunqi Li 	"xchg %%rsi, regs+0x30\n\t"		\
4789d7eaa29SArthur Chunqi Li 	"xchg %%rdi, regs+0x38\n\t"		\
4799d7eaa29SArthur Chunqi Li 	"xchg %%r8, regs+0x40\n\t"		\
4809d7eaa29SArthur Chunqi Li 	"xchg %%r9, regs+0x48\n\t"		\
4819d7eaa29SArthur Chunqi Li 	"xchg %%r10, regs+0x50\n\t"		\
4829d7eaa29SArthur Chunqi Li 	"xchg %%r11, regs+0x58\n\t"		\
4839d7eaa29SArthur Chunqi Li 	"xchg %%r12, regs+0x60\n\t"		\
4849d7eaa29SArthur Chunqi Li 	"xchg %%r13, regs+0x68\n\t"		\
4859d7eaa29SArthur Chunqi Li 	"xchg %%r14, regs+0x70\n\t"		\
4869d7eaa29SArthur Chunqi Li 	"xchg %%r15, regs+0x78\n\t"
4879d7eaa29SArthur Chunqi Li 
4889d7eaa29SArthur Chunqi Li #define LOAD_GPR_C	SAVE_GPR_C
4899d7eaa29SArthur Chunqi Li 
4909d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK	0x7
49134819aceSArthur Chunqi Li #define _VMX_IO_BYTE		0
49234819aceSArthur Chunqi Li #define _VMX_IO_WORD		1
4939d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG		3
4949d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK	(1ul << 3)
4959d7eaa29SArthur Chunqi Li #define VMX_IO_IN		(1ul << 3)
4969d7eaa29SArthur Chunqi Li #define VMX_IO_OUT		0
4979d7eaa29SArthur Chunqi Li #define VMX_IO_STRING		(1ul << 4)
4989d7eaa29SArthur Chunqi Li #define VMX_IO_REP		(1ul << 5)
49934819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM	(1ul << 6)
5009d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK	0xFFFF0000
5019d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT	16
5029d7eaa29SArthur Chunqi Li 
503c592c151SJan Kiszka #define VMX_TEST_START		0
5049d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT		1
5059d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT		2
5069d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME		3
507794c67a9SPeter Feiner #define VMX_TEST_VMABORT	4
508794c67a9SPeter Feiner #define VMX_TEST_VMSKIP		5
5099d7eaa29SArthur Chunqi Li 
5109d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT		(1ul << 12)
5119d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK		0xFFF
5129d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT	0x1
513794c67a9SPeter Feiner #define HYPERCALL_VMABORT	0x2
514794c67a9SPeter Feiner #define HYPERCALL_VMSKIP	0x3
5159d7eaa29SArthur Chunqi Li 
5166884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT	3ul
5176884af61SArthur Chunqi Li #define EPTP_AD_FLAG		(1ul << 6)
5186884af61SArthur Chunqi Li 
5196884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC		0ul
5206884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC		1ul
5216884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT		4ul
5226884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP		5ul
5236884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB		6ul
5246884af61SArthur Chunqi Li 
5256884af61SArthur Chunqi Li #define EPT_RA			1ul
5266884af61SArthur Chunqi Li #define EPT_WA			2ul
5276884af61SArthur Chunqi Li #define EPT_EA			4ul
5286884af61SArthur Chunqi Li #define EPT_PRESENT		(EPT_RA | EPT_WA | EPT_EA)
5296884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG		(1ul << 8)
5306884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG		(1ul << 9)
5316884af61SArthur Chunqi Li #define EPT_LARGE_PAGE		(1ul << 7)
5326884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT	3ul
5336884af61SArthur Chunqi Li #define EPT_IGNORE_PAT		(1ul << 6)
5346884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE		(1ull << 63)
5356884af61SArthur Chunqi Li 
5366884af61SArthur Chunqi Li #define EPT_CAP_WT		1ull
5376884af61SArthur Chunqi Li #define EPT_CAP_PWL4		(1ull << 6)
5386884af61SArthur Chunqi Li #define EPT_CAP_UC		(1ull << 8)
5396884af61SArthur Chunqi Li #define EPT_CAP_WB		(1ull << 14)
5406884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE		(1ull << 16)
5416884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE		(1ull << 17)
5426884af61SArthur Chunqi Li #define EPT_CAP_INVEPT		(1ull << 20)
5436884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE	(1ull << 25)
5446884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL	(1ull << 26)
5456884af61SArthur Chunqi Li #define EPT_CAP_AD_FLAG		(1ull << 21)
546b093c6ceSWanpeng Li #define VPID_CAP_INVVPID	(1ull << 32)
547aedfd771SJim Mattson #define VPID_CAP_INVVPID_ADDR   (1ull << 40)
548aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTGLB (1ull << 41)
549b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL    (1ull << 42)
550aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTLOC	(1ull << 43)
5516884af61SArthur Chunqi Li 
5526884af61SArthur Chunqi Li #define PAGE_SIZE_2M		(512 * PAGE_SIZE)
5536884af61SArthur Chunqi Li #define PAGE_SIZE_1G		(512 * PAGE_SIZE_2M)
5546884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL		4
5556884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH		9
5566884af61SArthur Chunqi Li #define EPT_PGDIR_MASK		511
55769c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES	(1 << EPT_PGDIR_WIDTH)
558a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level)	(((level)-1) * EPT_PGDIR_WIDTH + 12)
55900b5c590SPeter Feiner #define EPT_ADDR_MASK		GENMASK_ULL(51, 12)
56004b0e0f3SJan Kiszka #define PAGE_MASK_2M		(~(PAGE_SIZE_2M-1))
5616884af61SArthur Chunqi Li 
5626884af61SArthur Chunqi Li #define EPT_VLT_RD		1
5636884af61SArthur Chunqi Li #define EPT_VLT_WR		(1 << 1)
5646884af61SArthur Chunqi Li #define EPT_VLT_FETCH		(1 << 2)
5656884af61SArthur Chunqi Li #define EPT_VLT_PERM_RD		(1 << 3)
5666884af61SArthur Chunqi Li #define EPT_VLT_PERM_WR		(1 << 4)
5676884af61SArthur Chunqi Li #define EPT_VLT_PERM_EX		(1 << 5)
568359575f6SPeter Feiner #define EPT_VLT_PERMS		(EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \
569359575f6SPeter Feiner 				 EPT_VLT_PERM_EX)
5706884af61SArthur Chunqi Li #define EPT_VLT_LADDR_VLD	(1 << 7)
5716884af61SArthur Chunqi Li #define EPT_VLT_PADDR		(1 << 8)
5726884af61SArthur Chunqi Li 
5736884af61SArthur Chunqi Li #define MAGIC_VAL_1		0x12345678ul
5746884af61SArthur Chunqi Li #define MAGIC_VAL_2		0x87654321ul
5756884af61SArthur Chunqi Li #define MAGIC_VAL_3		0xfffffffful
576359575f6SPeter Feiner #define MAGIC_VAL_4		0xdeadbeeful
5776884af61SArthur Chunqi Li 
5786884af61SArthur Chunqi Li #define INVEPT_SINGLE		1
5796884af61SArthur Chunqi Li #define INVEPT_GLOBAL		2
5803ee34093SArthur Chunqi Li 
581aedfd771SJim Mattson #define INVVPID_ADDR            0
582aedfd771SJim Mattson #define INVVPID_CONTEXT_GLOBAL	1
583b093c6ceSWanpeng Li #define INVVPID_ALL		2
584aedfd771SJim Mattson #define INVVPID_CONTEXT_LOCAL	3
585b093c6ceSWanpeng Li 
58617ba0dd0SJan Kiszka #define ACTV_ACTIVE		0
58717ba0dd0SJan Kiszka #define ACTV_HLT		1
58817ba0dd0SJan Kiszka 
5893ee34093SArthur Chunqi Li extern struct regs regs;
5903ee34093SArthur Chunqi Li 
5913ee34093SArthur Chunqi Li extern union vmx_basic basic;
5925f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev;
5935f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2];
5945f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev;
5955f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev;
5963ee34093SArthur Chunqi Li extern union vmx_ept_vpid  ept_vpid;
5973ee34093SArthur Chunqi Li 
5985080b498SJim Mattson extern u64 *vmxon_region;
5995080b498SJim Mattson 
600ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s);
601ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void);
602ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void);
603ffb1a9e0SJan Kiszka 
6045080b498SJim Mattson static int vmx_on(void)
6055080b498SJim Mattson {
6065080b498SJim Mattson 	bool ret;
6075080b498SJim Mattson 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
6085080b498SJim Mattson 	asm volatile ("push %1; popf; vmxon %2; setbe %0\n\t"
6095080b498SJim Mattson 		      : "=q" (ret) : "q" (rflags), "m" (vmxon_region) : "cc");
6105080b498SJim Mattson 	return ret;
6115080b498SJim Mattson }
6125080b498SJim Mattson 
6135080b498SJim Mattson static int vmx_off(void)
6145080b498SJim Mattson {
6155080b498SJim Mattson 	bool ret;
6165080b498SJim Mattson 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
6175080b498SJim Mattson 
6185080b498SJim Mattson 	asm volatile("push %1; popf; vmxoff; setbe %0\n\t"
6195080b498SJim Mattson 		     : "=q"(ret) : "q" (rflags) : "cc");
6205080b498SJim Mattson 	return ret;
6215080b498SJim Mattson }
6225080b498SJim Mattson 
623ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs)
624ecd5b431SDavid Matlack {
625ecd5b431SDavid Matlack 	bool ret;
626ecd5b431SDavid Matlack 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
627ecd5b431SDavid Matlack 
628ecd5b431SDavid Matlack 	asm volatile ("push %1; popf; vmptrld %2; setbe %0"
629ecd5b431SDavid Matlack 		      : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc");
630ecd5b431SDavid Matlack 	return ret;
631ecd5b431SDavid Matlack }
632ecd5b431SDavid Matlack 
6339d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs)
6349d7eaa29SArthur Chunqi Li {
6359d7eaa29SArthur Chunqi Li 	bool ret;
636a739f560SBandan Das 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
637a739f560SBandan Das 
638a739f560SBandan Das 	asm volatile ("push %1; popf; vmclear %2; setbe %0"
639a739f560SBandan Das 		      : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc");
6409d7eaa29SArthur Chunqi Li 	return ret;
6419d7eaa29SArthur Chunqi Li }
6429d7eaa29SArthur Chunqi Li 
6439d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc)
6449d7eaa29SArthur Chunqi Li {
6459d7eaa29SArthur Chunqi Li 	u64 val;
6469d7eaa29SArthur Chunqi Li 	asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc");
6479d7eaa29SArthur Chunqi Li 	return val;
6489d7eaa29SArthur Chunqi Li }
6499d7eaa29SArthur Chunqi Li 
650ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value)
651ecd5b431SDavid Matlack {
652ecd5b431SDavid Matlack 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
653ecd5b431SDavid Matlack 	u64 encoding = enc;
654ecd5b431SDavid Matlack 	u64 val;
655ecd5b431SDavid Matlack 
656ecd5b431SDavid Matlack 	asm volatile ("shl $8, %%rax;"
657ecd5b431SDavid Matlack 		      "sahf;"
658ecd5b431SDavid Matlack 		      "vmread %[encoding], %[val];"
659ecd5b431SDavid Matlack 		      "lahf;"
660ecd5b431SDavid Matlack 		      "shr $8, %%rax"
661ecd5b431SDavid Matlack 		      : /* output */ [val]"=rm"(val), "+a"(rflags)
662ecd5b431SDavid Matlack 		      : /* input */ [encoding]"r"(encoding)
663ecd5b431SDavid Matlack 		      : /* clobber */ "cc");
664ecd5b431SDavid Matlack 
665ecd5b431SDavid Matlack 	*value = val;
666ecd5b431SDavid Matlack 	return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF);
667ecd5b431SDavid Matlack }
668ecd5b431SDavid Matlack 
6699d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val)
6709d7eaa29SArthur Chunqi Li {
6719d7eaa29SArthur Chunqi Li 	bool ret;
6729d7eaa29SArthur Chunqi Li 	asm volatile ("vmwrite %1, %2; setbe %0"
6739d7eaa29SArthur Chunqi Li 		: "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc");
6749d7eaa29SArthur Chunqi Li 	return ret;
6759d7eaa29SArthur Chunqi Li }
6769d7eaa29SArthur Chunqi Li 
6779d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs)
6789d7eaa29SArthur Chunqi Li {
6799d7eaa29SArthur Chunqi Li 	bool ret;
680eb151216SJim Mattson 	unsigned long pa;
681a739f560SBandan Das 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
6829d7eaa29SArthur Chunqi Li 
683eb151216SJim Mattson 	asm volatile ("push %2; popf; vmptrst %1; setbe %0"
684eb151216SJim Mattson 		      : "=q" (ret), "=m" (pa) : "r" (rflags) : "cc");
685eb151216SJim Mattson 	*vmcs = (pa == -1ull) ? NULL : phys_to_virt(pa);
6869d7eaa29SArthur Chunqi Li 	return ret;
6879d7eaa29SArthur Chunqi Li }
6889d7eaa29SArthur Chunqi Li 
689fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp)
6906884af61SArthur Chunqi Li {
691fdcf8725SPaolo Bonzini 	bool ret;
692fdcf8725SPaolo Bonzini 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
693fdcf8725SPaolo Bonzini 
6946884af61SArthur Chunqi Li 	struct {
6956884af61SArthur Chunqi Li 		u64 eptp, gpa;
6966884af61SArthur Chunqi Li 	} operand = {eptp, 0};
697fdcf8725SPaolo Bonzini 	asm volatile("push %1; popf; invept %2, %3; setbe %0"
698fdcf8725SPaolo Bonzini 		     : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc");
699fdcf8725SPaolo Bonzini 	return ret;
7006884af61SArthur Chunqi Li }
7016884af61SArthur Chunqi Li 
702aedfd771SJim Mattson static inline bool invvpid(unsigned long type, u64 vpid, u64 gla)
703b093c6ceSWanpeng Li {
7040a943608SPaolo Bonzini 	bool ret;
7050a943608SPaolo Bonzini 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
7060a943608SPaolo Bonzini 
707aedfd771SJim Mattson 	struct invvpid_operand operand = {vpid, gla};
7080a943608SPaolo Bonzini 	asm volatile("push %1; popf; invvpid %2, %3; setbe %0"
7090a943608SPaolo Bonzini 		     : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc");
7100a943608SPaolo Bonzini 	return ret;
711b093c6ceSWanpeng Li }
712b093c6ceSWanpeng Li 
7137e207ec1SPeter Feiner const char *exit_reason_description(u64 reason);
7143ee34093SArthur Chunqi Li void print_vmexit_info();
7153b50efe3SPeter Feiner void print_vmentry_failure_info(struct vmentry_failure *failure);
7162f888fccSBandan Das void ept_sync(int type, u64 eptp);
717b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid);
7186884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level,
7196884af61SArthur Chunqi Li 		unsigned long guest_addr, unsigned long pte,
7206884af61SArthur Chunqi Li 		unsigned long *pt_page);
7216884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys,
7226884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
7236884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys,
7246884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
7256884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys,
7266884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
727b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start,
7286884af61SArthur Chunqi Li 		     unsigned long len, int map_1g, int map_2m, u64 perm);
729b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level,
730b4a405c3SRadim Krčmář 		unsigned long *pte);
731dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr,
7326884af61SArthur Chunqi Li 		int level, u64 pte_val);
733521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3,
734521820dbSPaolo Bonzini 		  unsigned long guest_addr, int expected_gpa_ad,
735521820dbSPaolo Bonzini 		  int expected_pt_ad);
736521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3,
737521820dbSPaolo Bonzini 		  unsigned long guest_addr);
7383ee34093SArthur Chunqi Li 
7398ab53b95SPeter Feiner bool ept_2m_supported(void);
7408ab53b95SPeter Feiner bool ept_1g_supported(void);
7418ab53b95SPeter Feiner bool ept_huge_pages_supported(int level);
7428ab53b95SPeter Feiner bool ept_execute_only_supported(void);
7438ab53b95SPeter Feiner bool ept_ad_bits_supported(void);
7448ab53b95SPeter Feiner 
745794c67a9SPeter Feiner void enter_guest(void);
746794c67a9SPeter Feiner 
747794c67a9SPeter Feiner typedef void (*test_guest_func)(void);
748794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data);
749794c67a9SPeter Feiner void test_set_guest(test_guest_func func);
750794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data);
751794c67a9SPeter Feiner void test_skip(const char *msg);
752794c67a9SPeter Feiner 
753794c67a9SPeter Feiner void __abort_test(void);
754794c67a9SPeter Feiner 
755794c67a9SPeter Feiner #define TEST_ASSERT(cond) \
756794c67a9SPeter Feiner do { \
757794c67a9SPeter Feiner 	if (!(cond)) { \
758794c67a9SPeter Feiner 		report("%s:%d: Assertion failed: %s", 0, \
759794c67a9SPeter Feiner 		       __FILE__, __LINE__, #cond); \
760794c67a9SPeter Feiner 		dump_stack(); \
761794c67a9SPeter Feiner 		__abort_test(); \
762794c67a9SPeter Feiner 	} \
7630d78a090SDavid Matlack 	report_pass(); \
764794c67a9SPeter Feiner } while (0)
765794c67a9SPeter Feiner 
766794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \
767794c67a9SPeter Feiner do { \
768794c67a9SPeter Feiner 	if (!(cond)) { \
769794c67a9SPeter Feiner 		report("%s:%d: Assertion failed: %s\n" fmt, 0, \
770794c67a9SPeter Feiner 		       __FILE__, __LINE__, #cond, ##args); \
771794c67a9SPeter Feiner 		dump_stack(); \
772794c67a9SPeter Feiner 		__abort_test(); \
773794c67a9SPeter Feiner 	} \
7740d78a090SDavid Matlack 	report_pass(); \
775794c67a9SPeter Feiner } while (0)
776794c67a9SPeter Feiner 
777794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \
778794c67a9SPeter Feiner do { \
779794c67a9SPeter Feiner 	typeof(a) _a = a; \
780794c67a9SPeter Feiner 	typeof(b) _b = b; \
781794c67a9SPeter Feiner 	if (_a != _b) { \
782794c67a9SPeter Feiner 		char _bin_a[BINSTR_SZ]; \
783794c67a9SPeter Feiner 		char _bin_b[BINSTR_SZ]; \
784794c67a9SPeter Feiner 		binstr(_a, _bin_a); \
785794c67a9SPeter Feiner 		binstr(_b, _bin_b); \
786794c67a9SPeter Feiner 		report("%s:%d: %s failed: (%s) == (%s)\n" \
787fd6aada0SRadim Krčmář 		       "\tLHS: %#018lx - %s - %lu\n" \
788fd6aada0SRadim Krčmář 		       "\tRHS: %#018lx - %s - %lu%s" fmt, 0, \
789794c67a9SPeter Feiner 		       __FILE__, __LINE__, \
790794c67a9SPeter Feiner 		       assertion ? "Assertion" : "Expectation", a_str, b_str, \
791794c67a9SPeter Feiner 		       (unsigned long) _a, _bin_a, (unsigned long) _a, \
792794c67a9SPeter Feiner 		       (unsigned long) _b, _bin_b, (unsigned long) _b, \
793794c67a9SPeter Feiner 		       fmt[0] == '\0' ? "" : "\n", ## args); \
794794c67a9SPeter Feiner 		dump_stack(); \
795794c67a9SPeter Feiner 		if (assertion) \
796794c67a9SPeter Feiner 			__abort_test(); \
797794c67a9SPeter Feiner 	} \
7980d78a090SDavid Matlack 	report_pass(); \
799794c67a9SPeter Feiner } while (0)
800794c67a9SPeter Feiner 
801794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "")
802794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \
803794c67a9SPeter Feiner 	__TEST_EQ(a, b, #a, #b, 1, fmt, ## args)
804794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "")
805794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \
806794c67a9SPeter Feiner 	__TEST_EQ(a, b, #a, #b, 0, fmt, ## args)
807794c67a9SPeter Feiner 
8089d7eaa29SArthur Chunqi Li #endif
809