13ee34093SArthur Chunqi Li #ifndef __VMX_H 23ee34093SArthur Chunqi Li #define __VMX_H 39d7eaa29SArthur Chunqi Li 49d7eaa29SArthur Chunqi Li #include "libcflat.h" 5a739f560SBandan Das #include "processor.h" 600b5c590SPeter Feiner #include "bitops.h" 71ad15f10SAlexander Gordeev #include "asm/page.h" 8eb151216SJim Mattson #include "asm/io.h" 99d7eaa29SArthur Chunqi Li 109d7eaa29SArthur Chunqi Li struct vmcs { 119d7eaa29SArthur Chunqi Li u32 revision_id; /* vmcs revision identifier */ 129d7eaa29SArthur Chunqi Li u32 abort; /* VMX-abort indicator */ 139d7eaa29SArthur Chunqi Li /* VMCS data */ 149d7eaa29SArthur Chunqi Li char data[0]; 159d7eaa29SArthur Chunqi Li }; 169d7eaa29SArthur Chunqi Li 17aedfd771SJim Mattson struct invvpid_operand { 18aedfd771SJim Mattson u64 vpid; 19aedfd771SJim Mattson u64 gla; 20aedfd771SJim Mattson }; 21aedfd771SJim Mattson 229d7eaa29SArthur Chunqi Li struct regs { 239d7eaa29SArthur Chunqi Li u64 rax; 249d7eaa29SArthur Chunqi Li u64 rcx; 259d7eaa29SArthur Chunqi Li u64 rdx; 269d7eaa29SArthur Chunqi Li u64 rbx; 279d7eaa29SArthur Chunqi Li u64 cr2; 289d7eaa29SArthur Chunqi Li u64 rbp; 299d7eaa29SArthur Chunqi Li u64 rsi; 309d7eaa29SArthur Chunqi Li u64 rdi; 319d7eaa29SArthur Chunqi Li u64 r8; 329d7eaa29SArthur Chunqi Li u64 r9; 339d7eaa29SArthur Chunqi Li u64 r10; 349d7eaa29SArthur Chunqi Li u64 r11; 359d7eaa29SArthur Chunqi Li u64 r12; 369d7eaa29SArthur Chunqi Li u64 r13; 379d7eaa29SArthur Chunqi Li u64 r14; 389d7eaa29SArthur Chunqi Li u64 r15; 399d7eaa29SArthur Chunqi Li u64 rflags; 409d7eaa29SArthur Chunqi Li }; 419d7eaa29SArthur Chunqi Li 423b50efe3SPeter Feiner struct vmentry_failure { 433b50efe3SPeter Feiner /* Did a vmlaunch or vmresume fail? */ 443b50efe3SPeter Feiner bool vmlaunch; 453b50efe3SPeter Feiner /* Instruction mnemonic (for convenience). */ 463b50efe3SPeter Feiner const char *instr; 473b50efe3SPeter Feiner /* Did the instruction return right away, or did we jump to HOST_RIP? */ 483b50efe3SPeter Feiner bool early; 493b50efe3SPeter Feiner /* Contents of [re]flags after failed entry. */ 503b50efe3SPeter Feiner unsigned long flags; 513b50efe3SPeter Feiner }; 523b50efe3SPeter Feiner 539d7eaa29SArthur Chunqi Li struct vmx_test { 549d7eaa29SArthur Chunqi Li const char *name; 55c592c151SJan Kiszka int (*init)(struct vmcs *vmcs); 567db17e21SThomas Huth void (*guest_main)(void); 577db17e21SThomas Huth int (*exit_handler)(void); 589d7eaa29SArthur Chunqi Li void (*syscall_handler)(u64 syscall_no); 599d7eaa29SArthur Chunqi Li struct regs guest_regs; 603b50efe3SPeter Feiner int (*entry_failure_handler)(struct vmentry_failure *failure); 619d7eaa29SArthur Chunqi Li struct vmcs *vmcs; 629d7eaa29SArthur Chunqi Li int exits; 63794c67a9SPeter Feiner /* Alternative test interface. */ 64794c67a9SPeter Feiner void (*v2)(void); 659d7eaa29SArthur Chunqi Li }; 669d7eaa29SArthur Chunqi Li 673ee34093SArthur Chunqi Li union vmx_basic { 689d7eaa29SArthur Chunqi Li u64 val; 699d7eaa29SArthur Chunqi Li struct { 709d7eaa29SArthur Chunqi Li u32 revision; 719d7eaa29SArthur Chunqi Li u32 size:13, 7269c8d31cSJan Kiszka reserved1: 3, 739d7eaa29SArthur Chunqi Li width:1, 749d7eaa29SArthur Chunqi Li dual:1, 759d7eaa29SArthur Chunqi Li type:4, 769d7eaa29SArthur Chunqi Li insouts:1, 7769c8d31cSJan Kiszka ctrl:1, 7869c8d31cSJan Kiszka reserved2:8; 799d7eaa29SArthur Chunqi Li }; 803ee34093SArthur Chunqi Li }; 819d7eaa29SArthur Chunqi Li 825f18e779SJan Kiszka union vmx_ctrl_msr { 839d7eaa29SArthur Chunqi Li u64 val; 849d7eaa29SArthur Chunqi Li struct { 859d7eaa29SArthur Chunqi Li u32 set, clr; 869d7eaa29SArthur Chunqi Li }; 873ee34093SArthur Chunqi Li }; 889d7eaa29SArthur Chunqi Li 893ee34093SArthur Chunqi Li union vmx_ept_vpid { 909d7eaa29SArthur Chunqi Li u64 val; 919d7eaa29SArthur Chunqi Li struct { 929d7eaa29SArthur Chunqi Li u32:16, 939d7eaa29SArthur Chunqi Li super:2, 949d7eaa29SArthur Chunqi Li : 2, 959d7eaa29SArthur Chunqi Li invept:1, 969d7eaa29SArthur Chunqi Li : 11; 979d7eaa29SArthur Chunqi Li u32 invvpid:1; 989d7eaa29SArthur Chunqi Li }; 993ee34093SArthur Chunqi Li }; 1009d7eaa29SArthur Chunqi Li 1019d7eaa29SArthur Chunqi Li enum Encoding { 1029d7eaa29SArthur Chunqi Li /* 16-Bit Control Fields */ 1039d7eaa29SArthur Chunqi Li VPID = 0x0000ul, 1049d7eaa29SArthur Chunqi Li /* Posted-interrupt notification vector */ 1059d7eaa29SArthur Chunqi Li PINV = 0x0002ul, 1069d7eaa29SArthur Chunqi Li /* EPTP index */ 1079d7eaa29SArthur Chunqi Li EPTP_IDX = 0x0004ul, 1089d7eaa29SArthur Chunqi Li 1099d7eaa29SArthur Chunqi Li /* 16-Bit Guest State Fields */ 1109d7eaa29SArthur Chunqi Li GUEST_SEL_ES = 0x0800ul, 1119d7eaa29SArthur Chunqi Li GUEST_SEL_CS = 0x0802ul, 1129d7eaa29SArthur Chunqi Li GUEST_SEL_SS = 0x0804ul, 1139d7eaa29SArthur Chunqi Li GUEST_SEL_DS = 0x0806ul, 1149d7eaa29SArthur Chunqi Li GUEST_SEL_FS = 0x0808ul, 1159d7eaa29SArthur Chunqi Li GUEST_SEL_GS = 0x080aul, 1169d7eaa29SArthur Chunqi Li GUEST_SEL_LDTR = 0x080cul, 1179d7eaa29SArthur Chunqi Li GUEST_SEL_TR = 0x080eul, 1189d7eaa29SArthur Chunqi Li GUEST_INT_STATUS = 0x0810ul, 119fa1078e4SBandan Das GUEST_PML_INDEX = 0x0812ul, 1209d7eaa29SArthur Chunqi Li 1219d7eaa29SArthur Chunqi Li /* 16-Bit Host State Fields */ 1229d7eaa29SArthur Chunqi Li HOST_SEL_ES = 0x0c00ul, 1239d7eaa29SArthur Chunqi Li HOST_SEL_CS = 0x0c02ul, 1249d7eaa29SArthur Chunqi Li HOST_SEL_SS = 0x0c04ul, 1259d7eaa29SArthur Chunqi Li HOST_SEL_DS = 0x0c06ul, 1269d7eaa29SArthur Chunqi Li HOST_SEL_FS = 0x0c08ul, 1279d7eaa29SArthur Chunqi Li HOST_SEL_GS = 0x0c0aul, 1289d7eaa29SArthur Chunqi Li HOST_SEL_TR = 0x0c0cul, 1299d7eaa29SArthur Chunqi Li 1309d7eaa29SArthur Chunqi Li /* 64-Bit Control Fields */ 1319d7eaa29SArthur Chunqi Li IO_BITMAP_A = 0x2000ul, 1329d7eaa29SArthur Chunqi Li IO_BITMAP_B = 0x2002ul, 1339d7eaa29SArthur Chunqi Li MSR_BITMAP = 0x2004ul, 1349d7eaa29SArthur Chunqi Li EXIT_MSR_ST_ADDR = 0x2006ul, 1359d7eaa29SArthur Chunqi Li EXIT_MSR_LD_ADDR = 0x2008ul, 1369d7eaa29SArthur Chunqi Li ENTER_MSR_LD_ADDR = 0x200aul, 1379d7eaa29SArthur Chunqi Li VMCS_EXEC_PTR = 0x200cul, 1389d7eaa29SArthur Chunqi Li TSC_OFFSET = 0x2010ul, 1399d7eaa29SArthur Chunqi Li TSC_OFFSET_HI = 0x2011ul, 1409d7eaa29SArthur Chunqi Li APIC_VIRT_ADDR = 0x2012ul, 1419d7eaa29SArthur Chunqi Li APIC_ACCS_ADDR = 0x2014ul, 1429d7eaa29SArthur Chunqi Li EPTP = 0x201aul, 1439d7eaa29SArthur Chunqi Li EPTP_HI = 0x201bul, 14467fdc49eSArbel Moshe EOI_EXIT_BITMAP0 = 0x201cul, 14567fdc49eSArbel Moshe EOI_EXIT_BITMAP1 = 0x201eul, 14667fdc49eSArbel Moshe EOI_EXIT_BITMAP2 = 0x2020ul, 14767fdc49eSArbel Moshe EOI_EXIT_BITMAP3 = 0x2022ul, 148fa1078e4SBandan Das PMLADDR = 0x200eul, 149fa1078e4SBandan Das PMLADDR_HI = 0x200ful, 150fa1078e4SBandan Das 1519d7eaa29SArthur Chunqi Li 1529d7eaa29SArthur Chunqi Li /* 64-Bit Readonly Data Field */ 1539d7eaa29SArthur Chunqi Li INFO_PHYS_ADDR = 0x2400ul, 1549d7eaa29SArthur Chunqi Li 1559d7eaa29SArthur Chunqi Li /* 64-Bit Guest State */ 1569d7eaa29SArthur Chunqi Li VMCS_LINK_PTR = 0x2800ul, 1579d7eaa29SArthur Chunqi Li VMCS_LINK_PTR_HI = 0x2801ul, 1589d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL = 0x2802ul, 1599d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL_HI = 0x2803ul, 1609d7eaa29SArthur Chunqi Li GUEST_EFER = 0x2806ul, 161403e2519SArthur Chunqi Li GUEST_PAT = 0x2804ul, 1629d7eaa29SArthur Chunqi Li GUEST_PERF_GLOBAL_CTRL = 0x2808ul, 1639d7eaa29SArthur Chunqi Li GUEST_PDPTE = 0x280aul, 1649d7eaa29SArthur Chunqi Li 1659d7eaa29SArthur Chunqi Li /* 64-Bit Host State */ 166403e2519SArthur Chunqi Li HOST_PAT = 0x2c00ul, 1679d7eaa29SArthur Chunqi Li HOST_EFER = 0x2c02ul, 1689d7eaa29SArthur Chunqi Li HOST_PERF_GLOBAL_CTRL = 0x2c04ul, 1699d7eaa29SArthur Chunqi Li 1709d7eaa29SArthur Chunqi Li /* 32-Bit Control Fields */ 1719d7eaa29SArthur Chunqi Li PIN_CONTROLS = 0x4000ul, 1729d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL0 = 0x4002ul, 1739d7eaa29SArthur Chunqi Li EXC_BITMAP = 0x4004ul, 1749d7eaa29SArthur Chunqi Li PF_ERROR_MASK = 0x4006ul, 1759d7eaa29SArthur Chunqi Li PF_ERROR_MATCH = 0x4008ul, 1769d7eaa29SArthur Chunqi Li CR3_TARGET_COUNT = 0x400aul, 1779d7eaa29SArthur Chunqi Li EXI_CONTROLS = 0x400cul, 1789d7eaa29SArthur Chunqi Li EXI_MSR_ST_CNT = 0x400eul, 1799d7eaa29SArthur Chunqi Li EXI_MSR_LD_CNT = 0x4010ul, 1809d7eaa29SArthur Chunqi Li ENT_CONTROLS = 0x4012ul, 1819d7eaa29SArthur Chunqi Li ENT_MSR_LD_CNT = 0x4014ul, 1829d7eaa29SArthur Chunqi Li ENT_INTR_INFO = 0x4016ul, 1839d7eaa29SArthur Chunqi Li ENT_INTR_ERROR = 0x4018ul, 1849d7eaa29SArthur Chunqi Li ENT_INST_LEN = 0x401aul, 1859d7eaa29SArthur Chunqi Li TPR_THRESHOLD = 0x401cul, 1869d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL1 = 0x401eul, 1879d7eaa29SArthur Chunqi Li 1889d7eaa29SArthur Chunqi Li /* 32-Bit R/O Data Fields */ 1899d7eaa29SArthur Chunqi Li VMX_INST_ERROR = 0x4400ul, 1909d7eaa29SArthur Chunqi Li EXI_REASON = 0x4402ul, 1919d7eaa29SArthur Chunqi Li EXI_INTR_INFO = 0x4404ul, 1929d7eaa29SArthur Chunqi Li EXI_INTR_ERROR = 0x4406ul, 1939d7eaa29SArthur Chunqi Li IDT_VECT_INFO = 0x4408ul, 1949d7eaa29SArthur Chunqi Li IDT_VECT_ERROR = 0x440aul, 1959d7eaa29SArthur Chunqi Li EXI_INST_LEN = 0x440cul, 1969d7eaa29SArthur Chunqi Li EXI_INST_INFO = 0x440eul, 1979d7eaa29SArthur Chunqi Li 1989d7eaa29SArthur Chunqi Li /* 32-Bit Guest State Fields */ 1999d7eaa29SArthur Chunqi Li GUEST_LIMIT_ES = 0x4800ul, 2009d7eaa29SArthur Chunqi Li GUEST_LIMIT_CS = 0x4802ul, 2019d7eaa29SArthur Chunqi Li GUEST_LIMIT_SS = 0x4804ul, 2029d7eaa29SArthur Chunqi Li GUEST_LIMIT_DS = 0x4806ul, 2039d7eaa29SArthur Chunqi Li GUEST_LIMIT_FS = 0x4808ul, 2049d7eaa29SArthur Chunqi Li GUEST_LIMIT_GS = 0x480aul, 2059d7eaa29SArthur Chunqi Li GUEST_LIMIT_LDTR = 0x480cul, 2069d7eaa29SArthur Chunqi Li GUEST_LIMIT_TR = 0x480eul, 2079d7eaa29SArthur Chunqi Li GUEST_LIMIT_GDTR = 0x4810ul, 2089d7eaa29SArthur Chunqi Li GUEST_LIMIT_IDTR = 0x4812ul, 2099d7eaa29SArthur Chunqi Li GUEST_AR_ES = 0x4814ul, 2109d7eaa29SArthur Chunqi Li GUEST_AR_CS = 0x4816ul, 2119d7eaa29SArthur Chunqi Li GUEST_AR_SS = 0x4818ul, 2129d7eaa29SArthur Chunqi Li GUEST_AR_DS = 0x481aul, 2139d7eaa29SArthur Chunqi Li GUEST_AR_FS = 0x481cul, 2149d7eaa29SArthur Chunqi Li GUEST_AR_GS = 0x481eul, 2159d7eaa29SArthur Chunqi Li GUEST_AR_LDTR = 0x4820ul, 2169d7eaa29SArthur Chunqi Li GUEST_AR_TR = 0x4822ul, 2179d7eaa29SArthur Chunqi Li GUEST_INTR_STATE = 0x4824ul, 2189d7eaa29SArthur Chunqi Li GUEST_ACTV_STATE = 0x4826ul, 2199d7eaa29SArthur Chunqi Li GUEST_SMBASE = 0x4828ul, 2209d7eaa29SArthur Chunqi Li GUEST_SYSENTER_CS = 0x482aul, 221f0dfe8ecSArthur Chunqi Li PREEMPT_TIMER_VALUE = 0x482eul, 2229d7eaa29SArthur Chunqi Li 2239d7eaa29SArthur Chunqi Li /* 32-Bit Host State Fields */ 2249d7eaa29SArthur Chunqi Li HOST_SYSENTER_CS = 0x4c00ul, 2259d7eaa29SArthur Chunqi Li 2269d7eaa29SArthur Chunqi Li /* Natural-Width Control Fields */ 2279d7eaa29SArthur Chunqi Li CR0_MASK = 0x6000ul, 2289d7eaa29SArthur Chunqi Li CR4_MASK = 0x6002ul, 2299d7eaa29SArthur Chunqi Li CR0_READ_SHADOW = 0x6004ul, 2309d7eaa29SArthur Chunqi Li CR4_READ_SHADOW = 0x6006ul, 2319d7eaa29SArthur Chunqi Li CR3_TARGET_0 = 0x6008ul, 2329d7eaa29SArthur Chunqi Li CR3_TARGET_1 = 0x600aul, 2339d7eaa29SArthur Chunqi Li CR3_TARGET_2 = 0x600cul, 2349d7eaa29SArthur Chunqi Li CR3_TARGET_3 = 0x600eul, 2359d7eaa29SArthur Chunqi Li 2369d7eaa29SArthur Chunqi Li /* Natural-Width R/O Data Fields */ 2379d7eaa29SArthur Chunqi Li EXI_QUALIFICATION = 0x6400ul, 2389d7eaa29SArthur Chunqi Li IO_RCX = 0x6402ul, 2399d7eaa29SArthur Chunqi Li IO_RSI = 0x6404ul, 2409d7eaa29SArthur Chunqi Li IO_RDI = 0x6406ul, 2419d7eaa29SArthur Chunqi Li IO_RIP = 0x6408ul, 2429d7eaa29SArthur Chunqi Li GUEST_LINEAR_ADDRESS = 0x640aul, 2439d7eaa29SArthur Chunqi Li 2449d7eaa29SArthur Chunqi Li /* Natural-Width Guest State Fields */ 2459d7eaa29SArthur Chunqi Li GUEST_CR0 = 0x6800ul, 2469d7eaa29SArthur Chunqi Li GUEST_CR3 = 0x6802ul, 2479d7eaa29SArthur Chunqi Li GUEST_CR4 = 0x6804ul, 2489d7eaa29SArthur Chunqi Li GUEST_BASE_ES = 0x6806ul, 2499d7eaa29SArthur Chunqi Li GUEST_BASE_CS = 0x6808ul, 2509d7eaa29SArthur Chunqi Li GUEST_BASE_SS = 0x680aul, 2519d7eaa29SArthur Chunqi Li GUEST_BASE_DS = 0x680cul, 2529d7eaa29SArthur Chunqi Li GUEST_BASE_FS = 0x680eul, 2539d7eaa29SArthur Chunqi Li GUEST_BASE_GS = 0x6810ul, 2549d7eaa29SArthur Chunqi Li GUEST_BASE_LDTR = 0x6812ul, 2559d7eaa29SArthur Chunqi Li GUEST_BASE_TR = 0x6814ul, 2569d7eaa29SArthur Chunqi Li GUEST_BASE_GDTR = 0x6816ul, 2579d7eaa29SArthur Chunqi Li GUEST_BASE_IDTR = 0x6818ul, 2589d7eaa29SArthur Chunqi Li GUEST_DR7 = 0x681aul, 2599d7eaa29SArthur Chunqi Li GUEST_RSP = 0x681cul, 2609d7eaa29SArthur Chunqi Li GUEST_RIP = 0x681eul, 2619d7eaa29SArthur Chunqi Li GUEST_RFLAGS = 0x6820ul, 2629d7eaa29SArthur Chunqi Li GUEST_PENDING_DEBUG = 0x6822ul, 2639d7eaa29SArthur Chunqi Li GUEST_SYSENTER_ESP = 0x6824ul, 2649d7eaa29SArthur Chunqi Li GUEST_SYSENTER_EIP = 0x6826ul, 2659d7eaa29SArthur Chunqi Li 2669d7eaa29SArthur Chunqi Li /* Natural-Width Host State Fields */ 2679d7eaa29SArthur Chunqi Li HOST_CR0 = 0x6c00ul, 2689d7eaa29SArthur Chunqi Li HOST_CR3 = 0x6c02ul, 2699d7eaa29SArthur Chunqi Li HOST_CR4 = 0x6c04ul, 2709d7eaa29SArthur Chunqi Li HOST_BASE_FS = 0x6c06ul, 2719d7eaa29SArthur Chunqi Li HOST_BASE_GS = 0x6c08ul, 2729d7eaa29SArthur Chunqi Li HOST_BASE_TR = 0x6c0aul, 2739d7eaa29SArthur Chunqi Li HOST_BASE_GDTR = 0x6c0cul, 2749d7eaa29SArthur Chunqi Li HOST_BASE_IDTR = 0x6c0eul, 2759d7eaa29SArthur Chunqi Li HOST_SYSENTER_ESP = 0x6c10ul, 2769d7eaa29SArthur Chunqi Li HOST_SYSENTER_EIP = 0x6c12ul, 2779d7eaa29SArthur Chunqi Li HOST_RSP = 0x6c14ul, 2789d7eaa29SArthur Chunqi Li HOST_RIP = 0x6c16ul 2799d7eaa29SArthur Chunqi Li }; 2809d7eaa29SArthur Chunqi Li 2813b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE (1ul << 31) 2823b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS (X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \ 2833b50efe3SPeter Feiner X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF) 2843b50efe3SPeter Feiner 2859d7eaa29SArthur Chunqi Li enum Reason { 2869d7eaa29SArthur Chunqi Li VMX_EXC_NMI = 0, 2879d7eaa29SArthur Chunqi Li VMX_EXTINT = 1, 2889d7eaa29SArthur Chunqi Li VMX_TRIPLE_FAULT = 2, 2899d7eaa29SArthur Chunqi Li VMX_INIT = 3, 2909d7eaa29SArthur Chunqi Li VMX_SIPI = 4, 2919d7eaa29SArthur Chunqi Li VMX_SMI_IO = 5, 2929d7eaa29SArthur Chunqi Li VMX_SMI_OTHER = 6, 2939d7eaa29SArthur Chunqi Li VMX_INTR_WINDOW = 7, 2949d7eaa29SArthur Chunqi Li VMX_NMI_WINDOW = 8, 2959d7eaa29SArthur Chunqi Li VMX_TASK_SWITCH = 9, 2969d7eaa29SArthur Chunqi Li VMX_CPUID = 10, 2979d7eaa29SArthur Chunqi Li VMX_GETSEC = 11, 2989d7eaa29SArthur Chunqi Li VMX_HLT = 12, 2999d7eaa29SArthur Chunqi Li VMX_INVD = 13, 3009d7eaa29SArthur Chunqi Li VMX_INVLPG = 14, 3019d7eaa29SArthur Chunqi Li VMX_RDPMC = 15, 3029d7eaa29SArthur Chunqi Li VMX_RDTSC = 16, 3039d7eaa29SArthur Chunqi Li VMX_RSM = 17, 3049d7eaa29SArthur Chunqi Li VMX_VMCALL = 18, 3059d7eaa29SArthur Chunqi Li VMX_VMCLEAR = 19, 3069d7eaa29SArthur Chunqi Li VMX_VMLAUNCH = 20, 3079d7eaa29SArthur Chunqi Li VMX_VMPTRLD = 21, 3089d7eaa29SArthur Chunqi Li VMX_VMPTRST = 22, 3099d7eaa29SArthur Chunqi Li VMX_VMREAD = 23, 3109d7eaa29SArthur Chunqi Li VMX_VMRESUME = 24, 3119d7eaa29SArthur Chunqi Li VMX_VMWRITE = 25, 3129d7eaa29SArthur Chunqi Li VMX_VMXOFF = 26, 3139d7eaa29SArthur Chunqi Li VMX_VMXON = 27, 3149d7eaa29SArthur Chunqi Li VMX_CR = 28, 3159d7eaa29SArthur Chunqi Li VMX_DR = 29, 3169d7eaa29SArthur Chunqi Li VMX_IO = 30, 3179d7eaa29SArthur Chunqi Li VMX_RDMSR = 31, 3189d7eaa29SArthur Chunqi Li VMX_WRMSR = 32, 3199d7eaa29SArthur Chunqi Li VMX_FAIL_STATE = 33, 3209d7eaa29SArthur Chunqi Li VMX_FAIL_MSR = 34, 3219d7eaa29SArthur Chunqi Li VMX_MWAIT = 36, 3229d7eaa29SArthur Chunqi Li VMX_MTF = 37, 3239d7eaa29SArthur Chunqi Li VMX_MONITOR = 39, 3249d7eaa29SArthur Chunqi Li VMX_PAUSE = 40, 3259d7eaa29SArthur Chunqi Li VMX_FAIL_MCHECK = 41, 3269d7eaa29SArthur Chunqi Li VMX_TPR_THRESHOLD = 43, 3279d7eaa29SArthur Chunqi Li VMX_APIC_ACCESS = 44, 32867fdc49eSArbel Moshe VMX_EOI_INDUCED = 45, 3299d7eaa29SArthur Chunqi Li VMX_GDTR_IDTR = 46, 3309d7eaa29SArthur Chunqi Li VMX_LDTR_TR = 47, 3319d7eaa29SArthur Chunqi Li VMX_EPT_VIOLATION = 48, 3329d7eaa29SArthur Chunqi Li VMX_EPT_MISCONFIG = 49, 3339d7eaa29SArthur Chunqi Li VMX_INVEPT = 50, 3349d7eaa29SArthur Chunqi Li VMX_PREEMPT = 52, 3359d7eaa29SArthur Chunqi Li VMX_INVVPID = 53, 3369d7eaa29SArthur Chunqi Li VMX_WBINVD = 54, 3377e207ec1SPeter Feiner VMX_XSETBV = 55, 3387e207ec1SPeter Feiner VMX_APIC_WRITE = 56, 3397e207ec1SPeter Feiner VMX_RDRAND = 57, 3407e207ec1SPeter Feiner VMX_INVPCID = 58, 3417e207ec1SPeter Feiner VMX_VMFUNC = 59, 3427e207ec1SPeter Feiner VMX_RDSEED = 61, 3437e207ec1SPeter Feiner VMX_PML_FULL = 62, 3447e207ec1SPeter Feiner VMX_XSAVES = 63, 3457e207ec1SPeter Feiner VMX_XRSTORS = 64, 3469d7eaa29SArthur Chunqi Li }; 3479d7eaa29SArthur Chunqi Li 3489d7eaa29SArthur Chunqi Li enum Ctrl_exi { 349dc5c01f1SJan Kiszka EXI_SAVE_DBGCTLS = 1UL << 2, 3509d7eaa29SArthur Chunqi Li EXI_HOST_64 = 1UL << 9, 3519d7eaa29SArthur Chunqi Li EXI_LOAD_PERF = 1UL << 12, 3529d7eaa29SArthur Chunqi Li EXI_INTA = 1UL << 15, 353403e2519SArthur Chunqi Li EXI_SAVE_PAT = 1UL << 18, 354403e2519SArthur Chunqi Li EXI_LOAD_PAT = 1UL << 19, 355403e2519SArthur Chunqi Li EXI_SAVE_EFER = 1UL << 20, 3569d7eaa29SArthur Chunqi Li EXI_LOAD_EFER = 1UL << 21, 357f0dfe8ecSArthur Chunqi Li EXI_SAVE_PREEMPT = 1UL << 22, 3589d7eaa29SArthur Chunqi Li }; 3599d7eaa29SArthur Chunqi Li 3609d7eaa29SArthur Chunqi Li enum Ctrl_ent { 361dc5c01f1SJan Kiszka ENT_LOAD_DBGCTLS = 1UL << 2, 3629d7eaa29SArthur Chunqi Li ENT_GUEST_64 = 1UL << 9, 363403e2519SArthur Chunqi Li ENT_LOAD_PAT = 1UL << 14, 3649d7eaa29SArthur Chunqi Li ENT_LOAD_EFER = 1UL << 15, 3659d7eaa29SArthur Chunqi Li }; 3669d7eaa29SArthur Chunqi Li 3679d7eaa29SArthur Chunqi Li enum Ctrl_pin { 3689d7eaa29SArthur Chunqi Li PIN_EXTINT = 1ul << 0, 3699d7eaa29SArthur Chunqi Li PIN_NMI = 1ul << 3, 3709d7eaa29SArthur Chunqi Li PIN_VIRT_NMI = 1ul << 5, 371f0dfe8ecSArthur Chunqi Li PIN_PREEMPT = 1ul << 6, 37267fdc49eSArbel Moshe PIN_POST_INTR = 1ul << 7, 3739d7eaa29SArthur Chunqi Li }; 3749d7eaa29SArthur Chunqi Li 3759d7eaa29SArthur Chunqi Li enum Ctrl0 { 3769d7eaa29SArthur Chunqi Li CPU_INTR_WINDOW = 1ul << 2, 3779d7eaa29SArthur Chunqi Li CPU_HLT = 1ul << 7, 3789d7eaa29SArthur Chunqi Li CPU_INVLPG = 1ul << 9, 3796eb44827SArthur Chunqi Li CPU_MWAIT = 1ul << 10, 3806eb44827SArthur Chunqi Li CPU_RDPMC = 1ul << 11, 3816eb44827SArthur Chunqi Li CPU_RDTSC = 1ul << 12, 3829d7eaa29SArthur Chunqi Li CPU_CR3_LOAD = 1ul << 15, 3839d7eaa29SArthur Chunqi Li CPU_CR3_STORE = 1ul << 16, 384f0dc549aSJan Kiszka CPU_CR8_LOAD = 1ul << 19, 385f0dc549aSJan Kiszka CPU_CR8_STORE = 1ul << 20, 3869d7eaa29SArthur Chunqi Li CPU_TPR_SHADOW = 1ul << 21, 3879d7eaa29SArthur Chunqi Li CPU_NMI_WINDOW = 1ul << 22, 3889d7eaa29SArthur Chunqi Li CPU_IO = 1ul << 24, 3899d7eaa29SArthur Chunqi Li CPU_IO_BITMAP = 1ul << 25, 3902f375fa7SArthur Chunqi Li CPU_MSR_BITMAP = 1ul << 28, 3916eb44827SArthur Chunqi Li CPU_MONITOR = 1ul << 29, 3926eb44827SArthur Chunqi Li CPU_PAUSE = 1ul << 30, 3939d7eaa29SArthur Chunqi Li CPU_SECONDARY = 1ul << 31, 3949d7eaa29SArthur Chunqi Li }; 3959d7eaa29SArthur Chunqi Li 3969d7eaa29SArthur Chunqi Li enum Ctrl1 { 397a8b39b5aSKrish Sadhukhan CPU_VIRT_APIC_ACCESSES = 1ul << 0, 3989d7eaa29SArthur Chunqi Li CPU_EPT = 1ul << 1, 399a3418310SPaolo Bonzini CPU_DESC_TABLE = 1ul << 2, 400da22b1d1SPaolo Bonzini CPU_RDTSCP = 1ul << 3, 40167fdc49eSArbel Moshe CPU_VIRT_X2APIC = 1ul << 4, 4029d7eaa29SArthur Chunqi Li CPU_VPID = 1ul << 5, 4036eb44827SArthur Chunqi Li CPU_WBINVD = 1ul << 6, 404eea5c66fSJim Mattson CPU_URG = 1ul << 7, 40567fdc49eSArbel Moshe CPU_APIC_REG_VIRT = 1ul << 8, 406eea5c66fSJim Mattson CPU_VINTD = 1ul << 9, 4076eb44827SArthur Chunqi Li CPU_RDRAND = 1ul << 11, 408a88205d1SPaolo Bonzini CPU_RDSEED = 1ul << 16, 409fa1078e4SBandan Das CPU_PML = 1ul << 17, 4109d7eaa29SArthur Chunqi Li }; 4119d7eaa29SArthur Chunqi Li 4121bde9127SJim Mattson enum Intr_type { 4131bde9127SJim Mattson VMX_INTR_TYPE_EXT_INTR = 0, 4141bde9127SJim Mattson VMX_INTR_TYPE_NMI_INTR = 2, 4151bde9127SJim Mattson VMX_INTR_TYPE_HARD_EXCEPTION = 3, 4161bde9127SJim Mattson VMX_INTR_TYPE_SOFT_INTR = 4, 4171bde9127SJim Mattson VMX_INTR_TYPE_SOFT_EXCEPTION = 6, 4181bde9127SJim Mattson }; 4191bde9127SJim Mattson 4201bde9127SJim Mattson /* 4211bde9127SJim Mattson * Interruption-information format 4221bde9127SJim Mattson */ 4231bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ 4241bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ 4251bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ 4261bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK 0x1000 /* 12 */ 4271bde9127SJim Mattson #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ 4281bde9127SJim Mattson 4291bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT 8 4301bde9127SJim Mattson 431*8d2cdb35SMarc Orr #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */ 432*8d2cdb35SMarc Orr #define INTR_TYPE_RESERVED (1 << 8) /* reserved */ 433*8d2cdb35SMarc Orr #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */ 434*8d2cdb35SMarc Orr #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */ 435*8d2cdb35SMarc Orr #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */ 436*8d2cdb35SMarc Orr #define INTR_TYPE_PRIV_SW_EXCEPTION (5 << 8) /* priv. software exception */ 437*8d2cdb35SMarc Orr #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */ 438*8d2cdb35SMarc Orr #define INTR_TYPE_OTHER_EVENT (7 << 8) /* other event */ 439*8d2cdb35SMarc Orr 440799a84f8SGanShun /* 441799a84f8SGanShun * VM-instruction error numbers 442799a84f8SGanShun */ 443799a84f8SGanShun enum vm_instruction_error_number { 444799a84f8SGanShun VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1, 445799a84f8SGanShun VMXERR_VMCLEAR_INVALID_ADDRESS = 2, 446799a84f8SGanShun VMXERR_VMCLEAR_VMXON_POINTER = 3, 447799a84f8SGanShun VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4, 448799a84f8SGanShun VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5, 449799a84f8SGanShun VMXERR_VMRESUME_AFTER_VMXOFF = 6, 450799a84f8SGanShun VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7, 451799a84f8SGanShun VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8, 452799a84f8SGanShun VMXERR_VMPTRLD_INVALID_ADDRESS = 9, 453799a84f8SGanShun VMXERR_VMPTRLD_VMXON_POINTER = 10, 454799a84f8SGanShun VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11, 455799a84f8SGanShun VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12, 456799a84f8SGanShun VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13, 457799a84f8SGanShun VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15, 458799a84f8SGanShun VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16, 459799a84f8SGanShun VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17, 460799a84f8SGanShun VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18, 461799a84f8SGanShun VMXERR_VMCALL_NONCLEAR_VMCS = 19, 462799a84f8SGanShun VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20, 463799a84f8SGanShun VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22, 464799a84f8SGanShun VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23, 465799a84f8SGanShun VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24, 466799a84f8SGanShun VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25, 467799a84f8SGanShun VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26, 468799a84f8SGanShun VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28, 469799a84f8SGanShun }; 470799a84f8SGanShun 4719d7eaa29SArthur Chunqi Li #define SAVE_GPR \ 4729d7eaa29SArthur Chunqi Li "xchg %rax, regs\n\t" \ 4739d7eaa29SArthur Chunqi Li "xchg %rbx, regs+0x8\n\t" \ 4749d7eaa29SArthur Chunqi Li "xchg %rcx, regs+0x10\n\t" \ 4759d7eaa29SArthur Chunqi Li "xchg %rdx, regs+0x18\n\t" \ 4769d7eaa29SArthur Chunqi Li "xchg %rbp, regs+0x28\n\t" \ 4779d7eaa29SArthur Chunqi Li "xchg %rsi, regs+0x30\n\t" \ 4789d7eaa29SArthur Chunqi Li "xchg %rdi, regs+0x38\n\t" \ 4799d7eaa29SArthur Chunqi Li "xchg %r8, regs+0x40\n\t" \ 4809d7eaa29SArthur Chunqi Li "xchg %r9, regs+0x48\n\t" \ 4819d7eaa29SArthur Chunqi Li "xchg %r10, regs+0x50\n\t" \ 4829d7eaa29SArthur Chunqi Li "xchg %r11, regs+0x58\n\t" \ 4839d7eaa29SArthur Chunqi Li "xchg %r12, regs+0x60\n\t" \ 4849d7eaa29SArthur Chunqi Li "xchg %r13, regs+0x68\n\t" \ 4859d7eaa29SArthur Chunqi Li "xchg %r14, regs+0x70\n\t" \ 4869d7eaa29SArthur Chunqi Li "xchg %r15, regs+0x78\n\t" 4879d7eaa29SArthur Chunqi Li 4889d7eaa29SArthur Chunqi Li #define LOAD_GPR SAVE_GPR 4899d7eaa29SArthur Chunqi Li 4909d7eaa29SArthur Chunqi Li #define SAVE_GPR_C \ 4919d7eaa29SArthur Chunqi Li "xchg %%rax, regs\n\t" \ 4929d7eaa29SArthur Chunqi Li "xchg %%rbx, regs+0x8\n\t" \ 4939d7eaa29SArthur Chunqi Li "xchg %%rcx, regs+0x10\n\t" \ 4949d7eaa29SArthur Chunqi Li "xchg %%rdx, regs+0x18\n\t" \ 4959d7eaa29SArthur Chunqi Li "xchg %%rbp, regs+0x28\n\t" \ 4969d7eaa29SArthur Chunqi Li "xchg %%rsi, regs+0x30\n\t" \ 4979d7eaa29SArthur Chunqi Li "xchg %%rdi, regs+0x38\n\t" \ 4989d7eaa29SArthur Chunqi Li "xchg %%r8, regs+0x40\n\t" \ 4999d7eaa29SArthur Chunqi Li "xchg %%r9, regs+0x48\n\t" \ 5009d7eaa29SArthur Chunqi Li "xchg %%r10, regs+0x50\n\t" \ 5019d7eaa29SArthur Chunqi Li "xchg %%r11, regs+0x58\n\t" \ 5029d7eaa29SArthur Chunqi Li "xchg %%r12, regs+0x60\n\t" \ 5039d7eaa29SArthur Chunqi Li "xchg %%r13, regs+0x68\n\t" \ 5049d7eaa29SArthur Chunqi Li "xchg %%r14, regs+0x70\n\t" \ 5059d7eaa29SArthur Chunqi Li "xchg %%r15, regs+0x78\n\t" 5069d7eaa29SArthur Chunqi Li 5079d7eaa29SArthur Chunqi Li #define LOAD_GPR_C SAVE_GPR_C 5089d7eaa29SArthur Chunqi Li 5099d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK 0x7 51034819aceSArthur Chunqi Li #define _VMX_IO_BYTE 0 51134819aceSArthur Chunqi Li #define _VMX_IO_WORD 1 5129d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG 3 5139d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK (1ul << 3) 5149d7eaa29SArthur Chunqi Li #define VMX_IO_IN (1ul << 3) 5159d7eaa29SArthur Chunqi Li #define VMX_IO_OUT 0 5169d7eaa29SArthur Chunqi Li #define VMX_IO_STRING (1ul << 4) 5179d7eaa29SArthur Chunqi Li #define VMX_IO_REP (1ul << 5) 51834819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM (1ul << 6) 5199d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK 0xFFFF0000 5209d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT 16 5219d7eaa29SArthur Chunqi Li 522c592c151SJan Kiszka #define VMX_TEST_START 0 5239d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT 1 5249d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT 2 5259d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME 3 526794c67a9SPeter Feiner #define VMX_TEST_VMABORT 4 527794c67a9SPeter Feiner #define VMX_TEST_VMSKIP 5 5289d7eaa29SArthur Chunqi Li 5299d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT (1ul << 12) 5309d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK 0xFFF 5319d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT 0x1 532794c67a9SPeter Feiner #define HYPERCALL_VMABORT 0x2 533794c67a9SPeter Feiner #define HYPERCALL_VMSKIP 0x3 5349d7eaa29SArthur Chunqi Li 5356884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT 3ul 5366884af61SArthur Chunqi Li #define EPTP_AD_FLAG (1ul << 6) 5376884af61SArthur Chunqi Li 5386884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC 0ul 5396884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC 1ul 5406884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT 4ul 5416884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP 5ul 5426884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB 6ul 5436884af61SArthur Chunqi Li 5446884af61SArthur Chunqi Li #define EPT_RA 1ul 5456884af61SArthur Chunqi Li #define EPT_WA 2ul 5466884af61SArthur Chunqi Li #define EPT_EA 4ul 5476884af61SArthur Chunqi Li #define EPT_PRESENT (EPT_RA | EPT_WA | EPT_EA) 5486884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG (1ul << 8) 5496884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG (1ul << 9) 5506884af61SArthur Chunqi Li #define EPT_LARGE_PAGE (1ul << 7) 5516884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT 3ul 5526884af61SArthur Chunqi Li #define EPT_IGNORE_PAT (1ul << 6) 5536884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE (1ull << 63) 5546884af61SArthur Chunqi Li 5556884af61SArthur Chunqi Li #define EPT_CAP_WT 1ull 5566884af61SArthur Chunqi Li #define EPT_CAP_PWL4 (1ull << 6) 5576884af61SArthur Chunqi Li #define EPT_CAP_UC (1ull << 8) 5586884af61SArthur Chunqi Li #define EPT_CAP_WB (1ull << 14) 5596884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE (1ull << 16) 5606884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE (1ull << 17) 5616884af61SArthur Chunqi Li #define EPT_CAP_INVEPT (1ull << 20) 5626884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE (1ull << 25) 5636884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL (1ull << 26) 5646884af61SArthur Chunqi Li #define EPT_CAP_AD_FLAG (1ull << 21) 565b093c6ceSWanpeng Li #define VPID_CAP_INVVPID (1ull << 32) 566aedfd771SJim Mattson #define VPID_CAP_INVVPID_ADDR (1ull << 40) 567aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTGLB (1ull << 41) 568b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL (1ull << 42) 569aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTLOC (1ull << 43) 5706884af61SArthur Chunqi Li 5716884af61SArthur Chunqi Li #define PAGE_SIZE_2M (512 * PAGE_SIZE) 5726884af61SArthur Chunqi Li #define PAGE_SIZE_1G (512 * PAGE_SIZE_2M) 5736884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL 4 5746884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH 9 5756884af61SArthur Chunqi Li #define EPT_PGDIR_MASK 511 57669c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES (1 << EPT_PGDIR_WIDTH) 577a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level) (((level)-1) * EPT_PGDIR_WIDTH + 12) 57800b5c590SPeter Feiner #define EPT_ADDR_MASK GENMASK_ULL(51, 12) 57904b0e0f3SJan Kiszka #define PAGE_MASK_2M (~(PAGE_SIZE_2M-1)) 5806884af61SArthur Chunqi Li 5816884af61SArthur Chunqi Li #define EPT_VLT_RD 1 5826884af61SArthur Chunqi Li #define EPT_VLT_WR (1 << 1) 5836884af61SArthur Chunqi Li #define EPT_VLT_FETCH (1 << 2) 5846884af61SArthur Chunqi Li #define EPT_VLT_PERM_RD (1 << 3) 5856884af61SArthur Chunqi Li #define EPT_VLT_PERM_WR (1 << 4) 5866884af61SArthur Chunqi Li #define EPT_VLT_PERM_EX (1 << 5) 587359575f6SPeter Feiner #define EPT_VLT_PERMS (EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \ 588359575f6SPeter Feiner EPT_VLT_PERM_EX) 5896884af61SArthur Chunqi Li #define EPT_VLT_LADDR_VLD (1 << 7) 5906884af61SArthur Chunqi Li #define EPT_VLT_PADDR (1 << 8) 5916884af61SArthur Chunqi Li 5926884af61SArthur Chunqi Li #define MAGIC_VAL_1 0x12345678ul 5936884af61SArthur Chunqi Li #define MAGIC_VAL_2 0x87654321ul 5946884af61SArthur Chunqi Li #define MAGIC_VAL_3 0xfffffffful 595359575f6SPeter Feiner #define MAGIC_VAL_4 0xdeadbeeful 5966884af61SArthur Chunqi Li 5976884af61SArthur Chunqi Li #define INVEPT_SINGLE 1 5986884af61SArthur Chunqi Li #define INVEPT_GLOBAL 2 5993ee34093SArthur Chunqi Li 600aedfd771SJim Mattson #define INVVPID_ADDR 0 601aedfd771SJim Mattson #define INVVPID_CONTEXT_GLOBAL 1 602b093c6ceSWanpeng Li #define INVVPID_ALL 2 603aedfd771SJim Mattson #define INVVPID_CONTEXT_LOCAL 3 604b093c6ceSWanpeng Li 60517ba0dd0SJan Kiszka #define ACTV_ACTIVE 0 60617ba0dd0SJan Kiszka #define ACTV_HLT 1 60717ba0dd0SJan Kiszka 6083ee34093SArthur Chunqi Li extern struct regs regs; 6093ee34093SArthur Chunqi Li 6103ee34093SArthur Chunqi Li extern union vmx_basic basic; 6115f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev; 6125f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2]; 6135f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev; 6145f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev; 6153ee34093SArthur Chunqi Li extern union vmx_ept_vpid ept_vpid; 6163ee34093SArthur Chunqi Li 6175080b498SJim Mattson extern u64 *vmxon_region; 6185080b498SJim Mattson 619ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s); 620ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void); 621ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void); 622ffb1a9e0SJan Kiszka 6235080b498SJim Mattson static int vmx_on(void) 6245080b498SJim Mattson { 6255080b498SJim Mattson bool ret; 6265080b498SJim Mattson u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6275080b498SJim Mattson asm volatile ("push %1; popf; vmxon %2; setbe %0\n\t" 6285080b498SJim Mattson : "=q" (ret) : "q" (rflags), "m" (vmxon_region) : "cc"); 6295080b498SJim Mattson return ret; 6305080b498SJim Mattson } 6315080b498SJim Mattson 6325080b498SJim Mattson static int vmx_off(void) 6335080b498SJim Mattson { 6345080b498SJim Mattson bool ret; 6355080b498SJim Mattson u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6365080b498SJim Mattson 6375080b498SJim Mattson asm volatile("push %1; popf; vmxoff; setbe %0\n\t" 6385080b498SJim Mattson : "=q"(ret) : "q" (rflags) : "cc"); 6395080b498SJim Mattson return ret; 6405080b498SJim Mattson } 6415080b498SJim Mattson 642ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs) 643ecd5b431SDavid Matlack { 644ecd5b431SDavid Matlack bool ret; 645ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 646ecd5b431SDavid Matlack 647ecd5b431SDavid Matlack asm volatile ("push %1; popf; vmptrld %2; setbe %0" 648ecd5b431SDavid Matlack : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 649ecd5b431SDavid Matlack return ret; 650ecd5b431SDavid Matlack } 651ecd5b431SDavid Matlack 6529d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs) 6539d7eaa29SArthur Chunqi Li { 6549d7eaa29SArthur Chunqi Li bool ret; 655a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 656a739f560SBandan Das 657a739f560SBandan Das asm volatile ("push %1; popf; vmclear %2; setbe %0" 658a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 6599d7eaa29SArthur Chunqi Li return ret; 6609d7eaa29SArthur Chunqi Li } 6619d7eaa29SArthur Chunqi Li 6629d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc) 6639d7eaa29SArthur Chunqi Li { 6649d7eaa29SArthur Chunqi Li u64 val; 6659d7eaa29SArthur Chunqi Li asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc"); 6669d7eaa29SArthur Chunqi Li return val; 6679d7eaa29SArthur Chunqi Li } 6689d7eaa29SArthur Chunqi Li 669ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value) 670ecd5b431SDavid Matlack { 671ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 672ecd5b431SDavid Matlack u64 encoding = enc; 673ecd5b431SDavid Matlack u64 val; 674ecd5b431SDavid Matlack 675ecd5b431SDavid Matlack asm volatile ("shl $8, %%rax;" 676ecd5b431SDavid Matlack "sahf;" 677ecd5b431SDavid Matlack "vmread %[encoding], %[val];" 678ecd5b431SDavid Matlack "lahf;" 679ecd5b431SDavid Matlack "shr $8, %%rax" 680ecd5b431SDavid Matlack : /* output */ [val]"=rm"(val), "+a"(rflags) 681ecd5b431SDavid Matlack : /* input */ [encoding]"r"(encoding) 682ecd5b431SDavid Matlack : /* clobber */ "cc"); 683ecd5b431SDavid Matlack 684ecd5b431SDavid Matlack *value = val; 685ecd5b431SDavid Matlack return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF); 686ecd5b431SDavid Matlack } 687ecd5b431SDavid Matlack 6889d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val) 6899d7eaa29SArthur Chunqi Li { 6909d7eaa29SArthur Chunqi Li bool ret; 6919d7eaa29SArthur Chunqi Li asm volatile ("vmwrite %1, %2; setbe %0" 6929d7eaa29SArthur Chunqi Li : "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc"); 6939d7eaa29SArthur Chunqi Li return ret; 6949d7eaa29SArthur Chunqi Li } 6959d7eaa29SArthur Chunqi Li 6969d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs) 6979d7eaa29SArthur Chunqi Li { 6989d7eaa29SArthur Chunqi Li bool ret; 699eb151216SJim Mattson unsigned long pa; 700a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7019d7eaa29SArthur Chunqi Li 702eb151216SJim Mattson asm volatile ("push %2; popf; vmptrst %1; setbe %0" 703eb151216SJim Mattson : "=q" (ret), "=m" (pa) : "r" (rflags) : "cc"); 704eb151216SJim Mattson *vmcs = (pa == -1ull) ? NULL : phys_to_virt(pa); 7059d7eaa29SArthur Chunqi Li return ret; 7069d7eaa29SArthur Chunqi Li } 7079d7eaa29SArthur Chunqi Li 708fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp) 7096884af61SArthur Chunqi Li { 710fdcf8725SPaolo Bonzini bool ret; 711fdcf8725SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 712fdcf8725SPaolo Bonzini 7136884af61SArthur Chunqi Li struct { 7146884af61SArthur Chunqi Li u64 eptp, gpa; 7156884af61SArthur Chunqi Li } operand = {eptp, 0}; 716fdcf8725SPaolo Bonzini asm volatile("push %1; popf; invept %2, %3; setbe %0" 717fdcf8725SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 718fdcf8725SPaolo Bonzini return ret; 7196884af61SArthur Chunqi Li } 7206884af61SArthur Chunqi Li 721aedfd771SJim Mattson static inline bool invvpid(unsigned long type, u64 vpid, u64 gla) 722b093c6ceSWanpeng Li { 7230a943608SPaolo Bonzini bool ret; 7240a943608SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7250a943608SPaolo Bonzini 726aedfd771SJim Mattson struct invvpid_operand operand = {vpid, gla}; 7270a943608SPaolo Bonzini asm volatile("push %1; popf; invvpid %2, %3; setbe %0" 7280a943608SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 7290a943608SPaolo Bonzini return ret; 730b093c6ceSWanpeng Li } 731b093c6ceSWanpeng Li 732*8d2cdb35SMarc Orr static inline int enable_unrestricted_guest(void) 733*8d2cdb35SMarc Orr { 734*8d2cdb35SMarc Orr if (!(ctrl_cpu_rev[0].clr & CPU_SECONDARY)) 735*8d2cdb35SMarc Orr return -1; 736*8d2cdb35SMarc Orr 737*8d2cdb35SMarc Orr if (!(ctrl_cpu_rev[1].clr & CPU_URG)) 738*8d2cdb35SMarc Orr return -1; 739*8d2cdb35SMarc Orr 740*8d2cdb35SMarc Orr vmcs_write(CPU_EXEC_CTRL0, vmcs_read(CPU_EXEC_CTRL0) | CPU_SECONDARY); 741*8d2cdb35SMarc Orr vmcs_write(CPU_EXEC_CTRL1, vmcs_read(CPU_EXEC_CTRL1) | CPU_URG); 742*8d2cdb35SMarc Orr return 0; 743*8d2cdb35SMarc Orr } 744*8d2cdb35SMarc Orr 745*8d2cdb35SMarc Orr static inline void disable_unrestricted_guest(void) 746*8d2cdb35SMarc Orr { 747*8d2cdb35SMarc Orr vmcs_write(CPU_EXEC_CTRL1, vmcs_read(CPU_EXEC_CTRL1) & ~CPU_URG); 748*8d2cdb35SMarc Orr } 749*8d2cdb35SMarc Orr 7507e207ec1SPeter Feiner const char *exit_reason_description(u64 reason); 7517db17e21SThomas Huth void print_vmexit_info(void); 7523b50efe3SPeter Feiner void print_vmentry_failure_info(struct vmentry_failure *failure); 7532f888fccSBandan Das void ept_sync(int type, u64 eptp); 754b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid); 7556884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level, 7566884af61SArthur Chunqi Li unsigned long guest_addr, unsigned long pte, 7576884af61SArthur Chunqi Li unsigned long *pt_page); 7586884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys, 7596884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 7606884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys, 7616884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 7626884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys, 7636884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 764b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 7656884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm); 766b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level, 767b4a405c3SRadim Krčmář unsigned long *pte); 768dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 7696884af61SArthur Chunqi Li int level, u64 pte_val); 770521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 771521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 772521820dbSPaolo Bonzini int expected_pt_ad); 773521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 774521820dbSPaolo Bonzini unsigned long guest_addr); 7753ee34093SArthur Chunqi Li 7768ab53b95SPeter Feiner bool ept_2m_supported(void); 7778ab53b95SPeter Feiner bool ept_1g_supported(void); 7788ab53b95SPeter Feiner bool ept_huge_pages_supported(int level); 7798ab53b95SPeter Feiner bool ept_execute_only_supported(void); 7808ab53b95SPeter Feiner bool ept_ad_bits_supported(void); 7818ab53b95SPeter Feiner 782794c67a9SPeter Feiner void enter_guest(void); 783794c67a9SPeter Feiner 784794c67a9SPeter Feiner typedef void (*test_guest_func)(void); 785794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data); 786794c67a9SPeter Feiner void test_set_guest(test_guest_func func); 787794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data); 788794c67a9SPeter Feiner void test_skip(const char *msg); 789794c67a9SPeter Feiner 790794c67a9SPeter Feiner void __abort_test(void); 791794c67a9SPeter Feiner 792794c67a9SPeter Feiner #define TEST_ASSERT(cond) \ 793794c67a9SPeter Feiner do { \ 794794c67a9SPeter Feiner if (!(cond)) { \ 795794c67a9SPeter Feiner report("%s:%d: Assertion failed: %s", 0, \ 796794c67a9SPeter Feiner __FILE__, __LINE__, #cond); \ 797794c67a9SPeter Feiner dump_stack(); \ 798794c67a9SPeter Feiner __abort_test(); \ 799794c67a9SPeter Feiner } \ 8000d78a090SDavid Matlack report_pass(); \ 801794c67a9SPeter Feiner } while (0) 802794c67a9SPeter Feiner 803794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \ 804794c67a9SPeter Feiner do { \ 805794c67a9SPeter Feiner if (!(cond)) { \ 806794c67a9SPeter Feiner report("%s:%d: Assertion failed: %s\n" fmt, 0, \ 807794c67a9SPeter Feiner __FILE__, __LINE__, #cond, ##args); \ 808794c67a9SPeter Feiner dump_stack(); \ 809794c67a9SPeter Feiner __abort_test(); \ 810794c67a9SPeter Feiner } \ 8110d78a090SDavid Matlack report_pass(); \ 812794c67a9SPeter Feiner } while (0) 813794c67a9SPeter Feiner 814794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \ 815794c67a9SPeter Feiner do { \ 816794c67a9SPeter Feiner typeof(a) _a = a; \ 817794c67a9SPeter Feiner typeof(b) _b = b; \ 818794c67a9SPeter Feiner if (_a != _b) { \ 819794c67a9SPeter Feiner char _bin_a[BINSTR_SZ]; \ 820794c67a9SPeter Feiner char _bin_b[BINSTR_SZ]; \ 821794c67a9SPeter Feiner binstr(_a, _bin_a); \ 822794c67a9SPeter Feiner binstr(_b, _bin_b); \ 823794c67a9SPeter Feiner report("%s:%d: %s failed: (%s) == (%s)\n" \ 824fd6aada0SRadim Krčmář "\tLHS: %#018lx - %s - %lu\n" \ 825fd6aada0SRadim Krčmář "\tRHS: %#018lx - %s - %lu%s" fmt, 0, \ 826794c67a9SPeter Feiner __FILE__, __LINE__, \ 827794c67a9SPeter Feiner assertion ? "Assertion" : "Expectation", a_str, b_str, \ 828794c67a9SPeter Feiner (unsigned long) _a, _bin_a, (unsigned long) _a, \ 829794c67a9SPeter Feiner (unsigned long) _b, _bin_b, (unsigned long) _b, \ 830794c67a9SPeter Feiner fmt[0] == '\0' ? "" : "\n", ## args); \ 831794c67a9SPeter Feiner dump_stack(); \ 832794c67a9SPeter Feiner if (assertion) \ 833794c67a9SPeter Feiner __abort_test(); \ 834794c67a9SPeter Feiner } \ 8350d78a090SDavid Matlack report_pass(); \ 836794c67a9SPeter Feiner } while (0) 837794c67a9SPeter Feiner 838794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "") 839794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \ 840794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 1, fmt, ## args) 841794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "") 842794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \ 843794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 0, fmt, ## args) 844794c67a9SPeter Feiner 8459d7eaa29SArthur Chunqi Li #endif 846