13ee34093SArthur Chunqi Li #ifndef __VMX_H 23ee34093SArthur Chunqi Li #define __VMX_H 39d7eaa29SArthur Chunqi Li 49d7eaa29SArthur Chunqi Li #include "libcflat.h" 5a739f560SBandan Das #include "processor.h" 600b5c590SPeter Feiner #include "bitops.h" 71ad15f10SAlexander Gordeev #include "asm/page.h" 89d7eaa29SArthur Chunqi Li 99d7eaa29SArthur Chunqi Li struct vmcs { 109d7eaa29SArthur Chunqi Li u32 revision_id; /* vmcs revision identifier */ 119d7eaa29SArthur Chunqi Li u32 abort; /* VMX-abort indicator */ 129d7eaa29SArthur Chunqi Li /* VMCS data */ 139d7eaa29SArthur Chunqi Li char data[0]; 149d7eaa29SArthur Chunqi Li }; 159d7eaa29SArthur Chunqi Li 169d7eaa29SArthur Chunqi Li struct regs { 179d7eaa29SArthur Chunqi Li u64 rax; 189d7eaa29SArthur Chunqi Li u64 rcx; 199d7eaa29SArthur Chunqi Li u64 rdx; 209d7eaa29SArthur Chunqi Li u64 rbx; 219d7eaa29SArthur Chunqi Li u64 cr2; 229d7eaa29SArthur Chunqi Li u64 rbp; 239d7eaa29SArthur Chunqi Li u64 rsi; 249d7eaa29SArthur Chunqi Li u64 rdi; 259d7eaa29SArthur Chunqi Li u64 r8; 269d7eaa29SArthur Chunqi Li u64 r9; 279d7eaa29SArthur Chunqi Li u64 r10; 289d7eaa29SArthur Chunqi Li u64 r11; 299d7eaa29SArthur Chunqi Li u64 r12; 309d7eaa29SArthur Chunqi Li u64 r13; 319d7eaa29SArthur Chunqi Li u64 r14; 329d7eaa29SArthur Chunqi Li u64 r15; 339d7eaa29SArthur Chunqi Li u64 rflags; 349d7eaa29SArthur Chunqi Li }; 359d7eaa29SArthur Chunqi Li 363b50efe3SPeter Feiner struct vmentry_failure { 373b50efe3SPeter Feiner /* Did a vmlaunch or vmresume fail? */ 383b50efe3SPeter Feiner bool vmlaunch; 393b50efe3SPeter Feiner /* Instruction mnemonic (for convenience). */ 403b50efe3SPeter Feiner const char *instr; 413b50efe3SPeter Feiner /* Did the instruction return right away, or did we jump to HOST_RIP? */ 423b50efe3SPeter Feiner bool early; 433b50efe3SPeter Feiner /* Contents of [re]flags after failed entry. */ 443b50efe3SPeter Feiner unsigned long flags; 453b50efe3SPeter Feiner }; 463b50efe3SPeter Feiner 479d7eaa29SArthur Chunqi Li struct vmx_test { 489d7eaa29SArthur Chunqi Li const char *name; 49c592c151SJan Kiszka int (*init)(struct vmcs *vmcs); 509d7eaa29SArthur Chunqi Li void (*guest_main)(); 519d7eaa29SArthur Chunqi Li int (*exit_handler)(); 529d7eaa29SArthur Chunqi Li void (*syscall_handler)(u64 syscall_no); 539d7eaa29SArthur Chunqi Li struct regs guest_regs; 543b50efe3SPeter Feiner int (*entry_failure_handler)(struct vmentry_failure *failure); 559d7eaa29SArthur Chunqi Li struct vmcs *vmcs; 569d7eaa29SArthur Chunqi Li int exits; 57794c67a9SPeter Feiner /* Alternative test interface. */ 58794c67a9SPeter Feiner void (*v2)(void); 599d7eaa29SArthur Chunqi Li }; 609d7eaa29SArthur Chunqi Li 613ee34093SArthur Chunqi Li union vmx_basic { 629d7eaa29SArthur Chunqi Li u64 val; 639d7eaa29SArthur Chunqi Li struct { 649d7eaa29SArthur Chunqi Li u32 revision; 659d7eaa29SArthur Chunqi Li u32 size:13, 6669c8d31cSJan Kiszka reserved1: 3, 679d7eaa29SArthur Chunqi Li width:1, 689d7eaa29SArthur Chunqi Li dual:1, 699d7eaa29SArthur Chunqi Li type:4, 709d7eaa29SArthur Chunqi Li insouts:1, 7169c8d31cSJan Kiszka ctrl:1, 7269c8d31cSJan Kiszka reserved2:8; 739d7eaa29SArthur Chunqi Li }; 743ee34093SArthur Chunqi Li }; 759d7eaa29SArthur Chunqi Li 765f18e779SJan Kiszka union vmx_ctrl_msr { 779d7eaa29SArthur Chunqi Li u64 val; 789d7eaa29SArthur Chunqi Li struct { 799d7eaa29SArthur Chunqi Li u32 set, clr; 809d7eaa29SArthur Chunqi Li }; 813ee34093SArthur Chunqi Li }; 829d7eaa29SArthur Chunqi Li 833ee34093SArthur Chunqi Li union vmx_ept_vpid { 849d7eaa29SArthur Chunqi Li u64 val; 859d7eaa29SArthur Chunqi Li struct { 869d7eaa29SArthur Chunqi Li u32:16, 879d7eaa29SArthur Chunqi Li super:2, 889d7eaa29SArthur Chunqi Li : 2, 899d7eaa29SArthur Chunqi Li invept:1, 909d7eaa29SArthur Chunqi Li : 11; 919d7eaa29SArthur Chunqi Li u32 invvpid:1; 929d7eaa29SArthur Chunqi Li }; 933ee34093SArthur Chunqi Li }; 949d7eaa29SArthur Chunqi Li 959d7eaa29SArthur Chunqi Li enum Encoding { 969d7eaa29SArthur Chunqi Li /* 16-Bit Control Fields */ 979d7eaa29SArthur Chunqi Li VPID = 0x0000ul, 989d7eaa29SArthur Chunqi Li /* Posted-interrupt notification vector */ 999d7eaa29SArthur Chunqi Li PINV = 0x0002ul, 1009d7eaa29SArthur Chunqi Li /* EPTP index */ 1019d7eaa29SArthur Chunqi Li EPTP_IDX = 0x0004ul, 1029d7eaa29SArthur Chunqi Li 1039d7eaa29SArthur Chunqi Li /* 16-Bit Guest State Fields */ 1049d7eaa29SArthur Chunqi Li GUEST_SEL_ES = 0x0800ul, 1059d7eaa29SArthur Chunqi Li GUEST_SEL_CS = 0x0802ul, 1069d7eaa29SArthur Chunqi Li GUEST_SEL_SS = 0x0804ul, 1079d7eaa29SArthur Chunqi Li GUEST_SEL_DS = 0x0806ul, 1089d7eaa29SArthur Chunqi Li GUEST_SEL_FS = 0x0808ul, 1099d7eaa29SArthur Chunqi Li GUEST_SEL_GS = 0x080aul, 1109d7eaa29SArthur Chunqi Li GUEST_SEL_LDTR = 0x080cul, 1119d7eaa29SArthur Chunqi Li GUEST_SEL_TR = 0x080eul, 1129d7eaa29SArthur Chunqi Li GUEST_INT_STATUS = 0x0810ul, 1139d7eaa29SArthur Chunqi Li 1149d7eaa29SArthur Chunqi Li /* 16-Bit Host State Fields */ 1159d7eaa29SArthur Chunqi Li HOST_SEL_ES = 0x0c00ul, 1169d7eaa29SArthur Chunqi Li HOST_SEL_CS = 0x0c02ul, 1179d7eaa29SArthur Chunqi Li HOST_SEL_SS = 0x0c04ul, 1189d7eaa29SArthur Chunqi Li HOST_SEL_DS = 0x0c06ul, 1199d7eaa29SArthur Chunqi Li HOST_SEL_FS = 0x0c08ul, 1209d7eaa29SArthur Chunqi Li HOST_SEL_GS = 0x0c0aul, 1219d7eaa29SArthur Chunqi Li HOST_SEL_TR = 0x0c0cul, 1229d7eaa29SArthur Chunqi Li 1239d7eaa29SArthur Chunqi Li /* 64-Bit Control Fields */ 1249d7eaa29SArthur Chunqi Li IO_BITMAP_A = 0x2000ul, 1259d7eaa29SArthur Chunqi Li IO_BITMAP_B = 0x2002ul, 1269d7eaa29SArthur Chunqi Li MSR_BITMAP = 0x2004ul, 1279d7eaa29SArthur Chunqi Li EXIT_MSR_ST_ADDR = 0x2006ul, 1289d7eaa29SArthur Chunqi Li EXIT_MSR_LD_ADDR = 0x2008ul, 1299d7eaa29SArthur Chunqi Li ENTER_MSR_LD_ADDR = 0x200aul, 1309d7eaa29SArthur Chunqi Li VMCS_EXEC_PTR = 0x200cul, 1319d7eaa29SArthur Chunqi Li TSC_OFFSET = 0x2010ul, 1329d7eaa29SArthur Chunqi Li TSC_OFFSET_HI = 0x2011ul, 1339d7eaa29SArthur Chunqi Li APIC_VIRT_ADDR = 0x2012ul, 1349d7eaa29SArthur Chunqi Li APIC_ACCS_ADDR = 0x2014ul, 1359d7eaa29SArthur Chunqi Li EPTP = 0x201aul, 1369d7eaa29SArthur Chunqi Li EPTP_HI = 0x201bul, 1379d7eaa29SArthur Chunqi Li 1389d7eaa29SArthur Chunqi Li /* 64-Bit Readonly Data Field */ 1399d7eaa29SArthur Chunqi Li INFO_PHYS_ADDR = 0x2400ul, 1409d7eaa29SArthur Chunqi Li 1419d7eaa29SArthur Chunqi Li /* 64-Bit Guest State */ 1429d7eaa29SArthur Chunqi Li VMCS_LINK_PTR = 0x2800ul, 1439d7eaa29SArthur Chunqi Li VMCS_LINK_PTR_HI = 0x2801ul, 1449d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL = 0x2802ul, 1459d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL_HI = 0x2803ul, 1469d7eaa29SArthur Chunqi Li GUEST_EFER = 0x2806ul, 147403e2519SArthur Chunqi Li GUEST_PAT = 0x2804ul, 1489d7eaa29SArthur Chunqi Li GUEST_PERF_GLOBAL_CTRL = 0x2808ul, 1499d7eaa29SArthur Chunqi Li GUEST_PDPTE = 0x280aul, 1509d7eaa29SArthur Chunqi Li 1519d7eaa29SArthur Chunqi Li /* 64-Bit Host State */ 152403e2519SArthur Chunqi Li HOST_PAT = 0x2c00ul, 1539d7eaa29SArthur Chunqi Li HOST_EFER = 0x2c02ul, 1549d7eaa29SArthur Chunqi Li HOST_PERF_GLOBAL_CTRL = 0x2c04ul, 1559d7eaa29SArthur Chunqi Li 1569d7eaa29SArthur Chunqi Li /* 32-Bit Control Fields */ 1579d7eaa29SArthur Chunqi Li PIN_CONTROLS = 0x4000ul, 1589d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL0 = 0x4002ul, 1599d7eaa29SArthur Chunqi Li EXC_BITMAP = 0x4004ul, 1609d7eaa29SArthur Chunqi Li PF_ERROR_MASK = 0x4006ul, 1619d7eaa29SArthur Chunqi Li PF_ERROR_MATCH = 0x4008ul, 1629d7eaa29SArthur Chunqi Li CR3_TARGET_COUNT = 0x400aul, 1639d7eaa29SArthur Chunqi Li EXI_CONTROLS = 0x400cul, 1649d7eaa29SArthur Chunqi Li EXI_MSR_ST_CNT = 0x400eul, 1659d7eaa29SArthur Chunqi Li EXI_MSR_LD_CNT = 0x4010ul, 1669d7eaa29SArthur Chunqi Li ENT_CONTROLS = 0x4012ul, 1679d7eaa29SArthur Chunqi Li ENT_MSR_LD_CNT = 0x4014ul, 1689d7eaa29SArthur Chunqi Li ENT_INTR_INFO = 0x4016ul, 1699d7eaa29SArthur Chunqi Li ENT_INTR_ERROR = 0x4018ul, 1709d7eaa29SArthur Chunqi Li ENT_INST_LEN = 0x401aul, 1719d7eaa29SArthur Chunqi Li TPR_THRESHOLD = 0x401cul, 1729d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL1 = 0x401eul, 1739d7eaa29SArthur Chunqi Li 1749d7eaa29SArthur Chunqi Li /* 32-Bit R/O Data Fields */ 1759d7eaa29SArthur Chunqi Li VMX_INST_ERROR = 0x4400ul, 1769d7eaa29SArthur Chunqi Li EXI_REASON = 0x4402ul, 1779d7eaa29SArthur Chunqi Li EXI_INTR_INFO = 0x4404ul, 1789d7eaa29SArthur Chunqi Li EXI_INTR_ERROR = 0x4406ul, 1799d7eaa29SArthur Chunqi Li IDT_VECT_INFO = 0x4408ul, 1809d7eaa29SArthur Chunqi Li IDT_VECT_ERROR = 0x440aul, 1819d7eaa29SArthur Chunqi Li EXI_INST_LEN = 0x440cul, 1829d7eaa29SArthur Chunqi Li EXI_INST_INFO = 0x440eul, 1839d7eaa29SArthur Chunqi Li 1849d7eaa29SArthur Chunqi Li /* 32-Bit Guest State Fields */ 1859d7eaa29SArthur Chunqi Li GUEST_LIMIT_ES = 0x4800ul, 1869d7eaa29SArthur Chunqi Li GUEST_LIMIT_CS = 0x4802ul, 1879d7eaa29SArthur Chunqi Li GUEST_LIMIT_SS = 0x4804ul, 1889d7eaa29SArthur Chunqi Li GUEST_LIMIT_DS = 0x4806ul, 1899d7eaa29SArthur Chunqi Li GUEST_LIMIT_FS = 0x4808ul, 1909d7eaa29SArthur Chunqi Li GUEST_LIMIT_GS = 0x480aul, 1919d7eaa29SArthur Chunqi Li GUEST_LIMIT_LDTR = 0x480cul, 1929d7eaa29SArthur Chunqi Li GUEST_LIMIT_TR = 0x480eul, 1939d7eaa29SArthur Chunqi Li GUEST_LIMIT_GDTR = 0x4810ul, 1949d7eaa29SArthur Chunqi Li GUEST_LIMIT_IDTR = 0x4812ul, 1959d7eaa29SArthur Chunqi Li GUEST_AR_ES = 0x4814ul, 1969d7eaa29SArthur Chunqi Li GUEST_AR_CS = 0x4816ul, 1979d7eaa29SArthur Chunqi Li GUEST_AR_SS = 0x4818ul, 1989d7eaa29SArthur Chunqi Li GUEST_AR_DS = 0x481aul, 1999d7eaa29SArthur Chunqi Li GUEST_AR_FS = 0x481cul, 2009d7eaa29SArthur Chunqi Li GUEST_AR_GS = 0x481eul, 2019d7eaa29SArthur Chunqi Li GUEST_AR_LDTR = 0x4820ul, 2029d7eaa29SArthur Chunqi Li GUEST_AR_TR = 0x4822ul, 2039d7eaa29SArthur Chunqi Li GUEST_INTR_STATE = 0x4824ul, 2049d7eaa29SArthur Chunqi Li GUEST_ACTV_STATE = 0x4826ul, 2059d7eaa29SArthur Chunqi Li GUEST_SMBASE = 0x4828ul, 2069d7eaa29SArthur Chunqi Li GUEST_SYSENTER_CS = 0x482aul, 207f0dfe8ecSArthur Chunqi Li PREEMPT_TIMER_VALUE = 0x482eul, 2089d7eaa29SArthur Chunqi Li 2099d7eaa29SArthur Chunqi Li /* 32-Bit Host State Fields */ 2109d7eaa29SArthur Chunqi Li HOST_SYSENTER_CS = 0x4c00ul, 2119d7eaa29SArthur Chunqi Li 2129d7eaa29SArthur Chunqi Li /* Natural-Width Control Fields */ 2139d7eaa29SArthur Chunqi Li CR0_MASK = 0x6000ul, 2149d7eaa29SArthur Chunqi Li CR4_MASK = 0x6002ul, 2159d7eaa29SArthur Chunqi Li CR0_READ_SHADOW = 0x6004ul, 2169d7eaa29SArthur Chunqi Li CR4_READ_SHADOW = 0x6006ul, 2179d7eaa29SArthur Chunqi Li CR3_TARGET_0 = 0x6008ul, 2189d7eaa29SArthur Chunqi Li CR3_TARGET_1 = 0x600aul, 2199d7eaa29SArthur Chunqi Li CR3_TARGET_2 = 0x600cul, 2209d7eaa29SArthur Chunqi Li CR3_TARGET_3 = 0x600eul, 2219d7eaa29SArthur Chunqi Li 2229d7eaa29SArthur Chunqi Li /* Natural-Width R/O Data Fields */ 2239d7eaa29SArthur Chunqi Li EXI_QUALIFICATION = 0x6400ul, 2249d7eaa29SArthur Chunqi Li IO_RCX = 0x6402ul, 2259d7eaa29SArthur Chunqi Li IO_RSI = 0x6404ul, 2269d7eaa29SArthur Chunqi Li IO_RDI = 0x6406ul, 2279d7eaa29SArthur Chunqi Li IO_RIP = 0x6408ul, 2289d7eaa29SArthur Chunqi Li GUEST_LINEAR_ADDRESS = 0x640aul, 2299d7eaa29SArthur Chunqi Li 2309d7eaa29SArthur Chunqi Li /* Natural-Width Guest State Fields */ 2319d7eaa29SArthur Chunqi Li GUEST_CR0 = 0x6800ul, 2329d7eaa29SArthur Chunqi Li GUEST_CR3 = 0x6802ul, 2339d7eaa29SArthur Chunqi Li GUEST_CR4 = 0x6804ul, 2349d7eaa29SArthur Chunqi Li GUEST_BASE_ES = 0x6806ul, 2359d7eaa29SArthur Chunqi Li GUEST_BASE_CS = 0x6808ul, 2369d7eaa29SArthur Chunqi Li GUEST_BASE_SS = 0x680aul, 2379d7eaa29SArthur Chunqi Li GUEST_BASE_DS = 0x680cul, 2389d7eaa29SArthur Chunqi Li GUEST_BASE_FS = 0x680eul, 2399d7eaa29SArthur Chunqi Li GUEST_BASE_GS = 0x6810ul, 2409d7eaa29SArthur Chunqi Li GUEST_BASE_LDTR = 0x6812ul, 2419d7eaa29SArthur Chunqi Li GUEST_BASE_TR = 0x6814ul, 2429d7eaa29SArthur Chunqi Li GUEST_BASE_GDTR = 0x6816ul, 2439d7eaa29SArthur Chunqi Li GUEST_BASE_IDTR = 0x6818ul, 2449d7eaa29SArthur Chunqi Li GUEST_DR7 = 0x681aul, 2459d7eaa29SArthur Chunqi Li GUEST_RSP = 0x681cul, 2469d7eaa29SArthur Chunqi Li GUEST_RIP = 0x681eul, 2479d7eaa29SArthur Chunqi Li GUEST_RFLAGS = 0x6820ul, 2489d7eaa29SArthur Chunqi Li GUEST_PENDING_DEBUG = 0x6822ul, 2499d7eaa29SArthur Chunqi Li GUEST_SYSENTER_ESP = 0x6824ul, 2509d7eaa29SArthur Chunqi Li GUEST_SYSENTER_EIP = 0x6826ul, 2519d7eaa29SArthur Chunqi Li 2529d7eaa29SArthur Chunqi Li /* Natural-Width Host State Fields */ 2539d7eaa29SArthur Chunqi Li HOST_CR0 = 0x6c00ul, 2549d7eaa29SArthur Chunqi Li HOST_CR3 = 0x6c02ul, 2559d7eaa29SArthur Chunqi Li HOST_CR4 = 0x6c04ul, 2569d7eaa29SArthur Chunqi Li HOST_BASE_FS = 0x6c06ul, 2579d7eaa29SArthur Chunqi Li HOST_BASE_GS = 0x6c08ul, 2589d7eaa29SArthur Chunqi Li HOST_BASE_TR = 0x6c0aul, 2599d7eaa29SArthur Chunqi Li HOST_BASE_GDTR = 0x6c0cul, 2609d7eaa29SArthur Chunqi Li HOST_BASE_IDTR = 0x6c0eul, 2619d7eaa29SArthur Chunqi Li HOST_SYSENTER_ESP = 0x6c10ul, 2629d7eaa29SArthur Chunqi Li HOST_SYSENTER_EIP = 0x6c12ul, 2639d7eaa29SArthur Chunqi Li HOST_RSP = 0x6c14ul, 2649d7eaa29SArthur Chunqi Li HOST_RIP = 0x6c16ul 2659d7eaa29SArthur Chunqi Li }; 2669d7eaa29SArthur Chunqi Li 2673b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE (1ul << 31) 2683b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS (X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \ 2693b50efe3SPeter Feiner X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF) 2703b50efe3SPeter Feiner 2719d7eaa29SArthur Chunqi Li enum Reason { 2729d7eaa29SArthur Chunqi Li VMX_EXC_NMI = 0, 2739d7eaa29SArthur Chunqi Li VMX_EXTINT = 1, 2749d7eaa29SArthur Chunqi Li VMX_TRIPLE_FAULT = 2, 2759d7eaa29SArthur Chunqi Li VMX_INIT = 3, 2769d7eaa29SArthur Chunqi Li VMX_SIPI = 4, 2779d7eaa29SArthur Chunqi Li VMX_SMI_IO = 5, 2789d7eaa29SArthur Chunqi Li VMX_SMI_OTHER = 6, 2799d7eaa29SArthur Chunqi Li VMX_INTR_WINDOW = 7, 2809d7eaa29SArthur Chunqi Li VMX_NMI_WINDOW = 8, 2819d7eaa29SArthur Chunqi Li VMX_TASK_SWITCH = 9, 2829d7eaa29SArthur Chunqi Li VMX_CPUID = 10, 2839d7eaa29SArthur Chunqi Li VMX_GETSEC = 11, 2849d7eaa29SArthur Chunqi Li VMX_HLT = 12, 2859d7eaa29SArthur Chunqi Li VMX_INVD = 13, 2869d7eaa29SArthur Chunqi Li VMX_INVLPG = 14, 2879d7eaa29SArthur Chunqi Li VMX_RDPMC = 15, 2889d7eaa29SArthur Chunqi Li VMX_RDTSC = 16, 2899d7eaa29SArthur Chunqi Li VMX_RSM = 17, 2909d7eaa29SArthur Chunqi Li VMX_VMCALL = 18, 2919d7eaa29SArthur Chunqi Li VMX_VMCLEAR = 19, 2929d7eaa29SArthur Chunqi Li VMX_VMLAUNCH = 20, 2939d7eaa29SArthur Chunqi Li VMX_VMPTRLD = 21, 2949d7eaa29SArthur Chunqi Li VMX_VMPTRST = 22, 2959d7eaa29SArthur Chunqi Li VMX_VMREAD = 23, 2969d7eaa29SArthur Chunqi Li VMX_VMRESUME = 24, 2979d7eaa29SArthur Chunqi Li VMX_VMWRITE = 25, 2989d7eaa29SArthur Chunqi Li VMX_VMXOFF = 26, 2999d7eaa29SArthur Chunqi Li VMX_VMXON = 27, 3009d7eaa29SArthur Chunqi Li VMX_CR = 28, 3019d7eaa29SArthur Chunqi Li VMX_DR = 29, 3029d7eaa29SArthur Chunqi Li VMX_IO = 30, 3039d7eaa29SArthur Chunqi Li VMX_RDMSR = 31, 3049d7eaa29SArthur Chunqi Li VMX_WRMSR = 32, 3059d7eaa29SArthur Chunqi Li VMX_FAIL_STATE = 33, 3069d7eaa29SArthur Chunqi Li VMX_FAIL_MSR = 34, 3079d7eaa29SArthur Chunqi Li VMX_MWAIT = 36, 3089d7eaa29SArthur Chunqi Li VMX_MTF = 37, 3099d7eaa29SArthur Chunqi Li VMX_MONITOR = 39, 3109d7eaa29SArthur Chunqi Li VMX_PAUSE = 40, 3119d7eaa29SArthur Chunqi Li VMX_FAIL_MCHECK = 41, 3129d7eaa29SArthur Chunqi Li VMX_TPR_THRESHOLD = 43, 3139d7eaa29SArthur Chunqi Li VMX_APIC_ACCESS = 44, 3149d7eaa29SArthur Chunqi Li VMX_GDTR_IDTR = 46, 3159d7eaa29SArthur Chunqi Li VMX_LDTR_TR = 47, 3169d7eaa29SArthur Chunqi Li VMX_EPT_VIOLATION = 48, 3179d7eaa29SArthur Chunqi Li VMX_EPT_MISCONFIG = 49, 3189d7eaa29SArthur Chunqi Li VMX_INVEPT = 50, 3199d7eaa29SArthur Chunqi Li VMX_PREEMPT = 52, 3209d7eaa29SArthur Chunqi Li VMX_INVVPID = 53, 3219d7eaa29SArthur Chunqi Li VMX_WBINVD = 54, 3227e207ec1SPeter Feiner VMX_XSETBV = 55, 3237e207ec1SPeter Feiner VMX_APIC_WRITE = 56, 3247e207ec1SPeter Feiner VMX_RDRAND = 57, 3257e207ec1SPeter Feiner VMX_INVPCID = 58, 3267e207ec1SPeter Feiner VMX_VMFUNC = 59, 3277e207ec1SPeter Feiner VMX_RDSEED = 61, 3287e207ec1SPeter Feiner VMX_PML_FULL = 62, 3297e207ec1SPeter Feiner VMX_XSAVES = 63, 3307e207ec1SPeter Feiner VMX_XRSTORS = 64, 3319d7eaa29SArthur Chunqi Li }; 3329d7eaa29SArthur Chunqi Li 3339d7eaa29SArthur Chunqi Li enum Ctrl_exi { 334dc5c01f1SJan Kiszka EXI_SAVE_DBGCTLS = 1UL << 2, 3359d7eaa29SArthur Chunqi Li EXI_HOST_64 = 1UL << 9, 3369d7eaa29SArthur Chunqi Li EXI_LOAD_PERF = 1UL << 12, 3379d7eaa29SArthur Chunqi Li EXI_INTA = 1UL << 15, 338403e2519SArthur Chunqi Li EXI_SAVE_PAT = 1UL << 18, 339403e2519SArthur Chunqi Li EXI_LOAD_PAT = 1UL << 19, 340403e2519SArthur Chunqi Li EXI_SAVE_EFER = 1UL << 20, 3419d7eaa29SArthur Chunqi Li EXI_LOAD_EFER = 1UL << 21, 342f0dfe8ecSArthur Chunqi Li EXI_SAVE_PREEMPT = 1UL << 22, 3439d7eaa29SArthur Chunqi Li }; 3449d7eaa29SArthur Chunqi Li 3459d7eaa29SArthur Chunqi Li enum Ctrl_ent { 346dc5c01f1SJan Kiszka ENT_LOAD_DBGCTLS = 1UL << 2, 3479d7eaa29SArthur Chunqi Li ENT_GUEST_64 = 1UL << 9, 348403e2519SArthur Chunqi Li ENT_LOAD_PAT = 1UL << 14, 3499d7eaa29SArthur Chunqi Li ENT_LOAD_EFER = 1UL << 15, 3509d7eaa29SArthur Chunqi Li }; 3519d7eaa29SArthur Chunqi Li 3529d7eaa29SArthur Chunqi Li enum Ctrl_pin { 3539d7eaa29SArthur Chunqi Li PIN_EXTINT = 1ul << 0, 3549d7eaa29SArthur Chunqi Li PIN_NMI = 1ul << 3, 3559d7eaa29SArthur Chunqi Li PIN_VIRT_NMI = 1ul << 5, 356f0dfe8ecSArthur Chunqi Li PIN_PREEMPT = 1ul << 6, 3579d7eaa29SArthur Chunqi Li }; 3589d7eaa29SArthur Chunqi Li 3599d7eaa29SArthur Chunqi Li enum Ctrl0 { 3609d7eaa29SArthur Chunqi Li CPU_INTR_WINDOW = 1ul << 2, 3619d7eaa29SArthur Chunqi Li CPU_HLT = 1ul << 7, 3629d7eaa29SArthur Chunqi Li CPU_INVLPG = 1ul << 9, 3636eb44827SArthur Chunqi Li CPU_MWAIT = 1ul << 10, 3646eb44827SArthur Chunqi Li CPU_RDPMC = 1ul << 11, 3656eb44827SArthur Chunqi Li CPU_RDTSC = 1ul << 12, 3669d7eaa29SArthur Chunqi Li CPU_CR3_LOAD = 1ul << 15, 3679d7eaa29SArthur Chunqi Li CPU_CR3_STORE = 1ul << 16, 368f0dc549aSJan Kiszka CPU_CR8_LOAD = 1ul << 19, 369f0dc549aSJan Kiszka CPU_CR8_STORE = 1ul << 20, 3709d7eaa29SArthur Chunqi Li CPU_TPR_SHADOW = 1ul << 21, 3719d7eaa29SArthur Chunqi Li CPU_NMI_WINDOW = 1ul << 22, 3729d7eaa29SArthur Chunqi Li CPU_IO = 1ul << 24, 3739d7eaa29SArthur Chunqi Li CPU_IO_BITMAP = 1ul << 25, 3742f375fa7SArthur Chunqi Li CPU_MSR_BITMAP = 1ul << 28, 3756eb44827SArthur Chunqi Li CPU_MONITOR = 1ul << 29, 3766eb44827SArthur Chunqi Li CPU_PAUSE = 1ul << 30, 3779d7eaa29SArthur Chunqi Li CPU_SECONDARY = 1ul << 31, 3789d7eaa29SArthur Chunqi Li }; 3799d7eaa29SArthur Chunqi Li 3809d7eaa29SArthur Chunqi Li enum Ctrl1 { 3819d7eaa29SArthur Chunqi Li CPU_EPT = 1ul << 1, 382a3418310SPaolo Bonzini CPU_DESC_TABLE = 1ul << 2, 383da22b1d1SPaolo Bonzini CPU_RDTSCP = 1ul << 3, 3849d7eaa29SArthur Chunqi Li CPU_VPID = 1ul << 5, 3859d7eaa29SArthur Chunqi Li CPU_URG = 1ul << 7, 3866eb44827SArthur Chunqi Li CPU_WBINVD = 1ul << 6, 3876eb44827SArthur Chunqi Li CPU_RDRAND = 1ul << 11, 3889d7eaa29SArthur Chunqi Li }; 3899d7eaa29SArthur Chunqi Li 3901bde9127SJim Mattson enum Intr_type { 3911bde9127SJim Mattson VMX_INTR_TYPE_EXT_INTR = 0, 3921bde9127SJim Mattson VMX_INTR_TYPE_NMI_INTR = 2, 3931bde9127SJim Mattson VMX_INTR_TYPE_HARD_EXCEPTION = 3, 3941bde9127SJim Mattson VMX_INTR_TYPE_SOFT_INTR = 4, 3951bde9127SJim Mattson VMX_INTR_TYPE_SOFT_EXCEPTION = 6, 3961bde9127SJim Mattson }; 3971bde9127SJim Mattson 3981bde9127SJim Mattson /* 3991bde9127SJim Mattson * Interruption-information format 4001bde9127SJim Mattson */ 4011bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ 4021bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ 4031bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ 4041bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK 0x1000 /* 12 */ 4051bde9127SJim Mattson #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ 4061bde9127SJim Mattson 4071bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT 8 4081bde9127SJim Mattson 409799a84f8SGanShun /* 410799a84f8SGanShun * VM-instruction error numbers 411799a84f8SGanShun */ 412799a84f8SGanShun enum vm_instruction_error_number { 413799a84f8SGanShun VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1, 414799a84f8SGanShun VMXERR_VMCLEAR_INVALID_ADDRESS = 2, 415799a84f8SGanShun VMXERR_VMCLEAR_VMXON_POINTER = 3, 416799a84f8SGanShun VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4, 417799a84f8SGanShun VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5, 418799a84f8SGanShun VMXERR_VMRESUME_AFTER_VMXOFF = 6, 419799a84f8SGanShun VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7, 420799a84f8SGanShun VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8, 421799a84f8SGanShun VMXERR_VMPTRLD_INVALID_ADDRESS = 9, 422799a84f8SGanShun VMXERR_VMPTRLD_VMXON_POINTER = 10, 423799a84f8SGanShun VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11, 424799a84f8SGanShun VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12, 425799a84f8SGanShun VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13, 426799a84f8SGanShun VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15, 427799a84f8SGanShun VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16, 428799a84f8SGanShun VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17, 429799a84f8SGanShun VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18, 430799a84f8SGanShun VMXERR_VMCALL_NONCLEAR_VMCS = 19, 431799a84f8SGanShun VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20, 432799a84f8SGanShun VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22, 433799a84f8SGanShun VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23, 434799a84f8SGanShun VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24, 435799a84f8SGanShun VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25, 436799a84f8SGanShun VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26, 437799a84f8SGanShun VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28, 438799a84f8SGanShun }; 439799a84f8SGanShun 4409d7eaa29SArthur Chunqi Li #define SAVE_GPR \ 4419d7eaa29SArthur Chunqi Li "xchg %rax, regs\n\t" \ 4429d7eaa29SArthur Chunqi Li "xchg %rbx, regs+0x8\n\t" \ 4439d7eaa29SArthur Chunqi Li "xchg %rcx, regs+0x10\n\t" \ 4449d7eaa29SArthur Chunqi Li "xchg %rdx, regs+0x18\n\t" \ 4459d7eaa29SArthur Chunqi Li "xchg %rbp, regs+0x28\n\t" \ 4469d7eaa29SArthur Chunqi Li "xchg %rsi, regs+0x30\n\t" \ 4479d7eaa29SArthur Chunqi Li "xchg %rdi, regs+0x38\n\t" \ 4489d7eaa29SArthur Chunqi Li "xchg %r8, regs+0x40\n\t" \ 4499d7eaa29SArthur Chunqi Li "xchg %r9, regs+0x48\n\t" \ 4509d7eaa29SArthur Chunqi Li "xchg %r10, regs+0x50\n\t" \ 4519d7eaa29SArthur Chunqi Li "xchg %r11, regs+0x58\n\t" \ 4529d7eaa29SArthur Chunqi Li "xchg %r12, regs+0x60\n\t" \ 4539d7eaa29SArthur Chunqi Li "xchg %r13, regs+0x68\n\t" \ 4549d7eaa29SArthur Chunqi Li "xchg %r14, regs+0x70\n\t" \ 4559d7eaa29SArthur Chunqi Li "xchg %r15, regs+0x78\n\t" 4569d7eaa29SArthur Chunqi Li 4579d7eaa29SArthur Chunqi Li #define LOAD_GPR SAVE_GPR 4589d7eaa29SArthur Chunqi Li 4599d7eaa29SArthur Chunqi Li #define SAVE_GPR_C \ 4609d7eaa29SArthur Chunqi Li "xchg %%rax, regs\n\t" \ 4619d7eaa29SArthur Chunqi Li "xchg %%rbx, regs+0x8\n\t" \ 4629d7eaa29SArthur Chunqi Li "xchg %%rcx, regs+0x10\n\t" \ 4639d7eaa29SArthur Chunqi Li "xchg %%rdx, regs+0x18\n\t" \ 4649d7eaa29SArthur Chunqi Li "xchg %%rbp, regs+0x28\n\t" \ 4659d7eaa29SArthur Chunqi Li "xchg %%rsi, regs+0x30\n\t" \ 4669d7eaa29SArthur Chunqi Li "xchg %%rdi, regs+0x38\n\t" \ 4679d7eaa29SArthur Chunqi Li "xchg %%r8, regs+0x40\n\t" \ 4689d7eaa29SArthur Chunqi Li "xchg %%r9, regs+0x48\n\t" \ 4699d7eaa29SArthur Chunqi Li "xchg %%r10, regs+0x50\n\t" \ 4709d7eaa29SArthur Chunqi Li "xchg %%r11, regs+0x58\n\t" \ 4719d7eaa29SArthur Chunqi Li "xchg %%r12, regs+0x60\n\t" \ 4729d7eaa29SArthur Chunqi Li "xchg %%r13, regs+0x68\n\t" \ 4739d7eaa29SArthur Chunqi Li "xchg %%r14, regs+0x70\n\t" \ 4749d7eaa29SArthur Chunqi Li "xchg %%r15, regs+0x78\n\t" 4759d7eaa29SArthur Chunqi Li 4769d7eaa29SArthur Chunqi Li #define LOAD_GPR_C SAVE_GPR_C 4779d7eaa29SArthur Chunqi Li 4789d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK 0x7 47934819aceSArthur Chunqi Li #define _VMX_IO_BYTE 0 48034819aceSArthur Chunqi Li #define _VMX_IO_WORD 1 4819d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG 3 4829d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK (1ul << 3) 4839d7eaa29SArthur Chunqi Li #define VMX_IO_IN (1ul << 3) 4849d7eaa29SArthur Chunqi Li #define VMX_IO_OUT 0 4859d7eaa29SArthur Chunqi Li #define VMX_IO_STRING (1ul << 4) 4869d7eaa29SArthur Chunqi Li #define VMX_IO_REP (1ul << 5) 48734819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM (1ul << 6) 4889d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK 0xFFFF0000 4899d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT 16 4909d7eaa29SArthur Chunqi Li 491c592c151SJan Kiszka #define VMX_TEST_START 0 4929d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT 1 4939d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT 2 4949d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME 3 495794c67a9SPeter Feiner #define VMX_TEST_VMABORT 4 496794c67a9SPeter Feiner #define VMX_TEST_VMSKIP 5 4979d7eaa29SArthur Chunqi Li 4989d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT (1ul << 12) 4999d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK 0xFFF 5009d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT 0x1 501794c67a9SPeter Feiner #define HYPERCALL_VMABORT 0x2 502794c67a9SPeter Feiner #define HYPERCALL_VMSKIP 0x3 5039d7eaa29SArthur Chunqi Li 5046884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT 3ul 5056884af61SArthur Chunqi Li #define EPTP_AD_FLAG (1ul << 6) 5066884af61SArthur Chunqi Li 5076884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC 0ul 5086884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC 1ul 5096884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT 4ul 5106884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP 5ul 5116884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB 6ul 5126884af61SArthur Chunqi Li 5136884af61SArthur Chunqi Li #define EPT_RA 1ul 5146884af61SArthur Chunqi Li #define EPT_WA 2ul 5156884af61SArthur Chunqi Li #define EPT_EA 4ul 5166884af61SArthur Chunqi Li #define EPT_PRESENT (EPT_RA | EPT_WA | EPT_EA) 5176884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG (1ul << 8) 5186884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG (1ul << 9) 5196884af61SArthur Chunqi Li #define EPT_LARGE_PAGE (1ul << 7) 5206884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT 3ul 5216884af61SArthur Chunqi Li #define EPT_IGNORE_PAT (1ul << 6) 5226884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE (1ull << 63) 5236884af61SArthur Chunqi Li 5246884af61SArthur Chunqi Li #define EPT_CAP_WT 1ull 5256884af61SArthur Chunqi Li #define EPT_CAP_PWL4 (1ull << 6) 5266884af61SArthur Chunqi Li #define EPT_CAP_UC (1ull << 8) 5276884af61SArthur Chunqi Li #define EPT_CAP_WB (1ull << 14) 5286884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE (1ull << 16) 5296884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE (1ull << 17) 5306884af61SArthur Chunqi Li #define EPT_CAP_INVEPT (1ull << 20) 5316884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE (1ull << 25) 5326884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL (1ull << 26) 5336884af61SArthur Chunqi Li #define EPT_CAP_AD_FLAG (1ull << 21) 534b093c6ceSWanpeng Li #define VPID_CAP_INVVPID (1ull << 32) 535b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_SINGLE (1ull << 41) 536b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL (1ull << 42) 5376884af61SArthur Chunqi Li 5386884af61SArthur Chunqi Li #define PAGE_SIZE_2M (512 * PAGE_SIZE) 5396884af61SArthur Chunqi Li #define PAGE_SIZE_1G (512 * PAGE_SIZE_2M) 5406884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL 4 5416884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH 9 5426884af61SArthur Chunqi Li #define EPT_PGDIR_MASK 511 54369c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES (1 << EPT_PGDIR_WIDTH) 544a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level) (((level)-1) * EPT_PGDIR_WIDTH + 12) 54500b5c590SPeter Feiner #define EPT_ADDR_MASK GENMASK_ULL(51, 12) 54604b0e0f3SJan Kiszka #define PAGE_MASK_2M (~(PAGE_SIZE_2M-1)) 5476884af61SArthur Chunqi Li 5486884af61SArthur Chunqi Li #define EPT_VLT_RD 1 5496884af61SArthur Chunqi Li #define EPT_VLT_WR (1 << 1) 5506884af61SArthur Chunqi Li #define EPT_VLT_FETCH (1 << 2) 5516884af61SArthur Chunqi Li #define EPT_VLT_PERM_RD (1 << 3) 5526884af61SArthur Chunqi Li #define EPT_VLT_PERM_WR (1 << 4) 5536884af61SArthur Chunqi Li #define EPT_VLT_PERM_EX (1 << 5) 5546884af61SArthur Chunqi Li #define EPT_VLT_LADDR_VLD (1 << 7) 5556884af61SArthur Chunqi Li #define EPT_VLT_PADDR (1 << 8) 5566884af61SArthur Chunqi Li 5576884af61SArthur Chunqi Li #define MAGIC_VAL_1 0x12345678ul 5586884af61SArthur Chunqi Li #define MAGIC_VAL_2 0x87654321ul 5596884af61SArthur Chunqi Li #define MAGIC_VAL_3 0xfffffffful 5606884af61SArthur Chunqi Li 5616884af61SArthur Chunqi Li #define INVEPT_SINGLE 1 5626884af61SArthur Chunqi Li #define INVEPT_GLOBAL 2 5633ee34093SArthur Chunqi Li 5640a943608SPaolo Bonzini #define INVVPID_SINGLE_ADDRESS 0 565b093c6ceSWanpeng Li #define INVVPID_SINGLE 1 566b093c6ceSWanpeng Li #define INVVPID_ALL 2 567b093c6ceSWanpeng Li 56817ba0dd0SJan Kiszka #define ACTV_ACTIVE 0 56917ba0dd0SJan Kiszka #define ACTV_HLT 1 57017ba0dd0SJan Kiszka 5713ee34093SArthur Chunqi Li extern struct regs regs; 5723ee34093SArthur Chunqi Li 5733ee34093SArthur Chunqi Li extern union vmx_basic basic; 5745f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev; 5755f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2]; 5765f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev; 5775f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev; 5783ee34093SArthur Chunqi Li extern union vmx_ept_vpid ept_vpid; 5793ee34093SArthur Chunqi Li 580ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s); 581ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void); 582ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void); 583ffb1a9e0SJan Kiszka 584ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs) 585ecd5b431SDavid Matlack { 586ecd5b431SDavid Matlack bool ret; 587ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 588ecd5b431SDavid Matlack 589ecd5b431SDavid Matlack asm volatile ("push %1; popf; vmptrld %2; setbe %0" 590ecd5b431SDavid Matlack : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 591ecd5b431SDavid Matlack return ret; 592ecd5b431SDavid Matlack } 593ecd5b431SDavid Matlack 5949d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs) 5959d7eaa29SArthur Chunqi Li { 5969d7eaa29SArthur Chunqi Li bool ret; 597a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 598a739f560SBandan Das 599a739f560SBandan Das asm volatile ("push %1; popf; vmclear %2; setbe %0" 600a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 6019d7eaa29SArthur Chunqi Li return ret; 6029d7eaa29SArthur Chunqi Li } 6039d7eaa29SArthur Chunqi Li 6049d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc) 6059d7eaa29SArthur Chunqi Li { 6069d7eaa29SArthur Chunqi Li u64 val; 6079d7eaa29SArthur Chunqi Li asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc"); 6089d7eaa29SArthur Chunqi Li return val; 6099d7eaa29SArthur Chunqi Li } 6109d7eaa29SArthur Chunqi Li 611ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value) 612ecd5b431SDavid Matlack { 613ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 614ecd5b431SDavid Matlack u64 encoding = enc; 615ecd5b431SDavid Matlack u64 val; 616ecd5b431SDavid Matlack 617ecd5b431SDavid Matlack asm volatile ("shl $8, %%rax;" 618ecd5b431SDavid Matlack "sahf;" 619ecd5b431SDavid Matlack "vmread %[encoding], %[val];" 620ecd5b431SDavid Matlack "lahf;" 621ecd5b431SDavid Matlack "shr $8, %%rax" 622ecd5b431SDavid Matlack : /* output */ [val]"=rm"(val), "+a"(rflags) 623ecd5b431SDavid Matlack : /* input */ [encoding]"r"(encoding) 624ecd5b431SDavid Matlack : /* clobber */ "cc"); 625ecd5b431SDavid Matlack 626ecd5b431SDavid Matlack *value = val; 627ecd5b431SDavid Matlack return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF); 628ecd5b431SDavid Matlack } 629ecd5b431SDavid Matlack 6309d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val) 6319d7eaa29SArthur Chunqi Li { 6329d7eaa29SArthur Chunqi Li bool ret; 6339d7eaa29SArthur Chunqi Li asm volatile ("vmwrite %1, %2; setbe %0" 6349d7eaa29SArthur Chunqi Li : "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc"); 6359d7eaa29SArthur Chunqi Li return ret; 6369d7eaa29SArthur Chunqi Li } 6379d7eaa29SArthur Chunqi Li 6389d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs) 6399d7eaa29SArthur Chunqi Li { 6409d7eaa29SArthur Chunqi Li bool ret; 641a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6429d7eaa29SArthur Chunqi Li 643a739f560SBandan Das asm volatile ("push %1; popf; vmptrst %2; setbe %0" 644a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (*vmcs) : "cc"); 6459d7eaa29SArthur Chunqi Li return ret; 6469d7eaa29SArthur Chunqi Li } 6479d7eaa29SArthur Chunqi Li 648fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp) 6496884af61SArthur Chunqi Li { 650fdcf8725SPaolo Bonzini bool ret; 651fdcf8725SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 652fdcf8725SPaolo Bonzini 6536884af61SArthur Chunqi Li struct { 6546884af61SArthur Chunqi Li u64 eptp, gpa; 6556884af61SArthur Chunqi Li } operand = {eptp, 0}; 656fdcf8725SPaolo Bonzini asm volatile("push %1; popf; invept %2, %3; setbe %0" 657fdcf8725SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 658fdcf8725SPaolo Bonzini return ret; 6596884af61SArthur Chunqi Li } 6606884af61SArthur Chunqi Li 6610a943608SPaolo Bonzini static inline bool invvpid(unsigned long type, u16 vpid, u64 gva) 662b093c6ceSWanpeng Li { 6630a943608SPaolo Bonzini bool ret; 6640a943608SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6650a943608SPaolo Bonzini 666b093c6ceSWanpeng Li struct { 667b093c6ceSWanpeng Li u64 vpid : 16; 668b093c6ceSWanpeng Li u64 rsvd : 48; 669b093c6ceSWanpeng Li u64 gva; 670b093c6ceSWanpeng Li } operand = {vpid, 0, gva}; 6710a943608SPaolo Bonzini asm volatile("push %1; popf; invvpid %2, %3; setbe %0" 6720a943608SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 6730a943608SPaolo Bonzini return ret; 674b093c6ceSWanpeng Li } 675b093c6ceSWanpeng Li 6767e207ec1SPeter Feiner const char *exit_reason_description(u64 reason); 6773ee34093SArthur Chunqi Li void print_vmexit_info(); 6783b50efe3SPeter Feiner void print_vmentry_failure_info(struct vmentry_failure *failure); 6792f888fccSBandan Das void ept_sync(int type, u64 eptp); 680b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid); 6816884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level, 6826884af61SArthur Chunqi Li unsigned long guest_addr, unsigned long pte, 6836884af61SArthur Chunqi Li unsigned long *pt_page); 6846884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys, 6856884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 6866884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys, 6876884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 6886884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys, 6896884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 690b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 6916884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm); 6926884af61SArthur Chunqi Li unsigned long get_ept_pte(unsigned long *pml4, 6936884af61SArthur Chunqi Li unsigned long guest_addr, int level); 694dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 6956884af61SArthur Chunqi Li int level, u64 pte_val); 696521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 697521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 698521820dbSPaolo Bonzini int expected_pt_ad); 699521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 700521820dbSPaolo Bonzini unsigned long guest_addr); 7013ee34093SArthur Chunqi Li 702*8ab53b95SPeter Feiner bool ept_2m_supported(void); 703*8ab53b95SPeter Feiner bool ept_1g_supported(void); 704*8ab53b95SPeter Feiner bool ept_huge_pages_supported(int level); 705*8ab53b95SPeter Feiner bool ept_execute_only_supported(void); 706*8ab53b95SPeter Feiner bool ept_ad_bits_supported(void); 707*8ab53b95SPeter Feiner 708794c67a9SPeter Feiner void enter_guest(void); 709794c67a9SPeter Feiner 710794c67a9SPeter Feiner typedef void (*test_guest_func)(void); 711794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data); 712794c67a9SPeter Feiner void test_set_guest(test_guest_func func); 713794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data); 714794c67a9SPeter Feiner void test_skip(const char *msg); 715794c67a9SPeter Feiner 716794c67a9SPeter Feiner void __abort_test(void); 717794c67a9SPeter Feiner 718794c67a9SPeter Feiner #define TEST_ASSERT(cond) \ 719794c67a9SPeter Feiner do { \ 720794c67a9SPeter Feiner if (!(cond)) { \ 721794c67a9SPeter Feiner report("%s:%d: Assertion failed: %s", 0, \ 722794c67a9SPeter Feiner __FILE__, __LINE__, #cond); \ 723794c67a9SPeter Feiner dump_stack(); \ 724794c67a9SPeter Feiner __abort_test(); \ 725794c67a9SPeter Feiner } \ 726794c67a9SPeter Feiner } while (0) 727794c67a9SPeter Feiner 728794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \ 729794c67a9SPeter Feiner do { \ 730794c67a9SPeter Feiner if (!(cond)) { \ 731794c67a9SPeter Feiner report("%s:%d: Assertion failed: %s\n" fmt, 0, \ 732794c67a9SPeter Feiner __FILE__, __LINE__, #cond, ##args); \ 733794c67a9SPeter Feiner dump_stack(); \ 734794c67a9SPeter Feiner __abort_test(); \ 735794c67a9SPeter Feiner } \ 736794c67a9SPeter Feiner } while (0) 737794c67a9SPeter Feiner 738794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \ 739794c67a9SPeter Feiner do { \ 740794c67a9SPeter Feiner typeof(a) _a = a; \ 741794c67a9SPeter Feiner typeof(b) _b = b; \ 742794c67a9SPeter Feiner if (_a != _b) { \ 743794c67a9SPeter Feiner char _bin_a[BINSTR_SZ]; \ 744794c67a9SPeter Feiner char _bin_b[BINSTR_SZ]; \ 745794c67a9SPeter Feiner binstr(_a, _bin_a); \ 746794c67a9SPeter Feiner binstr(_b, _bin_b); \ 747794c67a9SPeter Feiner report("%s:%d: %s failed: (%s) == (%s)\n" \ 748794c67a9SPeter Feiner "\tLHS: 0x%016lx - %s - %lu\n" \ 749794c67a9SPeter Feiner "\tRHS: 0x%016lx - %s - %lu%s" fmt, 0, \ 750794c67a9SPeter Feiner __FILE__, __LINE__, \ 751794c67a9SPeter Feiner assertion ? "Assertion" : "Expectation", a_str, b_str, \ 752794c67a9SPeter Feiner (unsigned long) _a, _bin_a, (unsigned long) _a, \ 753794c67a9SPeter Feiner (unsigned long) _b, _bin_b, (unsigned long) _b, \ 754794c67a9SPeter Feiner fmt[0] == '\0' ? "" : "\n", ## args); \ 755794c67a9SPeter Feiner dump_stack(); \ 756794c67a9SPeter Feiner if (assertion) \ 757794c67a9SPeter Feiner __abort_test(); \ 758794c67a9SPeter Feiner } \ 759794c67a9SPeter Feiner } while (0) 760794c67a9SPeter Feiner 761794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "") 762794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \ 763794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 1, fmt, ## args) 764794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "") 765794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \ 766794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 0, fmt, ## args) 767794c67a9SPeter Feiner 7689d7eaa29SArthur Chunqi Li #endif 769