xref: /kvm-unit-tests/x86/vmx.h (revision 592cb377db48620178575ca3cf6d9bbca8fb144e)
13ee34093SArthur Chunqi Li #ifndef __VMX_H
23ee34093SArthur Chunqi Li #define __VMX_H
39d7eaa29SArthur Chunqi Li 
49d7eaa29SArthur Chunqi Li #include "libcflat.h"
5a739f560SBandan Das #include "processor.h"
600b5c590SPeter Feiner #include "bitops.h"
71ad15f10SAlexander Gordeev #include "asm/page.h"
8eb151216SJim Mattson #include "asm/io.h"
99d7eaa29SArthur Chunqi Li 
106c0ba6e7SLiran Alon struct vmcs_hdr {
116c0ba6e7SLiran Alon 	u32 revision_id:31;
126c0ba6e7SLiran Alon 	u32 shadow_vmcs:1;
136c0ba6e7SLiran Alon };
146c0ba6e7SLiran Alon 
159d7eaa29SArthur Chunqi Li struct vmcs {
166c0ba6e7SLiran Alon 	struct vmcs_hdr hdr;
179d7eaa29SArthur Chunqi Li 	u32 abort; /* VMX-abort indicator */
189d7eaa29SArthur Chunqi Li 	/* VMCS data */
199d7eaa29SArthur Chunqi Li 	char data[0];
209d7eaa29SArthur Chunqi Li };
219d7eaa29SArthur Chunqi Li 
22aedfd771SJim Mattson struct invvpid_operand {
23aedfd771SJim Mattson 	u64 vpid;
24aedfd771SJim Mattson 	u64 gla;
25aedfd771SJim Mattson };
26aedfd771SJim Mattson 
279d7eaa29SArthur Chunqi Li struct regs {
289d7eaa29SArthur Chunqi Li 	u64 rax;
299d7eaa29SArthur Chunqi Li 	u64 rcx;
309d7eaa29SArthur Chunqi Li 	u64 rdx;
319d7eaa29SArthur Chunqi Li 	u64 rbx;
329d7eaa29SArthur Chunqi Li 	u64 cr2;
339d7eaa29SArthur Chunqi Li 	u64 rbp;
349d7eaa29SArthur Chunqi Li 	u64 rsi;
359d7eaa29SArthur Chunqi Li 	u64 rdi;
369d7eaa29SArthur Chunqi Li 	u64 r8;
379d7eaa29SArthur Chunqi Li 	u64 r9;
389d7eaa29SArthur Chunqi Li 	u64 r10;
399d7eaa29SArthur Chunqi Li 	u64 r11;
409d7eaa29SArthur Chunqi Li 	u64 r12;
419d7eaa29SArthur Chunqi Li 	u64 r13;
429d7eaa29SArthur Chunqi Li 	u64 r14;
439d7eaa29SArthur Chunqi Li 	u64 r15;
449d7eaa29SArthur Chunqi Li 	u64 rflags;
459d7eaa29SArthur Chunqi Li };
469d7eaa29SArthur Chunqi Li 
47e0e2af90SSean Christopherson union exit_reason {
480e0ea94bSSean Christopherson 	struct {
490e0ea94bSSean Christopherson 		u32	basic			: 16;
500e0ea94bSSean Christopherson 		u32	reserved16		: 1;
510e0ea94bSSean Christopherson 		u32	reserved17		: 1;
520e0ea94bSSean Christopherson 		u32	reserved18		: 1;
530e0ea94bSSean Christopherson 		u32	reserved19		: 1;
540e0ea94bSSean Christopherson 		u32	reserved20		: 1;
550e0ea94bSSean Christopherson 		u32	reserved21		: 1;
560e0ea94bSSean Christopherson 		u32	reserved22		: 1;
570e0ea94bSSean Christopherson 		u32	reserved23		: 1;
580e0ea94bSSean Christopherson 		u32	reserved24		: 1;
590e0ea94bSSean Christopherson 		u32	reserved25		: 1;
600e0ea94bSSean Christopherson 		u32	reserved26		: 1;
610e0ea94bSSean Christopherson 		u32	enclave_mode		: 1;
620e0ea94bSSean Christopherson 		u32	smi_pending_mtf		: 1;
630e0ea94bSSean Christopherson 		u32	smi_from_vmx_root	: 1;
640e0ea94bSSean Christopherson 		u32	reserved30		: 1;
650e0ea94bSSean Christopherson 		u32	failed_vmentry		: 1;
660e0ea94bSSean Christopherson 	};
670e0ea94bSSean Christopherson 	u32 full;
68e0e2af90SSean Christopherson };
69e0e2af90SSean Christopherson 
70e0e2af90SSean Christopherson struct vmentry_result {
71e0e2af90SSean Christopherson 	/* Instruction mnemonic (for convenience). */
72e0e2af90SSean Christopherson 	const char *instr;
73e0e2af90SSean Christopherson 	/* Did the test attempt vmlaunch or vmresume? */
74e0e2af90SSean Christopherson 	bool vmlaunch;
75e0e2af90SSean Christopherson 	/* Did the instruction VM-Fail? */
76e0e2af90SSean Christopherson 	bool vm_fail;
77e0e2af90SSean Christopherson 	/* Did the VM-Entry fully enter the guest? */
78e0e2af90SSean Christopherson 	bool entered;
79e0e2af90SSean Christopherson 	/* VM-Exit reason, valid iff !vm_fail */
80e0e2af90SSean Christopherson 	union exit_reason exit_reason;
813b50efe3SPeter Feiner 	/* Contents of [re]flags after failed entry. */
823b50efe3SPeter Feiner 	unsigned long flags;
833b50efe3SPeter Feiner };
843b50efe3SPeter Feiner 
859d7eaa29SArthur Chunqi Li struct vmx_test {
869d7eaa29SArthur Chunqi Li 	const char *name;
87c592c151SJan Kiszka 	int (*init)(struct vmcs *vmcs);
887db17e21SThomas Huth 	void (*guest_main)(void);
89e0e2af90SSean Christopherson 	int (*exit_handler)(union exit_reason exit_reason);
909d7eaa29SArthur Chunqi Li 	void (*syscall_handler)(u64 syscall_no);
919d7eaa29SArthur Chunqi Li 	struct regs guest_regs;
920e0ea94bSSean Christopherson 	int (*entry_failure_handler)(struct vmentry_result *result);
939d7eaa29SArthur Chunqi Li 	struct vmcs *vmcs;
949d7eaa29SArthur Chunqi Li 	int exits;
95794c67a9SPeter Feiner 	/* Alternative test interface. */
96794c67a9SPeter Feiner 	void (*v2)(void);
979d7eaa29SArthur Chunqi Li };
989d7eaa29SArthur Chunqi Li 
993ee34093SArthur Chunqi Li union vmx_basic {
1009d7eaa29SArthur Chunqi Li 	u64 val;
1019d7eaa29SArthur Chunqi Li 	struct {
1029d7eaa29SArthur Chunqi Li 		u32 revision;
1039d7eaa29SArthur Chunqi Li 		u32	size:13,
10469c8d31cSJan Kiszka 			reserved1: 3,
1059d7eaa29SArthur Chunqi Li 			width:1,
1069d7eaa29SArthur Chunqi Li 			dual:1,
1079d7eaa29SArthur Chunqi Li 			type:4,
1089d7eaa29SArthur Chunqi Li 			insouts:1,
10969c8d31cSJan Kiszka 			ctrl:1,
11069c8d31cSJan Kiszka 			reserved2:8;
1119d7eaa29SArthur Chunqi Li 	};
1123ee34093SArthur Chunqi Li };
1139d7eaa29SArthur Chunqi Li 
1145f18e779SJan Kiszka union vmx_ctrl_msr {
1159d7eaa29SArthur Chunqi Li 	u64 val;
1169d7eaa29SArthur Chunqi Li 	struct {
1179d7eaa29SArthur Chunqi Li 		u32 set, clr;
1189d7eaa29SArthur Chunqi Li 	};
1193ee34093SArthur Chunqi Li };
1209d7eaa29SArthur Chunqi Li 
121b49a1a6dSJim Mattson union vmx_misc {
122b49a1a6dSJim Mattson 	u64 val;
123b49a1a6dSJim Mattson 	struct {
124b49a1a6dSJim Mattson 		u32 pt_bit:5,
125b49a1a6dSJim Mattson 		    stores_lma:1,
126b49a1a6dSJim Mattson 		    act_hlt:1,
127b49a1a6dSJim Mattson 		    act_shutdown:1,
128b49a1a6dSJim Mattson 		    act_wfsipi:1,
129b49a1a6dSJim Mattson 		    :5,
130b49a1a6dSJim Mattson 		    vmx_pt:1,
131b49a1a6dSJim Mattson 		    smm_smbase:1,
132b49a1a6dSJim Mattson 		    cr3_targets:9,
133b49a1a6dSJim Mattson 		    msr_list_size:3,
134b49a1a6dSJim Mattson 		    smm_mon_ctl:1,
135b49a1a6dSJim Mattson 		    vmwrite_any:1,
136b49a1a6dSJim Mattson 		    inject_len0:1,
137b49a1a6dSJim Mattson 		    :1;
138b49a1a6dSJim Mattson 		u32 mseg_revision;
139b49a1a6dSJim Mattson 	};
140b49a1a6dSJim Mattson };
141b49a1a6dSJim Mattson 
1423ee34093SArthur Chunqi Li union vmx_ept_vpid {
1439d7eaa29SArthur Chunqi Li 	u64 val;
1449d7eaa29SArthur Chunqi Li 	struct {
1459d7eaa29SArthur Chunqi Li 		u32:16,
1469d7eaa29SArthur Chunqi Li 			super:2,
1479d7eaa29SArthur Chunqi Li 			: 2,
1489d7eaa29SArthur Chunqi Li 			invept:1,
1499d7eaa29SArthur Chunqi Li 			: 11;
1509d7eaa29SArthur Chunqi Li 		u32	invvpid:1;
1519d7eaa29SArthur Chunqi Li 	};
1523ee34093SArthur Chunqi Li };
1539d7eaa29SArthur Chunqi Li 
1549d7eaa29SArthur Chunqi Li enum Encoding {
1559d7eaa29SArthur Chunqi Li 	/* 16-Bit Control Fields */
1569d7eaa29SArthur Chunqi Li 	VPID			= 0x0000ul,
1579d7eaa29SArthur Chunqi Li 	/* Posted-interrupt notification vector */
1589d7eaa29SArthur Chunqi Li 	PINV			= 0x0002ul,
1599d7eaa29SArthur Chunqi Li 	/* EPTP index */
1609d7eaa29SArthur Chunqi Li 	EPTP_IDX		= 0x0004ul,
1619d7eaa29SArthur Chunqi Li 
1629d7eaa29SArthur Chunqi Li 	/* 16-Bit Guest State Fields */
1639d7eaa29SArthur Chunqi Li 	GUEST_SEL_ES		= 0x0800ul,
1649d7eaa29SArthur Chunqi Li 	GUEST_SEL_CS		= 0x0802ul,
1659d7eaa29SArthur Chunqi Li 	GUEST_SEL_SS		= 0x0804ul,
1669d7eaa29SArthur Chunqi Li 	GUEST_SEL_DS		= 0x0806ul,
1679d7eaa29SArthur Chunqi Li 	GUEST_SEL_FS		= 0x0808ul,
1689d7eaa29SArthur Chunqi Li 	GUEST_SEL_GS		= 0x080aul,
1699d7eaa29SArthur Chunqi Li 	GUEST_SEL_LDTR		= 0x080cul,
1709d7eaa29SArthur Chunqi Li 	GUEST_SEL_TR		= 0x080eul,
1719d7eaa29SArthur Chunqi Li 	GUEST_INT_STATUS	= 0x0810ul,
172fa1078e4SBandan Das 	GUEST_PML_INDEX         = 0x0812ul,
1739d7eaa29SArthur Chunqi Li 
1749d7eaa29SArthur Chunqi Li 	/* 16-Bit Host State Fields */
1759d7eaa29SArthur Chunqi Li 	HOST_SEL_ES		= 0x0c00ul,
1769d7eaa29SArthur Chunqi Li 	HOST_SEL_CS		= 0x0c02ul,
1779d7eaa29SArthur Chunqi Li 	HOST_SEL_SS		= 0x0c04ul,
1789d7eaa29SArthur Chunqi Li 	HOST_SEL_DS		= 0x0c06ul,
1799d7eaa29SArthur Chunqi Li 	HOST_SEL_FS		= 0x0c08ul,
1809d7eaa29SArthur Chunqi Li 	HOST_SEL_GS		= 0x0c0aul,
1819d7eaa29SArthur Chunqi Li 	HOST_SEL_TR		= 0x0c0cul,
1829d7eaa29SArthur Chunqi Li 
1839d7eaa29SArthur Chunqi Li 	/* 64-Bit Control Fields */
1849d7eaa29SArthur Chunqi Li 	IO_BITMAP_A		= 0x2000ul,
1859d7eaa29SArthur Chunqi Li 	IO_BITMAP_B		= 0x2002ul,
1869d7eaa29SArthur Chunqi Li 	MSR_BITMAP		= 0x2004ul,
1879d7eaa29SArthur Chunqi Li 	EXIT_MSR_ST_ADDR	= 0x2006ul,
1889d7eaa29SArthur Chunqi Li 	EXIT_MSR_LD_ADDR	= 0x2008ul,
1899d7eaa29SArthur Chunqi Li 	ENTER_MSR_LD_ADDR	= 0x200aul,
1909d7eaa29SArthur Chunqi Li 	VMCS_EXEC_PTR		= 0x200cul,
1919d7eaa29SArthur Chunqi Li 	TSC_OFFSET		= 0x2010ul,
1929d7eaa29SArthur Chunqi Li 	TSC_OFFSET_HI		= 0x2011ul,
1939d7eaa29SArthur Chunqi Li 	APIC_VIRT_ADDR		= 0x2012ul,
1949d7eaa29SArthur Chunqi Li 	APIC_ACCS_ADDR		= 0x2014ul,
195687e54f6SKrish Sadhukhan 	POSTED_INTR_DESC_ADDR	= 0x2016ul,
1969d7eaa29SArthur Chunqi Li 	EPTP			= 0x201aul,
1979d7eaa29SArthur Chunqi Li 	EPTP_HI			= 0x201bul,
19854424396SLiran Alon 	VMREAD_BITMAP           = 0x2026ul,
19954424396SLiran Alon 	VMREAD_BITMAP_HI        = 0x2027ul,
20054424396SLiran Alon 	VMWRITE_BITMAP          = 0x2028ul,
20154424396SLiran Alon 	VMWRITE_BITMAP_HI       = 0x2029ul,
20267fdc49eSArbel Moshe 	EOI_EXIT_BITMAP0	= 0x201cul,
20367fdc49eSArbel Moshe 	EOI_EXIT_BITMAP1	= 0x201eul,
20467fdc49eSArbel Moshe 	EOI_EXIT_BITMAP2	= 0x2020ul,
20567fdc49eSArbel Moshe 	EOI_EXIT_BITMAP3	= 0x2022ul,
206fa1078e4SBandan Das 	PMLADDR                 = 0x200eul,
207fa1078e4SBandan Das 	PMLADDR_HI              = 0x200ful,
208fa1078e4SBandan Das 
2099d7eaa29SArthur Chunqi Li 
2109d7eaa29SArthur Chunqi Li 	/* 64-Bit Readonly Data Field */
2119d7eaa29SArthur Chunqi Li 	INFO_PHYS_ADDR		= 0x2400ul,
2129d7eaa29SArthur Chunqi Li 
2139d7eaa29SArthur Chunqi Li 	/* 64-Bit Guest State */
2149d7eaa29SArthur Chunqi Li 	VMCS_LINK_PTR		= 0x2800ul,
2159d7eaa29SArthur Chunqi Li 	VMCS_LINK_PTR_HI	= 0x2801ul,
2169d7eaa29SArthur Chunqi Li 	GUEST_DEBUGCTL		= 0x2802ul,
2179d7eaa29SArthur Chunqi Li 	GUEST_DEBUGCTL_HI	= 0x2803ul,
2189d7eaa29SArthur Chunqi Li 	GUEST_EFER		= 0x2806ul,
219403e2519SArthur Chunqi Li 	GUEST_PAT		= 0x2804ul,
2209d7eaa29SArthur Chunqi Li 	GUEST_PERF_GLOBAL_CTRL	= 0x2808ul,
2219d7eaa29SArthur Chunqi Li 	GUEST_PDPTE		= 0x280aul,
2228918a489SKrish Sadhukhan 	GUEST_BNDCFGS		= 0x2812ul,
2239d7eaa29SArthur Chunqi Li 
2249d7eaa29SArthur Chunqi Li 	/* 64-Bit Host State */
225403e2519SArthur Chunqi Li 	HOST_PAT		= 0x2c00ul,
2269d7eaa29SArthur Chunqi Li 	HOST_EFER		= 0x2c02ul,
2279d7eaa29SArthur Chunqi Li 	HOST_PERF_GLOBAL_CTRL	= 0x2c04ul,
2289d7eaa29SArthur Chunqi Li 
2299d7eaa29SArthur Chunqi Li 	/* 32-Bit Control Fields */
2309d7eaa29SArthur Chunqi Li 	PIN_CONTROLS		= 0x4000ul,
2319d7eaa29SArthur Chunqi Li 	CPU_EXEC_CTRL0		= 0x4002ul,
2329d7eaa29SArthur Chunqi Li 	EXC_BITMAP		= 0x4004ul,
2339d7eaa29SArthur Chunqi Li 	PF_ERROR_MASK		= 0x4006ul,
2349d7eaa29SArthur Chunqi Li 	PF_ERROR_MATCH		= 0x4008ul,
2359d7eaa29SArthur Chunqi Li 	CR3_TARGET_COUNT	= 0x400aul,
2369d7eaa29SArthur Chunqi Li 	EXI_CONTROLS		= 0x400cul,
2379d7eaa29SArthur Chunqi Li 	EXI_MSR_ST_CNT		= 0x400eul,
2389d7eaa29SArthur Chunqi Li 	EXI_MSR_LD_CNT		= 0x4010ul,
2399d7eaa29SArthur Chunqi Li 	ENT_CONTROLS		= 0x4012ul,
2409d7eaa29SArthur Chunqi Li 	ENT_MSR_LD_CNT		= 0x4014ul,
2419d7eaa29SArthur Chunqi Li 	ENT_INTR_INFO		= 0x4016ul,
2429d7eaa29SArthur Chunqi Li 	ENT_INTR_ERROR		= 0x4018ul,
2439d7eaa29SArthur Chunqi Li 	ENT_INST_LEN		= 0x401aul,
2449d7eaa29SArthur Chunqi Li 	TPR_THRESHOLD		= 0x401cul,
2459d7eaa29SArthur Chunqi Li 	CPU_EXEC_CTRL1		= 0x401eul,
2469d7eaa29SArthur Chunqi Li 
2479d7eaa29SArthur Chunqi Li 	/* 32-Bit R/O Data Fields */
2489d7eaa29SArthur Chunqi Li 	VMX_INST_ERROR		= 0x4400ul,
2499d7eaa29SArthur Chunqi Li 	EXI_REASON		= 0x4402ul,
2509d7eaa29SArthur Chunqi Li 	EXI_INTR_INFO		= 0x4404ul,
2519d7eaa29SArthur Chunqi Li 	EXI_INTR_ERROR		= 0x4406ul,
2529d7eaa29SArthur Chunqi Li 	IDT_VECT_INFO		= 0x4408ul,
2539d7eaa29SArthur Chunqi Li 	IDT_VECT_ERROR		= 0x440aul,
2549d7eaa29SArthur Chunqi Li 	EXI_INST_LEN		= 0x440cul,
2559d7eaa29SArthur Chunqi Li 	EXI_INST_INFO		= 0x440eul,
2569d7eaa29SArthur Chunqi Li 
2579d7eaa29SArthur Chunqi Li 	/* 32-Bit Guest State Fields */
2589d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_ES		= 0x4800ul,
2599d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_CS		= 0x4802ul,
2609d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_SS		= 0x4804ul,
2619d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_DS		= 0x4806ul,
2629d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_FS		= 0x4808ul,
2639d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_GS		= 0x480aul,
2649d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_LDTR	= 0x480cul,
2659d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_TR		= 0x480eul,
2669d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_GDTR	= 0x4810ul,
2679d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_IDTR	= 0x4812ul,
2689d7eaa29SArthur Chunqi Li 	GUEST_AR_ES		= 0x4814ul,
2699d7eaa29SArthur Chunqi Li 	GUEST_AR_CS		= 0x4816ul,
2709d7eaa29SArthur Chunqi Li 	GUEST_AR_SS		= 0x4818ul,
2719d7eaa29SArthur Chunqi Li 	GUEST_AR_DS		= 0x481aul,
2729d7eaa29SArthur Chunqi Li 	GUEST_AR_FS		= 0x481cul,
2739d7eaa29SArthur Chunqi Li 	GUEST_AR_GS		= 0x481eul,
2749d7eaa29SArthur Chunqi Li 	GUEST_AR_LDTR		= 0x4820ul,
2759d7eaa29SArthur Chunqi Li 	GUEST_AR_TR		= 0x4822ul,
2769d7eaa29SArthur Chunqi Li 	GUEST_INTR_STATE	= 0x4824ul,
2779d7eaa29SArthur Chunqi Li 	GUEST_ACTV_STATE	= 0x4826ul,
2789d7eaa29SArthur Chunqi Li 	GUEST_SMBASE		= 0x4828ul,
2799d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_CS	= 0x482aul,
280f0dfe8ecSArthur Chunqi Li 	PREEMPT_TIMER_VALUE	= 0x482eul,
2819d7eaa29SArthur Chunqi Li 
2829d7eaa29SArthur Chunqi Li 	/* 32-Bit Host State Fields */
2839d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_CS	= 0x4c00ul,
2849d7eaa29SArthur Chunqi Li 
2859d7eaa29SArthur Chunqi Li 	/* Natural-Width Control Fields */
2869d7eaa29SArthur Chunqi Li 	CR0_MASK		= 0x6000ul,
2879d7eaa29SArthur Chunqi Li 	CR4_MASK		= 0x6002ul,
2889d7eaa29SArthur Chunqi Li 	CR0_READ_SHADOW		= 0x6004ul,
2899d7eaa29SArthur Chunqi Li 	CR4_READ_SHADOW		= 0x6006ul,
2909d7eaa29SArthur Chunqi Li 	CR3_TARGET_0		= 0x6008ul,
2919d7eaa29SArthur Chunqi Li 	CR3_TARGET_1		= 0x600aul,
2929d7eaa29SArthur Chunqi Li 	CR3_TARGET_2		= 0x600cul,
2939d7eaa29SArthur Chunqi Li 	CR3_TARGET_3		= 0x600eul,
2949d7eaa29SArthur Chunqi Li 
2959d7eaa29SArthur Chunqi Li 	/* Natural-Width R/O Data Fields */
2969d7eaa29SArthur Chunqi Li 	EXI_QUALIFICATION	= 0x6400ul,
2979d7eaa29SArthur Chunqi Li 	IO_RCX			= 0x6402ul,
2989d7eaa29SArthur Chunqi Li 	IO_RSI			= 0x6404ul,
2999d7eaa29SArthur Chunqi Li 	IO_RDI			= 0x6406ul,
3009d7eaa29SArthur Chunqi Li 	IO_RIP			= 0x6408ul,
3019d7eaa29SArthur Chunqi Li 	GUEST_LINEAR_ADDRESS	= 0x640aul,
3029d7eaa29SArthur Chunqi Li 
3039d7eaa29SArthur Chunqi Li 	/* Natural-Width Guest State Fields */
3049d7eaa29SArthur Chunqi Li 	GUEST_CR0		= 0x6800ul,
3059d7eaa29SArthur Chunqi Li 	GUEST_CR3		= 0x6802ul,
3069d7eaa29SArthur Chunqi Li 	GUEST_CR4		= 0x6804ul,
3079d7eaa29SArthur Chunqi Li 	GUEST_BASE_ES		= 0x6806ul,
3089d7eaa29SArthur Chunqi Li 	GUEST_BASE_CS		= 0x6808ul,
3099d7eaa29SArthur Chunqi Li 	GUEST_BASE_SS		= 0x680aul,
3109d7eaa29SArthur Chunqi Li 	GUEST_BASE_DS		= 0x680cul,
3119d7eaa29SArthur Chunqi Li 	GUEST_BASE_FS		= 0x680eul,
3129d7eaa29SArthur Chunqi Li 	GUEST_BASE_GS		= 0x6810ul,
3139d7eaa29SArthur Chunqi Li 	GUEST_BASE_LDTR		= 0x6812ul,
3149d7eaa29SArthur Chunqi Li 	GUEST_BASE_TR		= 0x6814ul,
3159d7eaa29SArthur Chunqi Li 	GUEST_BASE_GDTR		= 0x6816ul,
3169d7eaa29SArthur Chunqi Li 	GUEST_BASE_IDTR		= 0x6818ul,
3179d7eaa29SArthur Chunqi Li 	GUEST_DR7		= 0x681aul,
3189d7eaa29SArthur Chunqi Li 	GUEST_RSP		= 0x681cul,
3199d7eaa29SArthur Chunqi Li 	GUEST_RIP		= 0x681eul,
3209d7eaa29SArthur Chunqi Li 	GUEST_RFLAGS		= 0x6820ul,
3219d7eaa29SArthur Chunqi Li 	GUEST_PENDING_DEBUG	= 0x6822ul,
3229d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_ESP	= 0x6824ul,
3239d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_EIP	= 0x6826ul,
3249d7eaa29SArthur Chunqi Li 
3259d7eaa29SArthur Chunqi Li 	/* Natural-Width Host State Fields */
3269d7eaa29SArthur Chunqi Li 	HOST_CR0		= 0x6c00ul,
3279d7eaa29SArthur Chunqi Li 	HOST_CR3		= 0x6c02ul,
3289d7eaa29SArthur Chunqi Li 	HOST_CR4		= 0x6c04ul,
3299d7eaa29SArthur Chunqi Li 	HOST_BASE_FS		= 0x6c06ul,
3309d7eaa29SArthur Chunqi Li 	HOST_BASE_GS		= 0x6c08ul,
3319d7eaa29SArthur Chunqi Li 	HOST_BASE_TR		= 0x6c0aul,
3329d7eaa29SArthur Chunqi Li 	HOST_BASE_GDTR		= 0x6c0cul,
3339d7eaa29SArthur Chunqi Li 	HOST_BASE_IDTR		= 0x6c0eul,
3349d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_ESP	= 0x6c10ul,
3359d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_EIP	= 0x6c12ul,
3369d7eaa29SArthur Chunqi Li 	HOST_RSP		= 0x6c14ul,
3379d7eaa29SArthur Chunqi Li 	HOST_RIP		= 0x6c16ul
3389d7eaa29SArthur Chunqi Li };
3399d7eaa29SArthur Chunqi Li 
3403b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE	(1ul << 31)
3413b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS		(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \
3423b50efe3SPeter Feiner 				 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF)
3433b50efe3SPeter Feiner 
3449d7eaa29SArthur Chunqi Li enum Reason {
3459d7eaa29SArthur Chunqi Li 	VMX_EXC_NMI		= 0,
3469d7eaa29SArthur Chunqi Li 	VMX_EXTINT		= 1,
3479d7eaa29SArthur Chunqi Li 	VMX_TRIPLE_FAULT	= 2,
3489d7eaa29SArthur Chunqi Li 	VMX_INIT		= 3,
3499d7eaa29SArthur Chunqi Li 	VMX_SIPI		= 4,
3509d7eaa29SArthur Chunqi Li 	VMX_SMI_IO		= 5,
3519d7eaa29SArthur Chunqi Li 	VMX_SMI_OTHER		= 6,
3529d7eaa29SArthur Chunqi Li 	VMX_INTR_WINDOW		= 7,
3539d7eaa29SArthur Chunqi Li 	VMX_NMI_WINDOW		= 8,
3549d7eaa29SArthur Chunqi Li 	VMX_TASK_SWITCH		= 9,
3559d7eaa29SArthur Chunqi Li 	VMX_CPUID		= 10,
3569d7eaa29SArthur Chunqi Li 	VMX_GETSEC		= 11,
3579d7eaa29SArthur Chunqi Li 	VMX_HLT			= 12,
3589d7eaa29SArthur Chunqi Li 	VMX_INVD		= 13,
3599d7eaa29SArthur Chunqi Li 	VMX_INVLPG		= 14,
3609d7eaa29SArthur Chunqi Li 	VMX_RDPMC		= 15,
3619d7eaa29SArthur Chunqi Li 	VMX_RDTSC		= 16,
3629d7eaa29SArthur Chunqi Li 	VMX_RSM			= 17,
3639d7eaa29SArthur Chunqi Li 	VMX_VMCALL		= 18,
3649d7eaa29SArthur Chunqi Li 	VMX_VMCLEAR		= 19,
3659d7eaa29SArthur Chunqi Li 	VMX_VMLAUNCH		= 20,
3669d7eaa29SArthur Chunqi Li 	VMX_VMPTRLD		= 21,
3679d7eaa29SArthur Chunqi Li 	VMX_VMPTRST		= 22,
3689d7eaa29SArthur Chunqi Li 	VMX_VMREAD		= 23,
3699d7eaa29SArthur Chunqi Li 	VMX_VMRESUME		= 24,
3709d7eaa29SArthur Chunqi Li 	VMX_VMWRITE		= 25,
3719d7eaa29SArthur Chunqi Li 	VMX_VMXOFF		= 26,
3729d7eaa29SArthur Chunqi Li 	VMX_VMXON		= 27,
3739d7eaa29SArthur Chunqi Li 	VMX_CR			= 28,
3749d7eaa29SArthur Chunqi Li 	VMX_DR			= 29,
3759d7eaa29SArthur Chunqi Li 	VMX_IO			= 30,
3769d7eaa29SArthur Chunqi Li 	VMX_RDMSR		= 31,
3779d7eaa29SArthur Chunqi Li 	VMX_WRMSR		= 32,
3789d7eaa29SArthur Chunqi Li 	VMX_FAIL_STATE		= 33,
3799d7eaa29SArthur Chunqi Li 	VMX_FAIL_MSR		= 34,
3809d7eaa29SArthur Chunqi Li 	VMX_MWAIT		= 36,
3819d7eaa29SArthur Chunqi Li 	VMX_MTF			= 37,
3829d7eaa29SArthur Chunqi Li 	VMX_MONITOR		= 39,
3839d7eaa29SArthur Chunqi Li 	VMX_PAUSE		= 40,
3849d7eaa29SArthur Chunqi Li 	VMX_FAIL_MCHECK		= 41,
3859d7eaa29SArthur Chunqi Li 	VMX_TPR_THRESHOLD	= 43,
3869d7eaa29SArthur Chunqi Li 	VMX_APIC_ACCESS		= 44,
38767fdc49eSArbel Moshe 	VMX_EOI_INDUCED		= 45,
3889d7eaa29SArthur Chunqi Li 	VMX_GDTR_IDTR		= 46,
3899d7eaa29SArthur Chunqi Li 	VMX_LDTR_TR		= 47,
3909d7eaa29SArthur Chunqi Li 	VMX_EPT_VIOLATION	= 48,
3919d7eaa29SArthur Chunqi Li 	VMX_EPT_MISCONFIG	= 49,
3929d7eaa29SArthur Chunqi Li 	VMX_INVEPT		= 50,
3939d7eaa29SArthur Chunqi Li 	VMX_PREEMPT		= 52,
3949d7eaa29SArthur Chunqi Li 	VMX_INVVPID		= 53,
3959d7eaa29SArthur Chunqi Li 	VMX_WBINVD		= 54,
3967e207ec1SPeter Feiner 	VMX_XSETBV		= 55,
3977e207ec1SPeter Feiner 	VMX_APIC_WRITE		= 56,
3987e207ec1SPeter Feiner 	VMX_RDRAND		= 57,
3997e207ec1SPeter Feiner 	VMX_INVPCID		= 58,
4007e207ec1SPeter Feiner 	VMX_VMFUNC		= 59,
4017e207ec1SPeter Feiner 	VMX_RDSEED		= 61,
4027e207ec1SPeter Feiner 	VMX_PML_FULL		= 62,
4037e207ec1SPeter Feiner 	VMX_XSAVES		= 63,
4047e207ec1SPeter Feiner 	VMX_XRSTORS		= 64,
4059d7eaa29SArthur Chunqi Li };
4069d7eaa29SArthur Chunqi Li 
4079d7eaa29SArthur Chunqi Li enum Ctrl_exi {
408dc5c01f1SJan Kiszka 	EXI_SAVE_DBGCTLS	= 1UL << 2,
4099d7eaa29SArthur Chunqi Li 	EXI_HOST_64		= 1UL << 9,
4109d7eaa29SArthur Chunqi Li 	EXI_LOAD_PERF		= 1UL << 12,
4119d7eaa29SArthur Chunqi Li 	EXI_INTA		= 1UL << 15,
412403e2519SArthur Chunqi Li 	EXI_SAVE_PAT		= 1UL << 18,
413403e2519SArthur Chunqi Li 	EXI_LOAD_PAT		= 1UL << 19,
414403e2519SArthur Chunqi Li 	EXI_SAVE_EFER		= 1UL << 20,
4159d7eaa29SArthur Chunqi Li 	EXI_LOAD_EFER		= 1UL << 21,
416f0dfe8ecSArthur Chunqi Li 	EXI_SAVE_PREEMPT	= 1UL << 22,
4179d7eaa29SArthur Chunqi Li };
4189d7eaa29SArthur Chunqi Li 
4199d7eaa29SArthur Chunqi Li enum Ctrl_ent {
420dc5c01f1SJan Kiszka 	ENT_LOAD_DBGCTLS	= 1UL << 2,
4219d7eaa29SArthur Chunqi Li 	ENT_GUEST_64		= 1UL << 9,
42262055fd6SKrish Sadhukhan 	ENT_LOAD_PERF		= 1UL << 13,
423403e2519SArthur Chunqi Li 	ENT_LOAD_PAT		= 1UL << 14,
4249d7eaa29SArthur Chunqi Li 	ENT_LOAD_EFER		= 1UL << 15,
4258918a489SKrish Sadhukhan 	ENT_LOAD_BNDCFGS	= 1UL << 16
4269d7eaa29SArthur Chunqi Li };
4279d7eaa29SArthur Chunqi Li 
4289d7eaa29SArthur Chunqi Li enum Ctrl_pin {
4299d7eaa29SArthur Chunqi Li 	PIN_EXTINT		= 1ul << 0,
4309d7eaa29SArthur Chunqi Li 	PIN_NMI			= 1ul << 3,
4319d7eaa29SArthur Chunqi Li 	PIN_VIRT_NMI		= 1ul << 5,
432f0dfe8ecSArthur Chunqi Li 	PIN_PREEMPT		= 1ul << 6,
43367fdc49eSArbel Moshe 	PIN_POST_INTR		= 1ul << 7,
4349d7eaa29SArthur Chunqi Li };
4359d7eaa29SArthur Chunqi Li 
4369d7eaa29SArthur Chunqi Li enum Ctrl0 {
4379d7eaa29SArthur Chunqi Li 	CPU_INTR_WINDOW		= 1ul << 2,
4384a99c8d4SJim Mattson 	CPU_USE_TSC_OFFSET	= 1ul << 3,
4399d7eaa29SArthur Chunqi Li 	CPU_HLT			= 1ul << 7,
4409d7eaa29SArthur Chunqi Li 	CPU_INVLPG		= 1ul << 9,
4416eb44827SArthur Chunqi Li 	CPU_MWAIT		= 1ul << 10,
4426eb44827SArthur Chunqi Li 	CPU_RDPMC		= 1ul << 11,
4436eb44827SArthur Chunqi Li 	CPU_RDTSC		= 1ul << 12,
4449d7eaa29SArthur Chunqi Li 	CPU_CR3_LOAD		= 1ul << 15,
4459d7eaa29SArthur Chunqi Li 	CPU_CR3_STORE		= 1ul << 16,
446f0dc549aSJan Kiszka 	CPU_CR8_LOAD		= 1ul << 19,
447f0dc549aSJan Kiszka 	CPU_CR8_STORE		= 1ul << 20,
4489d7eaa29SArthur Chunqi Li 	CPU_TPR_SHADOW		= 1ul << 21,
4499d7eaa29SArthur Chunqi Li 	CPU_NMI_WINDOW		= 1ul << 22,
4509d7eaa29SArthur Chunqi Li 	CPU_IO			= 1ul << 24,
4519d7eaa29SArthur Chunqi Li 	CPU_IO_BITMAP		= 1ul << 25,
45246cc038cSOliver Upton 	CPU_MTF			= 1ul << 27,
4532f375fa7SArthur Chunqi Li 	CPU_MSR_BITMAP		= 1ul << 28,
4546eb44827SArthur Chunqi Li 	CPU_MONITOR		= 1ul << 29,
4556eb44827SArthur Chunqi Li 	CPU_PAUSE		= 1ul << 30,
4569d7eaa29SArthur Chunqi Li 	CPU_SECONDARY		= 1ul << 31,
4579d7eaa29SArthur Chunqi Li };
4589d7eaa29SArthur Chunqi Li 
4599d7eaa29SArthur Chunqi Li enum Ctrl1 {
460a8b39b5aSKrish Sadhukhan 	CPU_VIRT_APIC_ACCESSES	= 1ul << 0,
4619d7eaa29SArthur Chunqi Li 	CPU_EPT			= 1ul << 1,
462a3418310SPaolo Bonzini 	CPU_DESC_TABLE		= 1ul << 2,
463da22b1d1SPaolo Bonzini 	CPU_RDTSCP		= 1ul << 3,
46467fdc49eSArbel Moshe 	CPU_VIRT_X2APIC		= 1ul << 4,
4659d7eaa29SArthur Chunqi Li 	CPU_VPID		= 1ul << 5,
4666eb44827SArthur Chunqi Li 	CPU_WBINVD		= 1ul << 6,
467eea5c66fSJim Mattson 	CPU_URG			= 1ul << 7,
46867fdc49eSArbel Moshe 	CPU_APIC_REG_VIRT	= 1ul << 8,
469eea5c66fSJim Mattson 	CPU_VINTD		= 1ul << 9,
4706eb44827SArthur Chunqi Li 	CPU_RDRAND		= 1ul << 11,
47154424396SLiran Alon 	CPU_SHADOW_VMCS		= 1ul << 14,
472a88205d1SPaolo Bonzini 	CPU_RDSEED		= 1ul << 16,
473fa1078e4SBandan Das 	CPU_PML                 = 1ul << 17,
4748542a8bcSAaron Lewis 	CPU_USE_TSC_SCALING	= 1ul << 25,
4759d7eaa29SArthur Chunqi Li };
4769d7eaa29SArthur Chunqi Li 
4771bde9127SJim Mattson enum Intr_type {
4781bde9127SJim Mattson 	VMX_INTR_TYPE_EXT_INTR = 0,
4791bde9127SJim Mattson 	VMX_INTR_TYPE_NMI_INTR = 2,
4801bde9127SJim Mattson 	VMX_INTR_TYPE_HARD_EXCEPTION = 3,
4811bde9127SJim Mattson 	VMX_INTR_TYPE_SOFT_INTR = 4,
4821bde9127SJim Mattson 	VMX_INTR_TYPE_SOFT_EXCEPTION = 6,
4831bde9127SJim Mattson };
4841bde9127SJim Mattson 
4851bde9127SJim Mattson /*
4861bde9127SJim Mattson  * Interruption-information format
4871bde9127SJim Mattson  */
4881bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK           0xff            /* 7:0 */
4891bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK        0x700           /* 10:8 */
4901bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK     0x800           /* 11 */
4911bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK      0x1000          /* 12 */
4921bde9127SJim Mattson #define INTR_INFO_VALID_MASK            0x80000000      /* 31 */
4931bde9127SJim Mattson 
4941bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT       8
4951bde9127SJim Mattson 
4968d2cdb35SMarc Orr #define INTR_TYPE_EXT_INTR              (0 << 8) /* external interrupt */
4978d2cdb35SMarc Orr #define INTR_TYPE_RESERVED              (1 << 8) /* reserved */
4988d2cdb35SMarc Orr #define INTR_TYPE_NMI_INTR		(2 << 8) /* NMI */
4998d2cdb35SMarc Orr #define INTR_TYPE_HARD_EXCEPTION	(3 << 8) /* processor exception */
5008d2cdb35SMarc Orr #define INTR_TYPE_SOFT_INTR             (4 << 8) /* software interrupt */
5018d2cdb35SMarc Orr #define INTR_TYPE_PRIV_SW_EXCEPTION	(5 << 8) /* priv. software exception */
5028d2cdb35SMarc Orr #define INTR_TYPE_SOFT_EXCEPTION	(6 << 8) /* software exception */
5038d2cdb35SMarc Orr #define INTR_TYPE_OTHER_EVENT           (7 << 8) /* other event */
5048d2cdb35SMarc Orr 
505799a84f8SGanShun /*
506414bd9d5SJim Mattson  * Guest interruptibility state
507414bd9d5SJim Mattson  */
508414bd9d5SJim Mattson #define GUEST_INTR_STATE_STI		(1 << 0)
509414bd9d5SJim Mattson #define GUEST_INTR_STATE_MOVSS		(1 << 1)
510414bd9d5SJim Mattson #define GUEST_INTR_STATE_SMI		(1 << 2)
511414bd9d5SJim Mattson #define GUEST_INTR_STATE_NMI		(1 << 3)
512414bd9d5SJim Mattson #define GUEST_INTR_STATE_ENCLAVE	(1 << 4)
513414bd9d5SJim Mattson 
514414bd9d5SJim Mattson /*
515799a84f8SGanShun  * VM-instruction error numbers
516799a84f8SGanShun  */
517799a84f8SGanShun enum vm_instruction_error_number {
518799a84f8SGanShun 	VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
519799a84f8SGanShun 	VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
520799a84f8SGanShun 	VMXERR_VMCLEAR_VMXON_POINTER = 3,
521799a84f8SGanShun 	VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
522799a84f8SGanShun 	VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
523799a84f8SGanShun 	VMXERR_VMRESUME_AFTER_VMXOFF = 6,
524799a84f8SGanShun 	VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
525799a84f8SGanShun 	VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
526799a84f8SGanShun 	VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
527799a84f8SGanShun 	VMXERR_VMPTRLD_VMXON_POINTER = 10,
528799a84f8SGanShun 	VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
529799a84f8SGanShun 	VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
530799a84f8SGanShun 	VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
531799a84f8SGanShun 	VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
532799a84f8SGanShun 	VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
533799a84f8SGanShun 	VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
534799a84f8SGanShun 	VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
535799a84f8SGanShun 	VMXERR_VMCALL_NONCLEAR_VMCS = 19,
536799a84f8SGanShun 	VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
537799a84f8SGanShun 	VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
538799a84f8SGanShun 	VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
539799a84f8SGanShun 	VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
540799a84f8SGanShun 	VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
541799a84f8SGanShun 	VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
542799a84f8SGanShun 	VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
543799a84f8SGanShun };
544799a84f8SGanShun 
545149c2513SSean Christopherson enum vm_entry_failure_code {
546149c2513SSean Christopherson 	ENTRY_FAIL_DEFAULT		= 0,
547149c2513SSean Christopherson 	ENTRY_FAIL_PDPTE		= 2,
548149c2513SSean Christopherson 	ENTRY_FAIL_NMI			= 3,
549149c2513SSean Christopherson 	ENTRY_FAIL_VMCS_LINK_PTR	= 4,
550149c2513SSean Christopherson };
551149c2513SSean Christopherson 
5529d7eaa29SArthur Chunqi Li #define SAVE_GPR				\
5539d7eaa29SArthur Chunqi Li 	"xchg %rax, regs\n\t"			\
55403216a1eSAaron Lewis 	"xchg %rcx, regs+0x8\n\t"		\
55503216a1eSAaron Lewis 	"xchg %rdx, regs+0x10\n\t"		\
55603216a1eSAaron Lewis 	"xchg %rbx, regs+0x18\n\t"		\
5579d7eaa29SArthur Chunqi Li 	"xchg %rbp, regs+0x28\n\t"		\
5589d7eaa29SArthur Chunqi Li 	"xchg %rsi, regs+0x30\n\t"		\
5599d7eaa29SArthur Chunqi Li 	"xchg %rdi, regs+0x38\n\t"		\
5609d7eaa29SArthur Chunqi Li 	"xchg %r8, regs+0x40\n\t"		\
5619d7eaa29SArthur Chunqi Li 	"xchg %r9, regs+0x48\n\t"		\
5629d7eaa29SArthur Chunqi Li 	"xchg %r10, regs+0x50\n\t"		\
5639d7eaa29SArthur Chunqi Li 	"xchg %r11, regs+0x58\n\t"		\
5649d7eaa29SArthur Chunqi Li 	"xchg %r12, regs+0x60\n\t"		\
5659d7eaa29SArthur Chunqi Li 	"xchg %r13, regs+0x68\n\t"		\
5669d7eaa29SArthur Chunqi Li 	"xchg %r14, regs+0x70\n\t"		\
5679d7eaa29SArthur Chunqi Li 	"xchg %r15, regs+0x78\n\t"
5689d7eaa29SArthur Chunqi Li 
5699d7eaa29SArthur Chunqi Li #define LOAD_GPR	SAVE_GPR
5709d7eaa29SArthur Chunqi Li 
5719d7eaa29SArthur Chunqi Li #define SAVE_GPR_C				\
5729d7eaa29SArthur Chunqi Li 	"xchg %%rax, regs\n\t"			\
57303216a1eSAaron Lewis 	"xchg %%rcx, regs+0x8\n\t"		\
57403216a1eSAaron Lewis 	"xchg %%rdx, regs+0x10\n\t"		\
57503216a1eSAaron Lewis 	"xchg %%rbx, regs+0x18\n\t"		\
5769d7eaa29SArthur Chunqi Li 	"xchg %%rbp, regs+0x28\n\t"		\
5779d7eaa29SArthur Chunqi Li 	"xchg %%rsi, regs+0x30\n\t"		\
5789d7eaa29SArthur Chunqi Li 	"xchg %%rdi, regs+0x38\n\t"		\
5799d7eaa29SArthur Chunqi Li 	"xchg %%r8, regs+0x40\n\t"		\
5809d7eaa29SArthur Chunqi Li 	"xchg %%r9, regs+0x48\n\t"		\
5819d7eaa29SArthur Chunqi Li 	"xchg %%r10, regs+0x50\n\t"		\
5829d7eaa29SArthur Chunqi Li 	"xchg %%r11, regs+0x58\n\t"		\
5839d7eaa29SArthur Chunqi Li 	"xchg %%r12, regs+0x60\n\t"		\
5849d7eaa29SArthur Chunqi Li 	"xchg %%r13, regs+0x68\n\t"		\
5859d7eaa29SArthur Chunqi Li 	"xchg %%r14, regs+0x70\n\t"		\
5869d7eaa29SArthur Chunqi Li 	"xchg %%r15, regs+0x78\n\t"
5879d7eaa29SArthur Chunqi Li 
5889d7eaa29SArthur Chunqi Li #define LOAD_GPR_C	SAVE_GPR_C
5899d7eaa29SArthur Chunqi Li 
5909d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK	0x7
59134819aceSArthur Chunqi Li #define _VMX_IO_BYTE		0
59234819aceSArthur Chunqi Li #define _VMX_IO_WORD		1
5939d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG		3
5949d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK	(1ul << 3)
5959d7eaa29SArthur Chunqi Li #define VMX_IO_IN		(1ul << 3)
5969d7eaa29SArthur Chunqi Li #define VMX_IO_OUT		0
5979d7eaa29SArthur Chunqi Li #define VMX_IO_STRING		(1ul << 4)
5989d7eaa29SArthur Chunqi Li #define VMX_IO_REP		(1ul << 5)
59934819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM	(1ul << 6)
6009d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK	0xFFFF0000
6019d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT	16
6029d7eaa29SArthur Chunqi Li 
603c592c151SJan Kiszka #define VMX_TEST_START		0
6049d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT		1
6059d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT		2
6069d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME		3
607794c67a9SPeter Feiner #define VMX_TEST_VMABORT	4
608794c67a9SPeter Feiner #define VMX_TEST_VMSKIP		5
6099d7eaa29SArthur Chunqi Li 
6109d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT		(1ul << 12)
6119d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK		0xFFF
6129d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT	0x1
613794c67a9SPeter Feiner #define HYPERCALL_VMABORT	0x2
614794c67a9SPeter Feiner #define HYPERCALL_VMSKIP	0x3
6159d7eaa29SArthur Chunqi Li 
6166884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT	3ul
6171d70eb82SKrish Sadhukhan #define EPTP_PG_WALK_LEN_MASK	0x38ul
6181d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_MASK	0x1ful
6191d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_SHIFT	0x7ul
6206884af61SArthur Chunqi Li #define EPTP_AD_FLAG		(1ul << 6)
6216884af61SArthur Chunqi Li 
6226884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC		0ul
6236884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC		1ul
6246884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT		4ul
6256884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP		5ul
6266884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB		6ul
6276884af61SArthur Chunqi Li 
6286884af61SArthur Chunqi Li #define EPT_RA			1ul
6296884af61SArthur Chunqi Li #define EPT_WA			2ul
6306884af61SArthur Chunqi Li #define EPT_EA			4ul
6316884af61SArthur Chunqi Li #define EPT_PRESENT		(EPT_RA | EPT_WA | EPT_EA)
6326884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG		(1ul << 8)
6336884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG		(1ul << 9)
6346884af61SArthur Chunqi Li #define EPT_LARGE_PAGE		(1ul << 7)
6356884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT	3ul
6361d70eb82SKrish Sadhukhan #define EPT_MEM_TYPE_MASK	0x7ul
6376884af61SArthur Chunqi Li #define EPT_IGNORE_PAT		(1ul << 6)
6386884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE		(1ull << 63)
6396884af61SArthur Chunqi Li 
6406884af61SArthur Chunqi Li #define EPT_CAP_WT		1ull
6416884af61SArthur Chunqi Li #define EPT_CAP_PWL4		(1ull << 6)
642d86e7411SSean Christopherson #define EPT_CAP_PWL5		(1ull << 7)
6436884af61SArthur Chunqi Li #define EPT_CAP_UC		(1ull << 8)
6446884af61SArthur Chunqi Li #define EPT_CAP_WB		(1ull << 14)
6456884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE		(1ull << 16)
6466884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE		(1ull << 17)
6476884af61SArthur Chunqi Li #define EPT_CAP_INVEPT		(1ull << 20)
648*592cb377SSean Christopherson #define EPT_CAP_AD_FLAG		(1ull << 21)
649*592cb377SSean Christopherson #define EPT_CAP_ADV_EPT_INFO	(1ull << 22)
6506884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE	(1ull << 25)
6516884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL	(1ull << 26)
652b093c6ceSWanpeng Li #define VPID_CAP_INVVPID	(1ull << 32)
653aedfd771SJim Mattson #define VPID_CAP_INVVPID_ADDR   (1ull << 40)
654aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTGLB (1ull << 41)
655b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL    (1ull << 42)
656aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTLOC	(1ull << 43)
6576884af61SArthur Chunqi Li 
6586884af61SArthur Chunqi Li #define PAGE_SIZE_2M		(512 * PAGE_SIZE)
6596884af61SArthur Chunqi Li #define PAGE_SIZE_1G		(512 * PAGE_SIZE_2M)
6606884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL		4
6616884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH		9
6626884af61SArthur Chunqi Li #define EPT_PGDIR_MASK		511
66369c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES	(1 << EPT_PGDIR_WIDTH)
664a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level)	(((level)-1) * EPT_PGDIR_WIDTH + 12)
66500b5c590SPeter Feiner #define EPT_ADDR_MASK		GENMASK_ULL(51, 12)
66604b0e0f3SJan Kiszka #define PAGE_MASK_2M		(~(PAGE_SIZE_2M-1))
6676884af61SArthur Chunqi Li 
66829eb46a9SNadav Amit #define EPT_VLT_RD		(1ull << 0)
66929eb46a9SNadav Amit #define EPT_VLT_WR		(1ull << 1)
67029eb46a9SNadav Amit #define EPT_VLT_FETCH		(1ull << 2)
67129eb46a9SNadav Amit #define EPT_VLT_PERM_RD		(1ull << 3)
67229eb46a9SNadav Amit #define EPT_VLT_PERM_WR		(1ull << 4)
67329eb46a9SNadav Amit #define EPT_VLT_PERM_EX		(1ull << 5)
67429eb46a9SNadav Amit #define EPT_VLT_PERM_USER_EX	(1ull << 6)
675359575f6SPeter Feiner #define EPT_VLT_PERMS		(EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \
676359575f6SPeter Feiner 				 EPT_VLT_PERM_EX)
67729eb46a9SNadav Amit #define EPT_VLT_LADDR_VLD	(1ull << 7)
67829eb46a9SNadav Amit #define EPT_VLT_PADDR		(1ull << 8)
67929eb46a9SNadav Amit #define EPT_VLT_GUEST_USER	(1ull << 9)
68029eb46a9SNadav Amit #define EPT_VLT_GUEST_RW	(1ull << 10)
68129eb46a9SNadav Amit #define EPT_VLT_GUEST_EX	(1ull << 11)
6821cf12996SNadav Amit #define EPT_VLT_GUEST_MASK	(EPT_VLT_GUEST_USER | EPT_VLT_GUEST_RW | \
6831cf12996SNadav Amit 				 EPT_VLT_GUEST_EX)
6846884af61SArthur Chunqi Li 
6856884af61SArthur Chunqi Li #define MAGIC_VAL_1		0x12345678ul
6866884af61SArthur Chunqi Li #define MAGIC_VAL_2		0x87654321ul
6876884af61SArthur Chunqi Li #define MAGIC_VAL_3		0xfffffffful
688359575f6SPeter Feiner #define MAGIC_VAL_4		0xdeadbeeful
6896884af61SArthur Chunqi Li 
6906884af61SArthur Chunqi Li #define INVEPT_SINGLE		1
6916884af61SArthur Chunqi Li #define INVEPT_GLOBAL		2
6923ee34093SArthur Chunqi Li 
693aedfd771SJim Mattson #define INVVPID_ADDR            0
694aedfd771SJim Mattson #define INVVPID_CONTEXT_GLOBAL	1
695b093c6ceSWanpeng Li #define INVVPID_ALL		2
696aedfd771SJim Mattson #define INVVPID_CONTEXT_LOCAL	3
697b093c6ceSWanpeng Li 
69817ba0dd0SJan Kiszka #define ACTV_ACTIVE		0
69917ba0dd0SJan Kiszka #define ACTV_HLT		1
70017ba0dd0SJan Kiszka 
701f99bcd94SLiran Alon /*
702f99bcd94SLiran Alon  * VMCS field encoding:
703f99bcd94SLiran Alon  * Bit 0: High-access
704f99bcd94SLiran Alon  * Bits 1-9: Index
705f99bcd94SLiran Alon  * Bits 10-12: Type
706f99bcd94SLiran Alon  * Bits 13-15: Width
707f99bcd94SLiran Alon  * Bits 15-64: Reserved
708f99bcd94SLiran Alon  */
709f99bcd94SLiran Alon #define VMCS_FIELD_HIGH_SHIFT		(0)
710f99bcd94SLiran Alon #define VMCS_FIELD_INDEX_SHIFT		(1)
71185cd1cf9SSean Christopherson #define VMCS_FIELD_INDEX_MASK		GENMASK(9, 1)
712f99bcd94SLiran Alon #define VMCS_FIELD_TYPE_SHIFT		(10)
713f99bcd94SLiran Alon #define VMCS_FIELD_WIDTH_SHIFT		(13)
714f99bcd94SLiran Alon #define VMCS_FIELD_RESERVED_SHIFT	(15)
715f99bcd94SLiran Alon #define VMCS_FIELD_BIT_SIZE		(BITS_PER_LONG)
716f99bcd94SLiran Alon 
7173ee34093SArthur Chunqi Li extern struct regs regs;
7183ee34093SArthur Chunqi Li 
7193ee34093SArthur Chunqi Li extern union vmx_basic basic;
7205f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev;
7215f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2];
7225f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev;
7235f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev;
7243ee34093SArthur Chunqi Li extern union vmx_ept_vpid  ept_vpid;
7253ee34093SArthur Chunqi Li 
726c937d495SLiran Alon extern u64 *bsp_vmxon_region;
7275ff34ea7SLiran Alon extern bool launched;
7285080b498SJim Mattson 
729ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s);
730ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void);
731ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void);
732ffb1a9e0SJan Kiszka 
733c937d495SLiran Alon static int _vmx_on(u64 *vmxon_region)
7345080b498SJim Mattson {
7355080b498SJim Mattson 	bool ret;
7365080b498SJim Mattson 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
7375080b498SJim Mattson 	asm volatile ("push %1; popf; vmxon %2; setbe %0\n\t"
7385080b498SJim Mattson 		      : "=q" (ret) : "q" (rflags), "m" (vmxon_region) : "cc");
7395080b498SJim Mattson 	return ret;
7405080b498SJim Mattson }
7415080b498SJim Mattson 
742c937d495SLiran Alon static int vmx_on(void)
743c937d495SLiran Alon {
744c937d495SLiran Alon 	return _vmx_on(bsp_vmxon_region);
745c937d495SLiran Alon }
746c937d495SLiran Alon 
7475080b498SJim Mattson static int vmx_off(void)
7485080b498SJim Mattson {
7495080b498SJim Mattson 	bool ret;
7505080b498SJim Mattson 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
7515080b498SJim Mattson 
7525080b498SJim Mattson 	asm volatile("push %1; popf; vmxoff; setbe %0\n\t"
7535080b498SJim Mattson 		     : "=q"(ret) : "q" (rflags) : "cc");
7545080b498SJim Mattson 	return ret;
7555080b498SJim Mattson }
7565080b498SJim Mattson 
757ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs)
758ecd5b431SDavid Matlack {
759ecd5b431SDavid Matlack 	bool ret;
760ecd5b431SDavid Matlack 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
761ecd5b431SDavid Matlack 
762ecd5b431SDavid Matlack 	asm volatile ("push %1; popf; vmptrld %2; setbe %0"
763ecd5b431SDavid Matlack 		      : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc");
764ecd5b431SDavid Matlack 	return ret;
765ecd5b431SDavid Matlack }
766ecd5b431SDavid Matlack 
7679d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs)
7689d7eaa29SArthur Chunqi Li {
7699d7eaa29SArthur Chunqi Li 	bool ret;
770a739f560SBandan Das 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
771a739f560SBandan Das 
772a739f560SBandan Das 	asm volatile ("push %1; popf; vmclear %2; setbe %0"
773a739f560SBandan Das 		      : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc");
7749d7eaa29SArthur Chunqi Li 	return ret;
7759d7eaa29SArthur Chunqi Li }
7769d7eaa29SArthur Chunqi Li 
7779d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc)
7789d7eaa29SArthur Chunqi Li {
7799d7eaa29SArthur Chunqi Li 	u64 val;
7809d7eaa29SArthur Chunqi Li 	asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc");
7819d7eaa29SArthur Chunqi Li 	return val;
7829d7eaa29SArthur Chunqi Li }
7839d7eaa29SArthur Chunqi Li 
784ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value)
785ecd5b431SDavid Matlack {
786ecd5b431SDavid Matlack 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
787ecd5b431SDavid Matlack 	u64 encoding = enc;
788ecd5b431SDavid Matlack 	u64 val;
789ecd5b431SDavid Matlack 
790ecd5b431SDavid Matlack 	asm volatile ("shl $8, %%rax;"
791ecd5b431SDavid Matlack 		      "sahf;"
792ecd5b431SDavid Matlack 		      "vmread %[encoding], %[val];"
793ecd5b431SDavid Matlack 		      "lahf;"
794ecd5b431SDavid Matlack 		      "shr $8, %%rax"
795ecd5b431SDavid Matlack 		      : /* output */ [val]"=rm"(val), "+a"(rflags)
796ecd5b431SDavid Matlack 		      : /* input */ [encoding]"r"(encoding)
797ecd5b431SDavid Matlack 		      : /* clobber */ "cc");
798ecd5b431SDavid Matlack 
799ecd5b431SDavid Matlack 	*value = val;
800ecd5b431SDavid Matlack 	return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF);
801ecd5b431SDavid Matlack }
802ecd5b431SDavid Matlack 
8039d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val)
8049d7eaa29SArthur Chunqi Li {
8059d7eaa29SArthur Chunqi Li 	bool ret;
8069d7eaa29SArthur Chunqi Li 	asm volatile ("vmwrite %1, %2; setbe %0"
8079d7eaa29SArthur Chunqi Li 		: "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc");
8089d7eaa29SArthur Chunqi Li 	return ret;
8099d7eaa29SArthur Chunqi Li }
8109d7eaa29SArthur Chunqi Li 
81171be811eSLiran Alon static inline int vmcs_set_bits(enum Encoding enc, u64 val)
81271be811eSLiran Alon {
81371be811eSLiran Alon 	return vmcs_write(enc, vmcs_read(enc) | val);
81471be811eSLiran Alon }
81571be811eSLiran Alon 
81671be811eSLiran Alon static inline int vmcs_clear_bits(enum Encoding enc, u64 val)
81771be811eSLiran Alon {
81871be811eSLiran Alon 	return vmcs_write(enc, vmcs_read(enc) & ~val);
81971be811eSLiran Alon }
82071be811eSLiran Alon 
8219d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs)
8229d7eaa29SArthur Chunqi Li {
8239d7eaa29SArthur Chunqi Li 	bool ret;
824eb151216SJim Mattson 	unsigned long pa;
825a739f560SBandan Das 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
8269d7eaa29SArthur Chunqi Li 
827eb151216SJim Mattson 	asm volatile ("push %2; popf; vmptrst %1; setbe %0"
828eb151216SJim Mattson 		      : "=q" (ret), "=m" (pa) : "r" (rflags) : "cc");
829eb151216SJim Mattson 	*vmcs = (pa == -1ull) ? NULL : phys_to_virt(pa);
8309d7eaa29SArthur Chunqi Li 	return ret;
8319d7eaa29SArthur Chunqi Li }
8329d7eaa29SArthur Chunqi Li 
833fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp)
8346884af61SArthur Chunqi Li {
835fdcf8725SPaolo Bonzini 	bool ret;
836fdcf8725SPaolo Bonzini 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
837fdcf8725SPaolo Bonzini 
8386884af61SArthur Chunqi Li 	struct {
8396884af61SArthur Chunqi Li 		u64 eptp, gpa;
8406884af61SArthur Chunqi Li 	} operand = {eptp, 0};
841fdcf8725SPaolo Bonzini 	asm volatile("push %1; popf; invept %2, %3; setbe %0"
842fdcf8725SPaolo Bonzini 		     : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc");
843fdcf8725SPaolo Bonzini 	return ret;
8446884af61SArthur Chunqi Li }
8456884af61SArthur Chunqi Li 
846aedfd771SJim Mattson static inline bool invvpid(unsigned long type, u64 vpid, u64 gla)
847b093c6ceSWanpeng Li {
8480a943608SPaolo Bonzini 	bool ret;
8490a943608SPaolo Bonzini 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
8500a943608SPaolo Bonzini 
851aedfd771SJim Mattson 	struct invvpid_operand operand = {vpid, gla};
8520a943608SPaolo Bonzini 	asm volatile("push %1; popf; invvpid %2, %3; setbe %0"
8530a943608SPaolo Bonzini 		     : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc");
8540a943608SPaolo Bonzini 	return ret;
855b093c6ceSWanpeng Li }
856b093c6ceSWanpeng Li 
857883f3fccSLiran Alon void enable_vmx(void);
8584f18f5deSLiran Alon void init_vmx(u64 *vmxon_region);
8594f18f5deSLiran Alon 
8607e207ec1SPeter Feiner const char *exit_reason_description(u64 reason);
861ef5d77a0SSean Christopherson void print_vmexit_info(union exit_reason exit_reason);
8620e0ea94bSSean Christopherson void print_vmentry_failure_info(struct vmentry_result *result);
8632f888fccSBandan Das void ept_sync(int type, u64 eptp);
864b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid);
8656884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level,
8666884af61SArthur Chunqi Li 		unsigned long guest_addr, unsigned long pte,
8676884af61SArthur Chunqi Li 		unsigned long *pt_page);
8686884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys,
8696884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
8706884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys,
8716884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
8726884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys,
8736884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
874b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start,
8756884af61SArthur Chunqi Li 		     unsigned long len, int map_1g, int map_2m, u64 perm);
876b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level,
877b4a405c3SRadim Krčmář 		unsigned long *pte);
878dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr,
8796884af61SArthur Chunqi Li 		int level, u64 pte_val);
880521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3,
881521820dbSPaolo Bonzini 		  unsigned long guest_addr, int expected_gpa_ad,
882521820dbSPaolo Bonzini 		  int expected_pt_ad);
883521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3,
884521820dbSPaolo Bonzini 		  unsigned long guest_addr);
8853ee34093SArthur Chunqi Li 
8868ab53b95SPeter Feiner bool ept_2m_supported(void);
8878ab53b95SPeter Feiner bool ept_1g_supported(void);
8888ab53b95SPeter Feiner bool ept_huge_pages_supported(int level);
8898ab53b95SPeter Feiner bool ept_execute_only_supported(void);
8908ab53b95SPeter Feiner bool ept_ad_bits_supported(void);
8918ab53b95SPeter Feiner 
892fdd5a394SSean Christopherson #define        ABORT_ON_EARLY_VMENTRY_FAIL     0x1
893fdd5a394SSean Christopherson #define        ABORT_ON_INVALID_GUEST_STATE    0x2
894fdd5a394SSean Christopherson 
895fdd5a394SSean Christopherson void __enter_guest(u8 abort_flag, struct vmentry_result *result);
896794c67a9SPeter Feiner void enter_guest(void);
8974ce739beSMarc Orr void enter_guest_with_bad_controls(void);
898794c67a9SPeter Feiner 
899794c67a9SPeter Feiner typedef void (*test_guest_func)(void);
900794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data);
901794c67a9SPeter Feiner void test_set_guest(test_guest_func func);
902794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data);
903794c67a9SPeter Feiner void test_skip(const char *msg);
904794c67a9SPeter Feiner 
905794c67a9SPeter Feiner void __abort_test(void);
906794c67a9SPeter Feiner 
907794c67a9SPeter Feiner #define TEST_ASSERT(cond) \
908794c67a9SPeter Feiner do { \
909794c67a9SPeter Feiner 	if (!(cond)) { \
910a299895bSThomas Huth 		report(0, "%s:%d: Assertion failed: %s", \
911794c67a9SPeter Feiner 		       __FILE__, __LINE__, #cond); \
912794c67a9SPeter Feiner 		dump_stack(); \
913794c67a9SPeter Feiner 		__abort_test(); \
914794c67a9SPeter Feiner 	} \
9150d78a090SDavid Matlack 	report_pass(); \
916794c67a9SPeter Feiner } while (0)
917794c67a9SPeter Feiner 
918794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \
919794c67a9SPeter Feiner do { \
920794c67a9SPeter Feiner 	if (!(cond)) { \
921a299895bSThomas Huth 		report(0, "%s:%d: Assertion failed: %s\n" fmt, \
922794c67a9SPeter Feiner 		       __FILE__, __LINE__, #cond, ##args); \
923794c67a9SPeter Feiner 		dump_stack(); \
924794c67a9SPeter Feiner 		__abort_test(); \
925794c67a9SPeter Feiner 	} \
9260d78a090SDavid Matlack 	report_pass(); \
927794c67a9SPeter Feiner } while (0)
928794c67a9SPeter Feiner 
929794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \
930794c67a9SPeter Feiner do { \
931794c67a9SPeter Feiner 	typeof(a) _a = a; \
932794c67a9SPeter Feiner 	typeof(b) _b = b; \
933794c67a9SPeter Feiner 	if (_a != _b) { \
934794c67a9SPeter Feiner 		char _bin_a[BINSTR_SZ]; \
935794c67a9SPeter Feiner 		char _bin_b[BINSTR_SZ]; \
936794c67a9SPeter Feiner 		binstr(_a, _bin_a); \
937794c67a9SPeter Feiner 		binstr(_b, _bin_b); \
938a299895bSThomas Huth 		report(0, \
939a299895bSThomas Huth 		       "%s:%d: %s failed: (%s) == (%s)\n" \
940fd6aada0SRadim Krčmář 		       "\tLHS: %#018lx - %s - %lu\n" \
941a299895bSThomas Huth 		       "\tRHS: %#018lx - %s - %lu%s" fmt, \
942794c67a9SPeter Feiner 		       __FILE__, __LINE__, \
943794c67a9SPeter Feiner 		       assertion ? "Assertion" : "Expectation", a_str, b_str, \
944794c67a9SPeter Feiner 		       (unsigned long) _a, _bin_a, (unsigned long) _a, \
945794c67a9SPeter Feiner 		       (unsigned long) _b, _bin_b, (unsigned long) _b, \
946794c67a9SPeter Feiner 		       fmt[0] == '\0' ? "" : "\n", ## args); \
947794c67a9SPeter Feiner 		dump_stack(); \
948794c67a9SPeter Feiner 		if (assertion) \
949794c67a9SPeter Feiner 			__abort_test(); \
950794c67a9SPeter Feiner 	} \
9510d78a090SDavid Matlack 	report_pass(); \
952794c67a9SPeter Feiner } while (0)
953794c67a9SPeter Feiner 
954794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "")
955794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \
956794c67a9SPeter Feiner 	__TEST_EQ(a, b, #a, #b, 1, fmt, ## args)
957794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "")
958794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \
959794c67a9SPeter Feiner 	__TEST_EQ(a, b, #a, #b, 0, fmt, ## args)
960794c67a9SPeter Feiner 
9619d7eaa29SArthur Chunqi Li #endif
962