13ee34093SArthur Chunqi Li #ifndef __VMX_H 23ee34093SArthur Chunqi Li #define __VMX_H 39d7eaa29SArthur Chunqi Li 49d7eaa29SArthur Chunqi Li #include "libcflat.h" 5a739f560SBandan Das #include "processor.h" 600b5c590SPeter Feiner #include "bitops.h" 71ad15f10SAlexander Gordeev #include "asm/page.h" 8eb151216SJim Mattson #include "asm/io.h" 99d7eaa29SArthur Chunqi Li 106c0ba6e7SLiran Alon struct vmcs_hdr { 116c0ba6e7SLiran Alon u32 revision_id:31; 126c0ba6e7SLiran Alon u32 shadow_vmcs:1; 136c0ba6e7SLiran Alon }; 146c0ba6e7SLiran Alon 159d7eaa29SArthur Chunqi Li struct vmcs { 166c0ba6e7SLiran Alon struct vmcs_hdr hdr; 179d7eaa29SArthur Chunqi Li u32 abort; /* VMX-abort indicator */ 189d7eaa29SArthur Chunqi Li /* VMCS data */ 199d7eaa29SArthur Chunqi Li char data[0]; 209d7eaa29SArthur Chunqi Li }; 219d7eaa29SArthur Chunqi Li 22aedfd771SJim Mattson struct invvpid_operand { 23aedfd771SJim Mattson u64 vpid; 24aedfd771SJim Mattson u64 gla; 25aedfd771SJim Mattson }; 26aedfd771SJim Mattson 279d7eaa29SArthur Chunqi Li struct regs { 289d7eaa29SArthur Chunqi Li u64 rax; 299d7eaa29SArthur Chunqi Li u64 rcx; 309d7eaa29SArthur Chunqi Li u64 rdx; 319d7eaa29SArthur Chunqi Li u64 rbx; 329d7eaa29SArthur Chunqi Li u64 cr2; 339d7eaa29SArthur Chunqi Li u64 rbp; 349d7eaa29SArthur Chunqi Li u64 rsi; 359d7eaa29SArthur Chunqi Li u64 rdi; 369d7eaa29SArthur Chunqi Li u64 r8; 379d7eaa29SArthur Chunqi Li u64 r9; 389d7eaa29SArthur Chunqi Li u64 r10; 399d7eaa29SArthur Chunqi Li u64 r11; 409d7eaa29SArthur Chunqi Li u64 r12; 419d7eaa29SArthur Chunqi Li u64 r13; 429d7eaa29SArthur Chunqi Li u64 r14; 439d7eaa29SArthur Chunqi Li u64 r15; 449d7eaa29SArthur Chunqi Li u64 rflags; 459d7eaa29SArthur Chunqi Li }; 469d7eaa29SArthur Chunqi Li 473b50efe3SPeter Feiner struct vmentry_failure { 483b50efe3SPeter Feiner /* Did a vmlaunch or vmresume fail? */ 493b50efe3SPeter Feiner bool vmlaunch; 503b50efe3SPeter Feiner /* Instruction mnemonic (for convenience). */ 513b50efe3SPeter Feiner const char *instr; 523b50efe3SPeter Feiner /* Did the instruction return right away, or did we jump to HOST_RIP? */ 533b50efe3SPeter Feiner bool early; 543b50efe3SPeter Feiner /* Contents of [re]flags after failed entry. */ 553b50efe3SPeter Feiner unsigned long flags; 563b50efe3SPeter Feiner }; 573b50efe3SPeter Feiner 589d7eaa29SArthur Chunqi Li struct vmx_test { 599d7eaa29SArthur Chunqi Li const char *name; 60c592c151SJan Kiszka int (*init)(struct vmcs *vmcs); 617db17e21SThomas Huth void (*guest_main)(void); 627db17e21SThomas Huth int (*exit_handler)(void); 639d7eaa29SArthur Chunqi Li void (*syscall_handler)(u64 syscall_no); 649d7eaa29SArthur Chunqi Li struct regs guest_regs; 653b50efe3SPeter Feiner int (*entry_failure_handler)(struct vmentry_failure *failure); 669d7eaa29SArthur Chunqi Li struct vmcs *vmcs; 679d7eaa29SArthur Chunqi Li int exits; 68794c67a9SPeter Feiner /* Alternative test interface. */ 69794c67a9SPeter Feiner void (*v2)(void); 709d7eaa29SArthur Chunqi Li }; 719d7eaa29SArthur Chunqi Li 723ee34093SArthur Chunqi Li union vmx_basic { 739d7eaa29SArthur Chunqi Li u64 val; 749d7eaa29SArthur Chunqi Li struct { 759d7eaa29SArthur Chunqi Li u32 revision; 769d7eaa29SArthur Chunqi Li u32 size:13, 7769c8d31cSJan Kiszka reserved1: 3, 789d7eaa29SArthur Chunqi Li width:1, 799d7eaa29SArthur Chunqi Li dual:1, 809d7eaa29SArthur Chunqi Li type:4, 819d7eaa29SArthur Chunqi Li insouts:1, 8269c8d31cSJan Kiszka ctrl:1, 8369c8d31cSJan Kiszka reserved2:8; 849d7eaa29SArthur Chunqi Li }; 853ee34093SArthur Chunqi Li }; 869d7eaa29SArthur Chunqi Li 875f18e779SJan Kiszka union vmx_ctrl_msr { 889d7eaa29SArthur Chunqi Li u64 val; 899d7eaa29SArthur Chunqi Li struct { 909d7eaa29SArthur Chunqi Li u32 set, clr; 919d7eaa29SArthur Chunqi Li }; 923ee34093SArthur Chunqi Li }; 939d7eaa29SArthur Chunqi Li 943ee34093SArthur Chunqi Li union vmx_ept_vpid { 959d7eaa29SArthur Chunqi Li u64 val; 969d7eaa29SArthur Chunqi Li struct { 979d7eaa29SArthur Chunqi Li u32:16, 989d7eaa29SArthur Chunqi Li super:2, 999d7eaa29SArthur Chunqi Li : 2, 1009d7eaa29SArthur Chunqi Li invept:1, 1019d7eaa29SArthur Chunqi Li : 11; 1029d7eaa29SArthur Chunqi Li u32 invvpid:1; 1039d7eaa29SArthur Chunqi Li }; 1043ee34093SArthur Chunqi Li }; 1059d7eaa29SArthur Chunqi Li 1069d7eaa29SArthur Chunqi Li enum Encoding { 1079d7eaa29SArthur Chunqi Li /* 16-Bit Control Fields */ 1089d7eaa29SArthur Chunqi Li VPID = 0x0000ul, 1099d7eaa29SArthur Chunqi Li /* Posted-interrupt notification vector */ 1109d7eaa29SArthur Chunqi Li PINV = 0x0002ul, 1119d7eaa29SArthur Chunqi Li /* EPTP index */ 1129d7eaa29SArthur Chunqi Li EPTP_IDX = 0x0004ul, 1139d7eaa29SArthur Chunqi Li 1149d7eaa29SArthur Chunqi Li /* 16-Bit Guest State Fields */ 1159d7eaa29SArthur Chunqi Li GUEST_SEL_ES = 0x0800ul, 1169d7eaa29SArthur Chunqi Li GUEST_SEL_CS = 0x0802ul, 1179d7eaa29SArthur Chunqi Li GUEST_SEL_SS = 0x0804ul, 1189d7eaa29SArthur Chunqi Li GUEST_SEL_DS = 0x0806ul, 1199d7eaa29SArthur Chunqi Li GUEST_SEL_FS = 0x0808ul, 1209d7eaa29SArthur Chunqi Li GUEST_SEL_GS = 0x080aul, 1219d7eaa29SArthur Chunqi Li GUEST_SEL_LDTR = 0x080cul, 1229d7eaa29SArthur Chunqi Li GUEST_SEL_TR = 0x080eul, 1239d7eaa29SArthur Chunqi Li GUEST_INT_STATUS = 0x0810ul, 124fa1078e4SBandan Das GUEST_PML_INDEX = 0x0812ul, 1259d7eaa29SArthur Chunqi Li 1269d7eaa29SArthur Chunqi Li /* 16-Bit Host State Fields */ 1279d7eaa29SArthur Chunqi Li HOST_SEL_ES = 0x0c00ul, 1289d7eaa29SArthur Chunqi Li HOST_SEL_CS = 0x0c02ul, 1299d7eaa29SArthur Chunqi Li HOST_SEL_SS = 0x0c04ul, 1309d7eaa29SArthur Chunqi Li HOST_SEL_DS = 0x0c06ul, 1319d7eaa29SArthur Chunqi Li HOST_SEL_FS = 0x0c08ul, 1329d7eaa29SArthur Chunqi Li HOST_SEL_GS = 0x0c0aul, 1339d7eaa29SArthur Chunqi Li HOST_SEL_TR = 0x0c0cul, 1349d7eaa29SArthur Chunqi Li 1359d7eaa29SArthur Chunqi Li /* 64-Bit Control Fields */ 1369d7eaa29SArthur Chunqi Li IO_BITMAP_A = 0x2000ul, 1379d7eaa29SArthur Chunqi Li IO_BITMAP_B = 0x2002ul, 1389d7eaa29SArthur Chunqi Li MSR_BITMAP = 0x2004ul, 1399d7eaa29SArthur Chunqi Li EXIT_MSR_ST_ADDR = 0x2006ul, 1409d7eaa29SArthur Chunqi Li EXIT_MSR_LD_ADDR = 0x2008ul, 1419d7eaa29SArthur Chunqi Li ENTER_MSR_LD_ADDR = 0x200aul, 1429d7eaa29SArthur Chunqi Li VMCS_EXEC_PTR = 0x200cul, 1439d7eaa29SArthur Chunqi Li TSC_OFFSET = 0x2010ul, 1449d7eaa29SArthur Chunqi Li TSC_OFFSET_HI = 0x2011ul, 1459d7eaa29SArthur Chunqi Li APIC_VIRT_ADDR = 0x2012ul, 1469d7eaa29SArthur Chunqi Li APIC_ACCS_ADDR = 0x2014ul, 147687e54f6SKrish Sadhukhan POSTED_INTR_DESC_ADDR = 0x2016ul, 1489d7eaa29SArthur Chunqi Li EPTP = 0x201aul, 1499d7eaa29SArthur Chunqi Li EPTP_HI = 0x201bul, 15054424396SLiran Alon VMREAD_BITMAP = 0x2026ul, 15154424396SLiran Alon VMREAD_BITMAP_HI = 0x2027ul, 15254424396SLiran Alon VMWRITE_BITMAP = 0x2028ul, 15354424396SLiran Alon VMWRITE_BITMAP_HI = 0x2029ul, 15467fdc49eSArbel Moshe EOI_EXIT_BITMAP0 = 0x201cul, 15567fdc49eSArbel Moshe EOI_EXIT_BITMAP1 = 0x201eul, 15667fdc49eSArbel Moshe EOI_EXIT_BITMAP2 = 0x2020ul, 15767fdc49eSArbel Moshe EOI_EXIT_BITMAP3 = 0x2022ul, 158fa1078e4SBandan Das PMLADDR = 0x200eul, 159fa1078e4SBandan Das PMLADDR_HI = 0x200ful, 160fa1078e4SBandan Das 1619d7eaa29SArthur Chunqi Li 1629d7eaa29SArthur Chunqi Li /* 64-Bit Readonly Data Field */ 1639d7eaa29SArthur Chunqi Li INFO_PHYS_ADDR = 0x2400ul, 1649d7eaa29SArthur Chunqi Li 1659d7eaa29SArthur Chunqi Li /* 64-Bit Guest State */ 1669d7eaa29SArthur Chunqi Li VMCS_LINK_PTR = 0x2800ul, 1679d7eaa29SArthur Chunqi Li VMCS_LINK_PTR_HI = 0x2801ul, 1689d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL = 0x2802ul, 1699d7eaa29SArthur Chunqi Li GUEST_DEBUGCTL_HI = 0x2803ul, 1709d7eaa29SArthur Chunqi Li GUEST_EFER = 0x2806ul, 171403e2519SArthur Chunqi Li GUEST_PAT = 0x2804ul, 1729d7eaa29SArthur Chunqi Li GUEST_PERF_GLOBAL_CTRL = 0x2808ul, 1739d7eaa29SArthur Chunqi Li GUEST_PDPTE = 0x280aul, 1749d7eaa29SArthur Chunqi Li 1759d7eaa29SArthur Chunqi Li /* 64-Bit Host State */ 176403e2519SArthur Chunqi Li HOST_PAT = 0x2c00ul, 1779d7eaa29SArthur Chunqi Li HOST_EFER = 0x2c02ul, 1789d7eaa29SArthur Chunqi Li HOST_PERF_GLOBAL_CTRL = 0x2c04ul, 1799d7eaa29SArthur Chunqi Li 1809d7eaa29SArthur Chunqi Li /* 32-Bit Control Fields */ 1819d7eaa29SArthur Chunqi Li PIN_CONTROLS = 0x4000ul, 1829d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL0 = 0x4002ul, 1839d7eaa29SArthur Chunqi Li EXC_BITMAP = 0x4004ul, 1849d7eaa29SArthur Chunqi Li PF_ERROR_MASK = 0x4006ul, 1859d7eaa29SArthur Chunqi Li PF_ERROR_MATCH = 0x4008ul, 1869d7eaa29SArthur Chunqi Li CR3_TARGET_COUNT = 0x400aul, 1879d7eaa29SArthur Chunqi Li EXI_CONTROLS = 0x400cul, 1889d7eaa29SArthur Chunqi Li EXI_MSR_ST_CNT = 0x400eul, 1899d7eaa29SArthur Chunqi Li EXI_MSR_LD_CNT = 0x4010ul, 1909d7eaa29SArthur Chunqi Li ENT_CONTROLS = 0x4012ul, 1919d7eaa29SArthur Chunqi Li ENT_MSR_LD_CNT = 0x4014ul, 1929d7eaa29SArthur Chunqi Li ENT_INTR_INFO = 0x4016ul, 1939d7eaa29SArthur Chunqi Li ENT_INTR_ERROR = 0x4018ul, 1949d7eaa29SArthur Chunqi Li ENT_INST_LEN = 0x401aul, 1959d7eaa29SArthur Chunqi Li TPR_THRESHOLD = 0x401cul, 1969d7eaa29SArthur Chunqi Li CPU_EXEC_CTRL1 = 0x401eul, 1979d7eaa29SArthur Chunqi Li 1989d7eaa29SArthur Chunqi Li /* 32-Bit R/O Data Fields */ 1999d7eaa29SArthur Chunqi Li VMX_INST_ERROR = 0x4400ul, 2009d7eaa29SArthur Chunqi Li EXI_REASON = 0x4402ul, 2019d7eaa29SArthur Chunqi Li EXI_INTR_INFO = 0x4404ul, 2029d7eaa29SArthur Chunqi Li EXI_INTR_ERROR = 0x4406ul, 2039d7eaa29SArthur Chunqi Li IDT_VECT_INFO = 0x4408ul, 2049d7eaa29SArthur Chunqi Li IDT_VECT_ERROR = 0x440aul, 2059d7eaa29SArthur Chunqi Li EXI_INST_LEN = 0x440cul, 2069d7eaa29SArthur Chunqi Li EXI_INST_INFO = 0x440eul, 2079d7eaa29SArthur Chunqi Li 2089d7eaa29SArthur Chunqi Li /* 32-Bit Guest State Fields */ 2099d7eaa29SArthur Chunqi Li GUEST_LIMIT_ES = 0x4800ul, 2109d7eaa29SArthur Chunqi Li GUEST_LIMIT_CS = 0x4802ul, 2119d7eaa29SArthur Chunqi Li GUEST_LIMIT_SS = 0x4804ul, 2129d7eaa29SArthur Chunqi Li GUEST_LIMIT_DS = 0x4806ul, 2139d7eaa29SArthur Chunqi Li GUEST_LIMIT_FS = 0x4808ul, 2149d7eaa29SArthur Chunqi Li GUEST_LIMIT_GS = 0x480aul, 2159d7eaa29SArthur Chunqi Li GUEST_LIMIT_LDTR = 0x480cul, 2169d7eaa29SArthur Chunqi Li GUEST_LIMIT_TR = 0x480eul, 2179d7eaa29SArthur Chunqi Li GUEST_LIMIT_GDTR = 0x4810ul, 2189d7eaa29SArthur Chunqi Li GUEST_LIMIT_IDTR = 0x4812ul, 2199d7eaa29SArthur Chunqi Li GUEST_AR_ES = 0x4814ul, 2209d7eaa29SArthur Chunqi Li GUEST_AR_CS = 0x4816ul, 2219d7eaa29SArthur Chunqi Li GUEST_AR_SS = 0x4818ul, 2229d7eaa29SArthur Chunqi Li GUEST_AR_DS = 0x481aul, 2239d7eaa29SArthur Chunqi Li GUEST_AR_FS = 0x481cul, 2249d7eaa29SArthur Chunqi Li GUEST_AR_GS = 0x481eul, 2259d7eaa29SArthur Chunqi Li GUEST_AR_LDTR = 0x4820ul, 2269d7eaa29SArthur Chunqi Li GUEST_AR_TR = 0x4822ul, 2279d7eaa29SArthur Chunqi Li GUEST_INTR_STATE = 0x4824ul, 2289d7eaa29SArthur Chunqi Li GUEST_ACTV_STATE = 0x4826ul, 2299d7eaa29SArthur Chunqi Li GUEST_SMBASE = 0x4828ul, 2309d7eaa29SArthur Chunqi Li GUEST_SYSENTER_CS = 0x482aul, 231f0dfe8ecSArthur Chunqi Li PREEMPT_TIMER_VALUE = 0x482eul, 2329d7eaa29SArthur Chunqi Li 2339d7eaa29SArthur Chunqi Li /* 32-Bit Host State Fields */ 2349d7eaa29SArthur Chunqi Li HOST_SYSENTER_CS = 0x4c00ul, 2359d7eaa29SArthur Chunqi Li 2369d7eaa29SArthur Chunqi Li /* Natural-Width Control Fields */ 2379d7eaa29SArthur Chunqi Li CR0_MASK = 0x6000ul, 2389d7eaa29SArthur Chunqi Li CR4_MASK = 0x6002ul, 2399d7eaa29SArthur Chunqi Li CR0_READ_SHADOW = 0x6004ul, 2409d7eaa29SArthur Chunqi Li CR4_READ_SHADOW = 0x6006ul, 2419d7eaa29SArthur Chunqi Li CR3_TARGET_0 = 0x6008ul, 2429d7eaa29SArthur Chunqi Li CR3_TARGET_1 = 0x600aul, 2439d7eaa29SArthur Chunqi Li CR3_TARGET_2 = 0x600cul, 2449d7eaa29SArthur Chunqi Li CR3_TARGET_3 = 0x600eul, 2459d7eaa29SArthur Chunqi Li 2469d7eaa29SArthur Chunqi Li /* Natural-Width R/O Data Fields */ 2479d7eaa29SArthur Chunqi Li EXI_QUALIFICATION = 0x6400ul, 2489d7eaa29SArthur Chunqi Li IO_RCX = 0x6402ul, 2499d7eaa29SArthur Chunqi Li IO_RSI = 0x6404ul, 2509d7eaa29SArthur Chunqi Li IO_RDI = 0x6406ul, 2519d7eaa29SArthur Chunqi Li IO_RIP = 0x6408ul, 2529d7eaa29SArthur Chunqi Li GUEST_LINEAR_ADDRESS = 0x640aul, 2539d7eaa29SArthur Chunqi Li 2549d7eaa29SArthur Chunqi Li /* Natural-Width Guest State Fields */ 2559d7eaa29SArthur Chunqi Li GUEST_CR0 = 0x6800ul, 2569d7eaa29SArthur Chunqi Li GUEST_CR3 = 0x6802ul, 2579d7eaa29SArthur Chunqi Li GUEST_CR4 = 0x6804ul, 2589d7eaa29SArthur Chunqi Li GUEST_BASE_ES = 0x6806ul, 2599d7eaa29SArthur Chunqi Li GUEST_BASE_CS = 0x6808ul, 2609d7eaa29SArthur Chunqi Li GUEST_BASE_SS = 0x680aul, 2619d7eaa29SArthur Chunqi Li GUEST_BASE_DS = 0x680cul, 2629d7eaa29SArthur Chunqi Li GUEST_BASE_FS = 0x680eul, 2639d7eaa29SArthur Chunqi Li GUEST_BASE_GS = 0x6810ul, 2649d7eaa29SArthur Chunqi Li GUEST_BASE_LDTR = 0x6812ul, 2659d7eaa29SArthur Chunqi Li GUEST_BASE_TR = 0x6814ul, 2669d7eaa29SArthur Chunqi Li GUEST_BASE_GDTR = 0x6816ul, 2679d7eaa29SArthur Chunqi Li GUEST_BASE_IDTR = 0x6818ul, 2689d7eaa29SArthur Chunqi Li GUEST_DR7 = 0x681aul, 2699d7eaa29SArthur Chunqi Li GUEST_RSP = 0x681cul, 2709d7eaa29SArthur Chunqi Li GUEST_RIP = 0x681eul, 2719d7eaa29SArthur Chunqi Li GUEST_RFLAGS = 0x6820ul, 2729d7eaa29SArthur Chunqi Li GUEST_PENDING_DEBUG = 0x6822ul, 2739d7eaa29SArthur Chunqi Li GUEST_SYSENTER_ESP = 0x6824ul, 2749d7eaa29SArthur Chunqi Li GUEST_SYSENTER_EIP = 0x6826ul, 2759d7eaa29SArthur Chunqi Li 2769d7eaa29SArthur Chunqi Li /* Natural-Width Host State Fields */ 2779d7eaa29SArthur Chunqi Li HOST_CR0 = 0x6c00ul, 2789d7eaa29SArthur Chunqi Li HOST_CR3 = 0x6c02ul, 2799d7eaa29SArthur Chunqi Li HOST_CR4 = 0x6c04ul, 2809d7eaa29SArthur Chunqi Li HOST_BASE_FS = 0x6c06ul, 2819d7eaa29SArthur Chunqi Li HOST_BASE_GS = 0x6c08ul, 2829d7eaa29SArthur Chunqi Li HOST_BASE_TR = 0x6c0aul, 2839d7eaa29SArthur Chunqi Li HOST_BASE_GDTR = 0x6c0cul, 2849d7eaa29SArthur Chunqi Li HOST_BASE_IDTR = 0x6c0eul, 2859d7eaa29SArthur Chunqi Li HOST_SYSENTER_ESP = 0x6c10ul, 2869d7eaa29SArthur Chunqi Li HOST_SYSENTER_EIP = 0x6c12ul, 2879d7eaa29SArthur Chunqi Li HOST_RSP = 0x6c14ul, 2889d7eaa29SArthur Chunqi Li HOST_RIP = 0x6c16ul 2899d7eaa29SArthur Chunqi Li }; 2909d7eaa29SArthur Chunqi Li 2913b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE (1ul << 31) 2923b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS (X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \ 2933b50efe3SPeter Feiner X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF) 2943b50efe3SPeter Feiner 2959d7eaa29SArthur Chunqi Li enum Reason { 2969d7eaa29SArthur Chunqi Li VMX_EXC_NMI = 0, 2979d7eaa29SArthur Chunqi Li VMX_EXTINT = 1, 2989d7eaa29SArthur Chunqi Li VMX_TRIPLE_FAULT = 2, 2999d7eaa29SArthur Chunqi Li VMX_INIT = 3, 3009d7eaa29SArthur Chunqi Li VMX_SIPI = 4, 3019d7eaa29SArthur Chunqi Li VMX_SMI_IO = 5, 3029d7eaa29SArthur Chunqi Li VMX_SMI_OTHER = 6, 3039d7eaa29SArthur Chunqi Li VMX_INTR_WINDOW = 7, 3049d7eaa29SArthur Chunqi Li VMX_NMI_WINDOW = 8, 3059d7eaa29SArthur Chunqi Li VMX_TASK_SWITCH = 9, 3069d7eaa29SArthur Chunqi Li VMX_CPUID = 10, 3079d7eaa29SArthur Chunqi Li VMX_GETSEC = 11, 3089d7eaa29SArthur Chunqi Li VMX_HLT = 12, 3099d7eaa29SArthur Chunqi Li VMX_INVD = 13, 3109d7eaa29SArthur Chunqi Li VMX_INVLPG = 14, 3119d7eaa29SArthur Chunqi Li VMX_RDPMC = 15, 3129d7eaa29SArthur Chunqi Li VMX_RDTSC = 16, 3139d7eaa29SArthur Chunqi Li VMX_RSM = 17, 3149d7eaa29SArthur Chunqi Li VMX_VMCALL = 18, 3159d7eaa29SArthur Chunqi Li VMX_VMCLEAR = 19, 3169d7eaa29SArthur Chunqi Li VMX_VMLAUNCH = 20, 3179d7eaa29SArthur Chunqi Li VMX_VMPTRLD = 21, 3189d7eaa29SArthur Chunqi Li VMX_VMPTRST = 22, 3199d7eaa29SArthur Chunqi Li VMX_VMREAD = 23, 3209d7eaa29SArthur Chunqi Li VMX_VMRESUME = 24, 3219d7eaa29SArthur Chunqi Li VMX_VMWRITE = 25, 3229d7eaa29SArthur Chunqi Li VMX_VMXOFF = 26, 3239d7eaa29SArthur Chunqi Li VMX_VMXON = 27, 3249d7eaa29SArthur Chunqi Li VMX_CR = 28, 3259d7eaa29SArthur Chunqi Li VMX_DR = 29, 3269d7eaa29SArthur Chunqi Li VMX_IO = 30, 3279d7eaa29SArthur Chunqi Li VMX_RDMSR = 31, 3289d7eaa29SArthur Chunqi Li VMX_WRMSR = 32, 3299d7eaa29SArthur Chunqi Li VMX_FAIL_STATE = 33, 3309d7eaa29SArthur Chunqi Li VMX_FAIL_MSR = 34, 3319d7eaa29SArthur Chunqi Li VMX_MWAIT = 36, 3329d7eaa29SArthur Chunqi Li VMX_MTF = 37, 3339d7eaa29SArthur Chunqi Li VMX_MONITOR = 39, 3349d7eaa29SArthur Chunqi Li VMX_PAUSE = 40, 3359d7eaa29SArthur Chunqi Li VMX_FAIL_MCHECK = 41, 3369d7eaa29SArthur Chunqi Li VMX_TPR_THRESHOLD = 43, 3379d7eaa29SArthur Chunqi Li VMX_APIC_ACCESS = 44, 33867fdc49eSArbel Moshe VMX_EOI_INDUCED = 45, 3399d7eaa29SArthur Chunqi Li VMX_GDTR_IDTR = 46, 3409d7eaa29SArthur Chunqi Li VMX_LDTR_TR = 47, 3419d7eaa29SArthur Chunqi Li VMX_EPT_VIOLATION = 48, 3429d7eaa29SArthur Chunqi Li VMX_EPT_MISCONFIG = 49, 3439d7eaa29SArthur Chunqi Li VMX_INVEPT = 50, 3449d7eaa29SArthur Chunqi Li VMX_PREEMPT = 52, 3459d7eaa29SArthur Chunqi Li VMX_INVVPID = 53, 3469d7eaa29SArthur Chunqi Li VMX_WBINVD = 54, 3477e207ec1SPeter Feiner VMX_XSETBV = 55, 3487e207ec1SPeter Feiner VMX_APIC_WRITE = 56, 3497e207ec1SPeter Feiner VMX_RDRAND = 57, 3507e207ec1SPeter Feiner VMX_INVPCID = 58, 3517e207ec1SPeter Feiner VMX_VMFUNC = 59, 3527e207ec1SPeter Feiner VMX_RDSEED = 61, 3537e207ec1SPeter Feiner VMX_PML_FULL = 62, 3547e207ec1SPeter Feiner VMX_XSAVES = 63, 3557e207ec1SPeter Feiner VMX_XRSTORS = 64, 3569d7eaa29SArthur Chunqi Li }; 3579d7eaa29SArthur Chunqi Li 3589d7eaa29SArthur Chunqi Li enum Ctrl_exi { 359dc5c01f1SJan Kiszka EXI_SAVE_DBGCTLS = 1UL << 2, 3609d7eaa29SArthur Chunqi Li EXI_HOST_64 = 1UL << 9, 3619d7eaa29SArthur Chunqi Li EXI_LOAD_PERF = 1UL << 12, 3629d7eaa29SArthur Chunqi Li EXI_INTA = 1UL << 15, 363403e2519SArthur Chunqi Li EXI_SAVE_PAT = 1UL << 18, 364403e2519SArthur Chunqi Li EXI_LOAD_PAT = 1UL << 19, 365403e2519SArthur Chunqi Li EXI_SAVE_EFER = 1UL << 20, 3669d7eaa29SArthur Chunqi Li EXI_LOAD_EFER = 1UL << 21, 367f0dfe8ecSArthur Chunqi Li EXI_SAVE_PREEMPT = 1UL << 22, 3689d7eaa29SArthur Chunqi Li }; 3699d7eaa29SArthur Chunqi Li 3709d7eaa29SArthur Chunqi Li enum Ctrl_ent { 371dc5c01f1SJan Kiszka ENT_LOAD_DBGCTLS = 1UL << 2, 3729d7eaa29SArthur Chunqi Li ENT_GUEST_64 = 1UL << 9, 37362055fd6SKrish Sadhukhan ENT_LOAD_PERF = 1UL << 13, 374403e2519SArthur Chunqi Li ENT_LOAD_PAT = 1UL << 14, 3759d7eaa29SArthur Chunqi Li ENT_LOAD_EFER = 1UL << 15, 3769d7eaa29SArthur Chunqi Li }; 3779d7eaa29SArthur Chunqi Li 3789d7eaa29SArthur Chunqi Li enum Ctrl_pin { 3799d7eaa29SArthur Chunqi Li PIN_EXTINT = 1ul << 0, 3809d7eaa29SArthur Chunqi Li PIN_NMI = 1ul << 3, 3819d7eaa29SArthur Chunqi Li PIN_VIRT_NMI = 1ul << 5, 382f0dfe8ecSArthur Chunqi Li PIN_PREEMPT = 1ul << 6, 38367fdc49eSArbel Moshe PIN_POST_INTR = 1ul << 7, 3849d7eaa29SArthur Chunqi Li }; 3859d7eaa29SArthur Chunqi Li 3869d7eaa29SArthur Chunqi Li enum Ctrl0 { 3879d7eaa29SArthur Chunqi Li CPU_INTR_WINDOW = 1ul << 2, 3884a99c8d4SJim Mattson CPU_USE_TSC_OFFSET = 1ul << 3, 3899d7eaa29SArthur Chunqi Li CPU_HLT = 1ul << 7, 3909d7eaa29SArthur Chunqi Li CPU_INVLPG = 1ul << 9, 3916eb44827SArthur Chunqi Li CPU_MWAIT = 1ul << 10, 3926eb44827SArthur Chunqi Li CPU_RDPMC = 1ul << 11, 3936eb44827SArthur Chunqi Li CPU_RDTSC = 1ul << 12, 3949d7eaa29SArthur Chunqi Li CPU_CR3_LOAD = 1ul << 15, 3959d7eaa29SArthur Chunqi Li CPU_CR3_STORE = 1ul << 16, 396f0dc549aSJan Kiszka CPU_CR8_LOAD = 1ul << 19, 397f0dc549aSJan Kiszka CPU_CR8_STORE = 1ul << 20, 3989d7eaa29SArthur Chunqi Li CPU_TPR_SHADOW = 1ul << 21, 3999d7eaa29SArthur Chunqi Li CPU_NMI_WINDOW = 1ul << 22, 4009d7eaa29SArthur Chunqi Li CPU_IO = 1ul << 24, 4019d7eaa29SArthur Chunqi Li CPU_IO_BITMAP = 1ul << 25, 402*46cc038cSOliver Upton CPU_MTF = 1ul << 27, 4032f375fa7SArthur Chunqi Li CPU_MSR_BITMAP = 1ul << 28, 4046eb44827SArthur Chunqi Li CPU_MONITOR = 1ul << 29, 4056eb44827SArthur Chunqi Li CPU_PAUSE = 1ul << 30, 4069d7eaa29SArthur Chunqi Li CPU_SECONDARY = 1ul << 31, 4079d7eaa29SArthur Chunqi Li }; 4089d7eaa29SArthur Chunqi Li 4099d7eaa29SArthur Chunqi Li enum Ctrl1 { 410a8b39b5aSKrish Sadhukhan CPU_VIRT_APIC_ACCESSES = 1ul << 0, 4119d7eaa29SArthur Chunqi Li CPU_EPT = 1ul << 1, 412a3418310SPaolo Bonzini CPU_DESC_TABLE = 1ul << 2, 413da22b1d1SPaolo Bonzini CPU_RDTSCP = 1ul << 3, 41467fdc49eSArbel Moshe CPU_VIRT_X2APIC = 1ul << 4, 4159d7eaa29SArthur Chunqi Li CPU_VPID = 1ul << 5, 4166eb44827SArthur Chunqi Li CPU_WBINVD = 1ul << 6, 417eea5c66fSJim Mattson CPU_URG = 1ul << 7, 41867fdc49eSArbel Moshe CPU_APIC_REG_VIRT = 1ul << 8, 419eea5c66fSJim Mattson CPU_VINTD = 1ul << 9, 4206eb44827SArthur Chunqi Li CPU_RDRAND = 1ul << 11, 42154424396SLiran Alon CPU_SHADOW_VMCS = 1ul << 14, 422a88205d1SPaolo Bonzini CPU_RDSEED = 1ul << 16, 423fa1078e4SBandan Das CPU_PML = 1ul << 17, 4248542a8bcSAaron Lewis CPU_USE_TSC_SCALING = 1ul << 25, 4259d7eaa29SArthur Chunqi Li }; 4269d7eaa29SArthur Chunqi Li 4271bde9127SJim Mattson enum Intr_type { 4281bde9127SJim Mattson VMX_INTR_TYPE_EXT_INTR = 0, 4291bde9127SJim Mattson VMX_INTR_TYPE_NMI_INTR = 2, 4301bde9127SJim Mattson VMX_INTR_TYPE_HARD_EXCEPTION = 3, 4311bde9127SJim Mattson VMX_INTR_TYPE_SOFT_INTR = 4, 4321bde9127SJim Mattson VMX_INTR_TYPE_SOFT_EXCEPTION = 6, 4331bde9127SJim Mattson }; 4341bde9127SJim Mattson 4351bde9127SJim Mattson /* 4361bde9127SJim Mattson * Interruption-information format 4371bde9127SJim Mattson */ 4381bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ 4391bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ 4401bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ 4411bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK 0x1000 /* 12 */ 4421bde9127SJim Mattson #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ 4431bde9127SJim Mattson 4441bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT 8 4451bde9127SJim Mattson 4468d2cdb35SMarc Orr #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */ 4478d2cdb35SMarc Orr #define INTR_TYPE_RESERVED (1 << 8) /* reserved */ 4488d2cdb35SMarc Orr #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */ 4498d2cdb35SMarc Orr #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */ 4508d2cdb35SMarc Orr #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */ 4518d2cdb35SMarc Orr #define INTR_TYPE_PRIV_SW_EXCEPTION (5 << 8) /* priv. software exception */ 4528d2cdb35SMarc Orr #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */ 4538d2cdb35SMarc Orr #define INTR_TYPE_OTHER_EVENT (7 << 8) /* other event */ 4548d2cdb35SMarc Orr 455799a84f8SGanShun /* 456414bd9d5SJim Mattson * Guest interruptibility state 457414bd9d5SJim Mattson */ 458414bd9d5SJim Mattson #define GUEST_INTR_STATE_STI (1 << 0) 459414bd9d5SJim Mattson #define GUEST_INTR_STATE_MOVSS (1 << 1) 460414bd9d5SJim Mattson #define GUEST_INTR_STATE_SMI (1 << 2) 461414bd9d5SJim Mattson #define GUEST_INTR_STATE_NMI (1 << 3) 462414bd9d5SJim Mattson #define GUEST_INTR_STATE_ENCLAVE (1 << 4) 463414bd9d5SJim Mattson 464414bd9d5SJim Mattson /* 465799a84f8SGanShun * VM-instruction error numbers 466799a84f8SGanShun */ 467799a84f8SGanShun enum vm_instruction_error_number { 468799a84f8SGanShun VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1, 469799a84f8SGanShun VMXERR_VMCLEAR_INVALID_ADDRESS = 2, 470799a84f8SGanShun VMXERR_VMCLEAR_VMXON_POINTER = 3, 471799a84f8SGanShun VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4, 472799a84f8SGanShun VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5, 473799a84f8SGanShun VMXERR_VMRESUME_AFTER_VMXOFF = 6, 474799a84f8SGanShun VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7, 475799a84f8SGanShun VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8, 476799a84f8SGanShun VMXERR_VMPTRLD_INVALID_ADDRESS = 9, 477799a84f8SGanShun VMXERR_VMPTRLD_VMXON_POINTER = 10, 478799a84f8SGanShun VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11, 479799a84f8SGanShun VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12, 480799a84f8SGanShun VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13, 481799a84f8SGanShun VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15, 482799a84f8SGanShun VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16, 483799a84f8SGanShun VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17, 484799a84f8SGanShun VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18, 485799a84f8SGanShun VMXERR_VMCALL_NONCLEAR_VMCS = 19, 486799a84f8SGanShun VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20, 487799a84f8SGanShun VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22, 488799a84f8SGanShun VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23, 489799a84f8SGanShun VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24, 490799a84f8SGanShun VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25, 491799a84f8SGanShun VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26, 492799a84f8SGanShun VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28, 493799a84f8SGanShun }; 494799a84f8SGanShun 4959d7eaa29SArthur Chunqi Li #define SAVE_GPR \ 4969d7eaa29SArthur Chunqi Li "xchg %rax, regs\n\t" \ 49703216a1eSAaron Lewis "xchg %rcx, regs+0x8\n\t" \ 49803216a1eSAaron Lewis "xchg %rdx, regs+0x10\n\t" \ 49903216a1eSAaron Lewis "xchg %rbx, regs+0x18\n\t" \ 5009d7eaa29SArthur Chunqi Li "xchg %rbp, regs+0x28\n\t" \ 5019d7eaa29SArthur Chunqi Li "xchg %rsi, regs+0x30\n\t" \ 5029d7eaa29SArthur Chunqi Li "xchg %rdi, regs+0x38\n\t" \ 5039d7eaa29SArthur Chunqi Li "xchg %r8, regs+0x40\n\t" \ 5049d7eaa29SArthur Chunqi Li "xchg %r9, regs+0x48\n\t" \ 5059d7eaa29SArthur Chunqi Li "xchg %r10, regs+0x50\n\t" \ 5069d7eaa29SArthur Chunqi Li "xchg %r11, regs+0x58\n\t" \ 5079d7eaa29SArthur Chunqi Li "xchg %r12, regs+0x60\n\t" \ 5089d7eaa29SArthur Chunqi Li "xchg %r13, regs+0x68\n\t" \ 5099d7eaa29SArthur Chunqi Li "xchg %r14, regs+0x70\n\t" \ 5109d7eaa29SArthur Chunqi Li "xchg %r15, regs+0x78\n\t" 5119d7eaa29SArthur Chunqi Li 5129d7eaa29SArthur Chunqi Li #define LOAD_GPR SAVE_GPR 5139d7eaa29SArthur Chunqi Li 5149d7eaa29SArthur Chunqi Li #define SAVE_GPR_C \ 5159d7eaa29SArthur Chunqi Li "xchg %%rax, regs\n\t" \ 51603216a1eSAaron Lewis "xchg %%rcx, regs+0x8\n\t" \ 51703216a1eSAaron Lewis "xchg %%rdx, regs+0x10\n\t" \ 51803216a1eSAaron Lewis "xchg %%rbx, regs+0x18\n\t" \ 5199d7eaa29SArthur Chunqi Li "xchg %%rbp, regs+0x28\n\t" \ 5209d7eaa29SArthur Chunqi Li "xchg %%rsi, regs+0x30\n\t" \ 5219d7eaa29SArthur Chunqi Li "xchg %%rdi, regs+0x38\n\t" \ 5229d7eaa29SArthur Chunqi Li "xchg %%r8, regs+0x40\n\t" \ 5239d7eaa29SArthur Chunqi Li "xchg %%r9, regs+0x48\n\t" \ 5249d7eaa29SArthur Chunqi Li "xchg %%r10, regs+0x50\n\t" \ 5259d7eaa29SArthur Chunqi Li "xchg %%r11, regs+0x58\n\t" \ 5269d7eaa29SArthur Chunqi Li "xchg %%r12, regs+0x60\n\t" \ 5279d7eaa29SArthur Chunqi Li "xchg %%r13, regs+0x68\n\t" \ 5289d7eaa29SArthur Chunqi Li "xchg %%r14, regs+0x70\n\t" \ 5299d7eaa29SArthur Chunqi Li "xchg %%r15, regs+0x78\n\t" 5309d7eaa29SArthur Chunqi Li 5319d7eaa29SArthur Chunqi Li #define LOAD_GPR_C SAVE_GPR_C 5329d7eaa29SArthur Chunqi Li 5339d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK 0x7 53434819aceSArthur Chunqi Li #define _VMX_IO_BYTE 0 53534819aceSArthur Chunqi Li #define _VMX_IO_WORD 1 5369d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG 3 5379d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK (1ul << 3) 5389d7eaa29SArthur Chunqi Li #define VMX_IO_IN (1ul << 3) 5399d7eaa29SArthur Chunqi Li #define VMX_IO_OUT 0 5409d7eaa29SArthur Chunqi Li #define VMX_IO_STRING (1ul << 4) 5419d7eaa29SArthur Chunqi Li #define VMX_IO_REP (1ul << 5) 54234819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM (1ul << 6) 5439d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK 0xFFFF0000 5449d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT 16 5459d7eaa29SArthur Chunqi Li 546c592c151SJan Kiszka #define VMX_TEST_START 0 5479d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT 1 5489d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT 2 5499d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME 3 550794c67a9SPeter Feiner #define VMX_TEST_VMABORT 4 551794c67a9SPeter Feiner #define VMX_TEST_VMSKIP 5 5529d7eaa29SArthur Chunqi Li 5539d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT (1ul << 12) 5549d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK 0xFFF 5559d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT 0x1 556794c67a9SPeter Feiner #define HYPERCALL_VMABORT 0x2 557794c67a9SPeter Feiner #define HYPERCALL_VMSKIP 0x3 5589d7eaa29SArthur Chunqi Li 5596884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT 3ul 5601d70eb82SKrish Sadhukhan #define EPTP_PG_WALK_LEN_MASK 0x38ul 5611d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_MASK 0x1ful 5621d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_SHIFT 0x7ul 5636884af61SArthur Chunqi Li #define EPTP_AD_FLAG (1ul << 6) 5646884af61SArthur Chunqi Li 5656884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC 0ul 5666884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC 1ul 5676884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT 4ul 5686884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP 5ul 5696884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB 6ul 5706884af61SArthur Chunqi Li 5716884af61SArthur Chunqi Li #define EPT_RA 1ul 5726884af61SArthur Chunqi Li #define EPT_WA 2ul 5736884af61SArthur Chunqi Li #define EPT_EA 4ul 5746884af61SArthur Chunqi Li #define EPT_PRESENT (EPT_RA | EPT_WA | EPT_EA) 5756884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG (1ul << 8) 5766884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG (1ul << 9) 5776884af61SArthur Chunqi Li #define EPT_LARGE_PAGE (1ul << 7) 5786884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT 3ul 5791d70eb82SKrish Sadhukhan #define EPT_MEM_TYPE_MASK 0x7ul 5806884af61SArthur Chunqi Li #define EPT_IGNORE_PAT (1ul << 6) 5816884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE (1ull << 63) 5826884af61SArthur Chunqi Li 5836884af61SArthur Chunqi Li #define EPT_CAP_WT 1ull 5846884af61SArthur Chunqi Li #define EPT_CAP_PWL4 (1ull << 6) 5856884af61SArthur Chunqi Li #define EPT_CAP_UC (1ull << 8) 5866884af61SArthur Chunqi Li #define EPT_CAP_WB (1ull << 14) 5876884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE (1ull << 16) 5886884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE (1ull << 17) 5896884af61SArthur Chunqi Li #define EPT_CAP_INVEPT (1ull << 20) 5906884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE (1ull << 25) 5916884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL (1ull << 26) 5926884af61SArthur Chunqi Li #define EPT_CAP_AD_FLAG (1ull << 21) 593b093c6ceSWanpeng Li #define VPID_CAP_INVVPID (1ull << 32) 594aedfd771SJim Mattson #define VPID_CAP_INVVPID_ADDR (1ull << 40) 595aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTGLB (1ull << 41) 596b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL (1ull << 42) 597aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTLOC (1ull << 43) 5986884af61SArthur Chunqi Li 5996884af61SArthur Chunqi Li #define PAGE_SIZE_2M (512 * PAGE_SIZE) 6006884af61SArthur Chunqi Li #define PAGE_SIZE_1G (512 * PAGE_SIZE_2M) 6016884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL 4 6026884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH 9 6036884af61SArthur Chunqi Li #define EPT_PGDIR_MASK 511 60469c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES (1 << EPT_PGDIR_WIDTH) 605a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level) (((level)-1) * EPT_PGDIR_WIDTH + 12) 60600b5c590SPeter Feiner #define EPT_ADDR_MASK GENMASK_ULL(51, 12) 60704b0e0f3SJan Kiszka #define PAGE_MASK_2M (~(PAGE_SIZE_2M-1)) 6086884af61SArthur Chunqi Li 60929eb46a9SNadav Amit #define EPT_VLT_RD (1ull << 0) 61029eb46a9SNadav Amit #define EPT_VLT_WR (1ull << 1) 61129eb46a9SNadav Amit #define EPT_VLT_FETCH (1ull << 2) 61229eb46a9SNadav Amit #define EPT_VLT_PERM_RD (1ull << 3) 61329eb46a9SNadav Amit #define EPT_VLT_PERM_WR (1ull << 4) 61429eb46a9SNadav Amit #define EPT_VLT_PERM_EX (1ull << 5) 61529eb46a9SNadav Amit #define EPT_VLT_PERM_USER_EX (1ull << 6) 616359575f6SPeter Feiner #define EPT_VLT_PERMS (EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \ 617359575f6SPeter Feiner EPT_VLT_PERM_EX) 61829eb46a9SNadav Amit #define EPT_VLT_LADDR_VLD (1ull << 7) 61929eb46a9SNadav Amit #define EPT_VLT_PADDR (1ull << 8) 62029eb46a9SNadav Amit #define EPT_VLT_GUEST_USER (1ull << 9) 62129eb46a9SNadav Amit #define EPT_VLT_GUEST_RW (1ull << 10) 62229eb46a9SNadav Amit #define EPT_VLT_GUEST_EX (1ull << 11) 6231cf12996SNadav Amit #define EPT_VLT_GUEST_MASK (EPT_VLT_GUEST_USER | EPT_VLT_GUEST_RW | \ 6241cf12996SNadav Amit EPT_VLT_GUEST_EX) 6256884af61SArthur Chunqi Li 6266884af61SArthur Chunqi Li #define MAGIC_VAL_1 0x12345678ul 6276884af61SArthur Chunqi Li #define MAGIC_VAL_2 0x87654321ul 6286884af61SArthur Chunqi Li #define MAGIC_VAL_3 0xfffffffful 629359575f6SPeter Feiner #define MAGIC_VAL_4 0xdeadbeeful 6306884af61SArthur Chunqi Li 6316884af61SArthur Chunqi Li #define INVEPT_SINGLE 1 6326884af61SArthur Chunqi Li #define INVEPT_GLOBAL 2 6333ee34093SArthur Chunqi Li 634aedfd771SJim Mattson #define INVVPID_ADDR 0 635aedfd771SJim Mattson #define INVVPID_CONTEXT_GLOBAL 1 636b093c6ceSWanpeng Li #define INVVPID_ALL 2 637aedfd771SJim Mattson #define INVVPID_CONTEXT_LOCAL 3 638b093c6ceSWanpeng Li 63917ba0dd0SJan Kiszka #define ACTV_ACTIVE 0 64017ba0dd0SJan Kiszka #define ACTV_HLT 1 64117ba0dd0SJan Kiszka 642f99bcd94SLiran Alon /* 643f99bcd94SLiran Alon * VMCS field encoding: 644f99bcd94SLiran Alon * Bit 0: High-access 645f99bcd94SLiran Alon * Bits 1-9: Index 646f99bcd94SLiran Alon * Bits 10-12: Type 647f99bcd94SLiran Alon * Bits 13-15: Width 648f99bcd94SLiran Alon * Bits 15-64: Reserved 649f99bcd94SLiran Alon */ 650f99bcd94SLiran Alon #define VMCS_FIELD_HIGH_SHIFT (0) 651f99bcd94SLiran Alon #define VMCS_FIELD_INDEX_SHIFT (1) 65285cd1cf9SSean Christopherson #define VMCS_FIELD_INDEX_MASK GENMASK(9, 1) 653f99bcd94SLiran Alon #define VMCS_FIELD_TYPE_SHIFT (10) 654f99bcd94SLiran Alon #define VMCS_FIELD_WIDTH_SHIFT (13) 655f99bcd94SLiran Alon #define VMCS_FIELD_RESERVED_SHIFT (15) 656f99bcd94SLiran Alon #define VMCS_FIELD_BIT_SIZE (BITS_PER_LONG) 657f99bcd94SLiran Alon 6583ee34093SArthur Chunqi Li extern struct regs regs; 6593ee34093SArthur Chunqi Li 6603ee34093SArthur Chunqi Li extern union vmx_basic basic; 6615f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev; 6625f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2]; 6635f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev; 6645f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev; 6653ee34093SArthur Chunqi Li extern union vmx_ept_vpid ept_vpid; 6663ee34093SArthur Chunqi Li 667c937d495SLiran Alon extern u64 *bsp_vmxon_region; 6685ff34ea7SLiran Alon extern bool launched; 6695080b498SJim Mattson 670ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s); 671ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void); 672ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void); 673ffb1a9e0SJan Kiszka 674c937d495SLiran Alon static int _vmx_on(u64 *vmxon_region) 6755080b498SJim Mattson { 6765080b498SJim Mattson bool ret; 6775080b498SJim Mattson u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6785080b498SJim Mattson asm volatile ("push %1; popf; vmxon %2; setbe %0\n\t" 6795080b498SJim Mattson : "=q" (ret) : "q" (rflags), "m" (vmxon_region) : "cc"); 6805080b498SJim Mattson return ret; 6815080b498SJim Mattson } 6825080b498SJim Mattson 683c937d495SLiran Alon static int vmx_on(void) 684c937d495SLiran Alon { 685c937d495SLiran Alon return _vmx_on(bsp_vmxon_region); 686c937d495SLiran Alon } 687c937d495SLiran Alon 6885080b498SJim Mattson static int vmx_off(void) 6895080b498SJim Mattson { 6905080b498SJim Mattson bool ret; 6915080b498SJim Mattson u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 6925080b498SJim Mattson 6935080b498SJim Mattson asm volatile("push %1; popf; vmxoff; setbe %0\n\t" 6945080b498SJim Mattson : "=q"(ret) : "q" (rflags) : "cc"); 6955080b498SJim Mattson return ret; 6965080b498SJim Mattson } 6975080b498SJim Mattson 698ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs) 699ecd5b431SDavid Matlack { 700ecd5b431SDavid Matlack bool ret; 701ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 702ecd5b431SDavid Matlack 703ecd5b431SDavid Matlack asm volatile ("push %1; popf; vmptrld %2; setbe %0" 704ecd5b431SDavid Matlack : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 705ecd5b431SDavid Matlack return ret; 706ecd5b431SDavid Matlack } 707ecd5b431SDavid Matlack 7089d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs) 7099d7eaa29SArthur Chunqi Li { 7109d7eaa29SArthur Chunqi Li bool ret; 711a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 712a739f560SBandan Das 713a739f560SBandan Das asm volatile ("push %1; popf; vmclear %2; setbe %0" 714a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc"); 7159d7eaa29SArthur Chunqi Li return ret; 7169d7eaa29SArthur Chunqi Li } 7179d7eaa29SArthur Chunqi Li 7189d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc) 7199d7eaa29SArthur Chunqi Li { 7209d7eaa29SArthur Chunqi Li u64 val; 7219d7eaa29SArthur Chunqi Li asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc"); 7229d7eaa29SArthur Chunqi Li return val; 7239d7eaa29SArthur Chunqi Li } 7249d7eaa29SArthur Chunqi Li 725ecd5b431SDavid Matlack static inline int vmcs_read_checking(enum Encoding enc, u64 *value) 726ecd5b431SDavid Matlack { 727ecd5b431SDavid Matlack u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 728ecd5b431SDavid Matlack u64 encoding = enc; 729ecd5b431SDavid Matlack u64 val; 730ecd5b431SDavid Matlack 731ecd5b431SDavid Matlack asm volatile ("shl $8, %%rax;" 732ecd5b431SDavid Matlack "sahf;" 733ecd5b431SDavid Matlack "vmread %[encoding], %[val];" 734ecd5b431SDavid Matlack "lahf;" 735ecd5b431SDavid Matlack "shr $8, %%rax" 736ecd5b431SDavid Matlack : /* output */ [val]"=rm"(val), "+a"(rflags) 737ecd5b431SDavid Matlack : /* input */ [encoding]"r"(encoding) 738ecd5b431SDavid Matlack : /* clobber */ "cc"); 739ecd5b431SDavid Matlack 740ecd5b431SDavid Matlack *value = val; 741ecd5b431SDavid Matlack return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF); 742ecd5b431SDavid Matlack } 743ecd5b431SDavid Matlack 7449d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val) 7459d7eaa29SArthur Chunqi Li { 7469d7eaa29SArthur Chunqi Li bool ret; 7479d7eaa29SArthur Chunqi Li asm volatile ("vmwrite %1, %2; setbe %0" 7489d7eaa29SArthur Chunqi Li : "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc"); 7499d7eaa29SArthur Chunqi Li return ret; 7509d7eaa29SArthur Chunqi Li } 7519d7eaa29SArthur Chunqi Li 75271be811eSLiran Alon static inline int vmcs_set_bits(enum Encoding enc, u64 val) 75371be811eSLiran Alon { 75471be811eSLiran Alon return vmcs_write(enc, vmcs_read(enc) | val); 75571be811eSLiran Alon } 75671be811eSLiran Alon 75771be811eSLiran Alon static inline int vmcs_clear_bits(enum Encoding enc, u64 val) 75871be811eSLiran Alon { 75971be811eSLiran Alon return vmcs_write(enc, vmcs_read(enc) & ~val); 76071be811eSLiran Alon } 76171be811eSLiran Alon 7629d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs) 7639d7eaa29SArthur Chunqi Li { 7649d7eaa29SArthur Chunqi Li bool ret; 765eb151216SJim Mattson unsigned long pa; 766a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7679d7eaa29SArthur Chunqi Li 768eb151216SJim Mattson asm volatile ("push %2; popf; vmptrst %1; setbe %0" 769eb151216SJim Mattson : "=q" (ret), "=m" (pa) : "r" (rflags) : "cc"); 770eb151216SJim Mattson *vmcs = (pa == -1ull) ? NULL : phys_to_virt(pa); 7719d7eaa29SArthur Chunqi Li return ret; 7729d7eaa29SArthur Chunqi Li } 7739d7eaa29SArthur Chunqi Li 774fdcf8725SPaolo Bonzini static inline bool invept(unsigned long type, u64 eptp) 7756884af61SArthur Chunqi Li { 776fdcf8725SPaolo Bonzini bool ret; 777fdcf8725SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 778fdcf8725SPaolo Bonzini 7796884af61SArthur Chunqi Li struct { 7806884af61SArthur Chunqi Li u64 eptp, gpa; 7816884af61SArthur Chunqi Li } operand = {eptp, 0}; 782fdcf8725SPaolo Bonzini asm volatile("push %1; popf; invept %2, %3; setbe %0" 783fdcf8725SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 784fdcf8725SPaolo Bonzini return ret; 7856884af61SArthur Chunqi Li } 7866884af61SArthur Chunqi Li 787aedfd771SJim Mattson static inline bool invvpid(unsigned long type, u64 vpid, u64 gla) 788b093c6ceSWanpeng Li { 7890a943608SPaolo Bonzini bool ret; 7900a943608SPaolo Bonzini u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 7910a943608SPaolo Bonzini 792aedfd771SJim Mattson struct invvpid_operand operand = {vpid, gla}; 7930a943608SPaolo Bonzini asm volatile("push %1; popf; invvpid %2, %3; setbe %0" 7940a943608SPaolo Bonzini : "=q" (ret) : "r" (rflags), "m"(operand),"r"(type) : "cc"); 7950a943608SPaolo Bonzini return ret; 796b093c6ceSWanpeng Li } 797b093c6ceSWanpeng Li 798883f3fccSLiran Alon void enable_vmx(void); 7994f18f5deSLiran Alon void init_vmx(u64 *vmxon_region); 8004f18f5deSLiran Alon 8017e207ec1SPeter Feiner const char *exit_reason_description(u64 reason); 8027db17e21SThomas Huth void print_vmexit_info(void); 8033b50efe3SPeter Feiner void print_vmentry_failure_info(struct vmentry_failure *failure); 8042f888fccSBandan Das void ept_sync(int type, u64 eptp); 805b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid); 8066884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level, 8076884af61SArthur Chunqi Li unsigned long guest_addr, unsigned long pte, 8086884af61SArthur Chunqi Li unsigned long *pt_page); 8096884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys, 8106884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 8116884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys, 8126884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 8136884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys, 8146884af61SArthur Chunqi Li unsigned long guest_addr, u64 perm); 815b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 8166884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm); 817b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level, 818b4a405c3SRadim Krčmář unsigned long *pte); 819dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 8206884af61SArthur Chunqi Li int level, u64 pte_val); 821521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 822521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 823521820dbSPaolo Bonzini int expected_pt_ad); 824521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 825521820dbSPaolo Bonzini unsigned long guest_addr); 8263ee34093SArthur Chunqi Li 8278ab53b95SPeter Feiner bool ept_2m_supported(void); 8288ab53b95SPeter Feiner bool ept_1g_supported(void); 8298ab53b95SPeter Feiner bool ept_huge_pages_supported(int level); 8308ab53b95SPeter Feiner bool ept_execute_only_supported(void); 8318ab53b95SPeter Feiner bool ept_ad_bits_supported(void); 8328ab53b95SPeter Feiner 833794c67a9SPeter Feiner void enter_guest(void); 8344ce739beSMarc Orr void enter_guest_with_bad_controls(void); 83574f7e9b2SKrish Sadhukhan void enter_guest_with_invalid_guest_state(void); 836794c67a9SPeter Feiner 837794c67a9SPeter Feiner typedef void (*test_guest_func)(void); 838794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data); 839794c67a9SPeter Feiner void test_set_guest(test_guest_func func); 840794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data); 841794c67a9SPeter Feiner void test_skip(const char *msg); 842794c67a9SPeter Feiner 843794c67a9SPeter Feiner void __abort_test(void); 844794c67a9SPeter Feiner 845794c67a9SPeter Feiner #define TEST_ASSERT(cond) \ 846794c67a9SPeter Feiner do { \ 847794c67a9SPeter Feiner if (!(cond)) { \ 848a299895bSThomas Huth report(0, "%s:%d: Assertion failed: %s", \ 849794c67a9SPeter Feiner __FILE__, __LINE__, #cond); \ 850794c67a9SPeter Feiner dump_stack(); \ 851794c67a9SPeter Feiner __abort_test(); \ 852794c67a9SPeter Feiner } \ 8530d78a090SDavid Matlack report_pass(); \ 854794c67a9SPeter Feiner } while (0) 855794c67a9SPeter Feiner 856794c67a9SPeter Feiner #define TEST_ASSERT_MSG(cond, fmt, args...) \ 857794c67a9SPeter Feiner do { \ 858794c67a9SPeter Feiner if (!(cond)) { \ 859a299895bSThomas Huth report(0, "%s:%d: Assertion failed: %s\n" fmt, \ 860794c67a9SPeter Feiner __FILE__, __LINE__, #cond, ##args); \ 861794c67a9SPeter Feiner dump_stack(); \ 862794c67a9SPeter Feiner __abort_test(); \ 863794c67a9SPeter Feiner } \ 8640d78a090SDavid Matlack report_pass(); \ 865794c67a9SPeter Feiner } while (0) 866794c67a9SPeter Feiner 867794c67a9SPeter Feiner #define __TEST_EQ(a, b, a_str, b_str, assertion, fmt, args...) \ 868794c67a9SPeter Feiner do { \ 869794c67a9SPeter Feiner typeof(a) _a = a; \ 870794c67a9SPeter Feiner typeof(b) _b = b; \ 871794c67a9SPeter Feiner if (_a != _b) { \ 872794c67a9SPeter Feiner char _bin_a[BINSTR_SZ]; \ 873794c67a9SPeter Feiner char _bin_b[BINSTR_SZ]; \ 874794c67a9SPeter Feiner binstr(_a, _bin_a); \ 875794c67a9SPeter Feiner binstr(_b, _bin_b); \ 876a299895bSThomas Huth report(0, \ 877a299895bSThomas Huth "%s:%d: %s failed: (%s) == (%s)\n" \ 878fd6aada0SRadim Krčmář "\tLHS: %#018lx - %s - %lu\n" \ 879a299895bSThomas Huth "\tRHS: %#018lx - %s - %lu%s" fmt, \ 880794c67a9SPeter Feiner __FILE__, __LINE__, \ 881794c67a9SPeter Feiner assertion ? "Assertion" : "Expectation", a_str, b_str, \ 882794c67a9SPeter Feiner (unsigned long) _a, _bin_a, (unsigned long) _a, \ 883794c67a9SPeter Feiner (unsigned long) _b, _bin_b, (unsigned long) _b, \ 884794c67a9SPeter Feiner fmt[0] == '\0' ? "" : "\n", ## args); \ 885794c67a9SPeter Feiner dump_stack(); \ 886794c67a9SPeter Feiner if (assertion) \ 887794c67a9SPeter Feiner __abort_test(); \ 888794c67a9SPeter Feiner } \ 8890d78a090SDavid Matlack report_pass(); \ 890794c67a9SPeter Feiner } while (0) 891794c67a9SPeter Feiner 892794c67a9SPeter Feiner #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, "") 893794c67a9SPeter Feiner #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \ 894794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 1, fmt, ## args) 895794c67a9SPeter Feiner #define TEST_EXPECT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 0, "") 896794c67a9SPeter Feiner #define TEST_EXPECT_EQ_MSG(a, b, fmt, args...) \ 897794c67a9SPeter Feiner __TEST_EQ(a, b, #a, #b, 0, fmt, ## args) 898794c67a9SPeter Feiner 8999d7eaa29SArthur Chunqi Li #endif 900