xref: /kvm-unit-tests/x86/vmx.h (revision dcec966ff7423a29dad0e5ffdcf58e8a4095356f)
1c865f654SCornelia Huck #ifndef X86_VMX_H
2c865f654SCornelia Huck #define X86_VMX_H
39d7eaa29SArthur Chunqi Li 
49d7eaa29SArthur Chunqi Li #include "libcflat.h"
5a739f560SBandan Das #include "processor.h"
600b5c590SPeter Feiner #include "bitops.h"
7f563c18dSSean Christopherson #include "util.h"
81ad15f10SAlexander Gordeev #include "asm/page.h"
9eb151216SJim Mattson #include "asm/io.h"
109d7eaa29SArthur Chunqi Li 
1199944f15SSean Christopherson void __abort_test(void);
1299944f15SSean Christopherson 
130915ad69SSean Christopherson #define __TEST_ASSERT(cond)					\
1499944f15SSean Christopherson do {								\
1599944f15SSean Christopherson 	if (!(cond)) {						\
1699944f15SSean Christopherson 		report_fail("%s:%d: Assertion failed: %s",	\
1799944f15SSean Christopherson 			    __FILE__, __LINE__, #cond);		\
1899944f15SSean Christopherson 		dump_stack();					\
1999944f15SSean Christopherson 		__abort_test();					\
2099944f15SSean Christopherson 	}							\
210915ad69SSean Christopherson } while (0)
220915ad69SSean Christopherson 
230915ad69SSean Christopherson #define TEST_ASSERT(cond)					\
240915ad69SSean Christopherson do {								\
250915ad69SSean Christopherson 	__TEST_ASSERT(cond);					\
2699944f15SSean Christopherson 	report_passed();					\
2799944f15SSean Christopherson } while (0)
2899944f15SSean Christopherson 
2999944f15SSean Christopherson #define TEST_ASSERT_MSG(cond, fmt, args...)			\
3099944f15SSean Christopherson do {								\
3199944f15SSean Christopherson 	if (!(cond)) {						\
3299944f15SSean Christopherson 		report_fail("%s:%d: Assertion failed: %s\n" fmt,\
3399944f15SSean Christopherson 			    __FILE__, __LINE__, #cond, ##args);	\
3499944f15SSean Christopherson 		dump_stack();					\
3599944f15SSean Christopherson 		__abort_test();					\
3699944f15SSean Christopherson 	}							\
3799944f15SSean Christopherson 	report_passed();					\
3899944f15SSean Christopherson } while (0)
3999944f15SSean Christopherson 
40f563c18dSSean Christopherson #define TEST_ASSERT_EQ(a, b) __TEST_EQ(a, b, #a, #b, 1, __abort_test, "")
4199944f15SSean Christopherson #define TEST_ASSERT_EQ_MSG(a, b, fmt, args...) \
42f563c18dSSean Christopherson 	__TEST_EQ(a, b, #a, #b, 1, __abort_test, fmt, ## args)
4399944f15SSean Christopherson 
446c0ba6e7SLiran Alon struct vmcs_hdr {
456c0ba6e7SLiran Alon 	u32 revision_id:31;
466c0ba6e7SLiran Alon 	u32 shadow_vmcs:1;
476c0ba6e7SLiran Alon };
486c0ba6e7SLiran Alon 
499d7eaa29SArthur Chunqi Li struct vmcs {
506c0ba6e7SLiran Alon 	struct vmcs_hdr hdr;
519d7eaa29SArthur Chunqi Li 	u32 abort; /* VMX-abort indicator */
529d7eaa29SArthur Chunqi Li 	/* VMCS data */
539d7eaa29SArthur Chunqi Li 	char data[0];
549d7eaa29SArthur Chunqi Li };
559d7eaa29SArthur Chunqi Li 
56aedfd771SJim Mattson struct invvpid_operand {
57aedfd771SJim Mattson 	u64 vpid;
58aedfd771SJim Mattson 	u64 gla;
59aedfd771SJim Mattson };
60aedfd771SJim Mattson 
619d7eaa29SArthur Chunqi Li struct regs {
629d7eaa29SArthur Chunqi Li 	u64 rax;
639d7eaa29SArthur Chunqi Li 	u64 rcx;
649d7eaa29SArthur Chunqi Li 	u64 rdx;
659d7eaa29SArthur Chunqi Li 	u64 rbx;
669d7eaa29SArthur Chunqi Li 	u64 cr2;
679d7eaa29SArthur Chunqi Li 	u64 rbp;
689d7eaa29SArthur Chunqi Li 	u64 rsi;
699d7eaa29SArthur Chunqi Li 	u64 rdi;
709d7eaa29SArthur Chunqi Li 	u64 r8;
719d7eaa29SArthur Chunqi Li 	u64 r9;
729d7eaa29SArthur Chunqi Li 	u64 r10;
739d7eaa29SArthur Chunqi Li 	u64 r11;
749d7eaa29SArthur Chunqi Li 	u64 r12;
759d7eaa29SArthur Chunqi Li 	u64 r13;
769d7eaa29SArthur Chunqi Li 	u64 r14;
779d7eaa29SArthur Chunqi Li 	u64 r15;
789d7eaa29SArthur Chunqi Li 	u64 rflags;
799d7eaa29SArthur Chunqi Li };
809d7eaa29SArthur Chunqi Li 
81e0e2af90SSean Christopherson union exit_reason {
820e0ea94bSSean Christopherson 	struct {
830e0ea94bSSean Christopherson 		u32	basic			: 16;
840e0ea94bSSean Christopherson 		u32	reserved16		: 1;
850e0ea94bSSean Christopherson 		u32	reserved17		: 1;
860e0ea94bSSean Christopherson 		u32	reserved18		: 1;
870e0ea94bSSean Christopherson 		u32	reserved19		: 1;
880e0ea94bSSean Christopherson 		u32	reserved20		: 1;
890e0ea94bSSean Christopherson 		u32	reserved21		: 1;
900e0ea94bSSean Christopherson 		u32	reserved22		: 1;
910e0ea94bSSean Christopherson 		u32	reserved23		: 1;
920e0ea94bSSean Christopherson 		u32	reserved24		: 1;
930e0ea94bSSean Christopherson 		u32	reserved25		: 1;
940e0ea94bSSean Christopherson 		u32	reserved26		: 1;
950e0ea94bSSean Christopherson 		u32	enclave_mode		: 1;
960e0ea94bSSean Christopherson 		u32	smi_pending_mtf		: 1;
970e0ea94bSSean Christopherson 		u32	smi_from_vmx_root	: 1;
980e0ea94bSSean Christopherson 		u32	reserved30		: 1;
990e0ea94bSSean Christopherson 		u32	failed_vmentry		: 1;
1000e0ea94bSSean Christopherson 	};
1010e0ea94bSSean Christopherson 	u32 full;
102e0e2af90SSean Christopherson };
103e0e2af90SSean Christopherson 
104e0e2af90SSean Christopherson struct vmentry_result {
105e0e2af90SSean Christopherson 	/* Instruction mnemonic (for convenience). */
106e0e2af90SSean Christopherson 	const char *instr;
107e0e2af90SSean Christopherson 	/* Did the test attempt vmlaunch or vmresume? */
108e0e2af90SSean Christopherson 	bool vmlaunch;
109e0e2af90SSean Christopherson 	/* Did the instruction VM-Fail? */
110e0e2af90SSean Christopherson 	bool vm_fail;
111e0e2af90SSean Christopherson 	/* Did the VM-Entry fully enter the guest? */
112e0e2af90SSean Christopherson 	bool entered;
113e0e2af90SSean Christopherson 	/* VM-Exit reason, valid iff !vm_fail */
114e0e2af90SSean Christopherson 	union exit_reason exit_reason;
1153b50efe3SPeter Feiner 	/* Contents of [re]flags after failed entry. */
1163b50efe3SPeter Feiner 	unsigned long flags;
1173b50efe3SPeter Feiner };
1183b50efe3SPeter Feiner 
1199d7eaa29SArthur Chunqi Li struct vmx_test {
1209d7eaa29SArthur Chunqi Li 	const char *name;
121c592c151SJan Kiszka 	int (*init)(struct vmcs *vmcs);
1227db17e21SThomas Huth 	void (*guest_main)(void);
123e0e2af90SSean Christopherson 	int (*exit_handler)(union exit_reason exit_reason);
1249d7eaa29SArthur Chunqi Li 	void (*syscall_handler)(u64 syscall_no);
1259d7eaa29SArthur Chunqi Li 	struct regs guest_regs;
1260e0ea94bSSean Christopherson 	int (*entry_failure_handler)(struct vmentry_result *result);
1279d7eaa29SArthur Chunqi Li 	struct vmcs *vmcs;
1289d7eaa29SArthur Chunqi Li 	int exits;
129794c67a9SPeter Feiner 	/* Alternative test interface. */
130794c67a9SPeter Feiner 	void (*v2)(void);
1319d7eaa29SArthur Chunqi Li };
1329d7eaa29SArthur Chunqi Li 
1330903962dSYang Weijiang union vmx_basic_msr {
1349d7eaa29SArthur Chunqi Li 	u64 val;
1359d7eaa29SArthur Chunqi Li 	struct {
1369d7eaa29SArthur Chunqi Li 		u32 revision;
1379d7eaa29SArthur Chunqi Li 		u32	size:13,
13869c8d31cSJan Kiszka 			reserved1: 3,
1399d7eaa29SArthur Chunqi Li 			width:1,
1409d7eaa29SArthur Chunqi Li 			dual:1,
1419d7eaa29SArthur Chunqi Li 			type:4,
1429d7eaa29SArthur Chunqi Li 			insouts:1,
14369c8d31cSJan Kiszka 			ctrl:1,
144*9b27e5d6SYang Weijiang 			no_hw_errcode_cc:1,
145*9b27e5d6SYang Weijiang 			reserved2:7;
1469d7eaa29SArthur Chunqi Li 	};
1473ee34093SArthur Chunqi Li };
1489d7eaa29SArthur Chunqi Li 
1495f18e779SJan Kiszka union vmx_ctrl_msr {
1509d7eaa29SArthur Chunqi Li 	u64 val;
1519d7eaa29SArthur Chunqi Li 	struct {
1529d7eaa29SArthur Chunqi Li 		u32 set, clr;
1539d7eaa29SArthur Chunqi Li 	};
1543ee34093SArthur Chunqi Li };
1559d7eaa29SArthur Chunqi Li 
156b49a1a6dSJim Mattson union vmx_misc {
157b49a1a6dSJim Mattson 	u64 val;
158b49a1a6dSJim Mattson 	struct {
159b49a1a6dSJim Mattson 		u32 pt_bit:5,
160b49a1a6dSJim Mattson 		    stores_lma:1,
161b49a1a6dSJim Mattson 		    act_hlt:1,
162b49a1a6dSJim Mattson 		    act_shutdown:1,
163b49a1a6dSJim Mattson 		    act_wfsipi:1,
164b49a1a6dSJim Mattson 		    :5,
165b49a1a6dSJim Mattson 		    vmx_pt:1,
166b49a1a6dSJim Mattson 		    smm_smbase:1,
167b49a1a6dSJim Mattson 		    cr3_targets:9,
168b49a1a6dSJim Mattson 		    msr_list_size:3,
169b49a1a6dSJim Mattson 		    smm_mon_ctl:1,
170b49a1a6dSJim Mattson 		    vmwrite_any:1,
171b49a1a6dSJim Mattson 		    inject_len0:1,
172b49a1a6dSJim Mattson 		    :1;
173b49a1a6dSJim Mattson 		u32 mseg_revision;
174b49a1a6dSJim Mattson 	};
175b49a1a6dSJim Mattson };
176b49a1a6dSJim Mattson 
1773ee34093SArthur Chunqi Li union vmx_ept_vpid {
1789d7eaa29SArthur Chunqi Li 	u64 val;
1799d7eaa29SArthur Chunqi Li 	struct {
1809d7eaa29SArthur Chunqi Li 		u32:16,
1819d7eaa29SArthur Chunqi Li 			super:2,
1829d7eaa29SArthur Chunqi Li 			: 2,
1839d7eaa29SArthur Chunqi Li 			invept:1,
1849d7eaa29SArthur Chunqi Li 			: 11;
1859d7eaa29SArthur Chunqi Li 		u32	invvpid:1;
1869d7eaa29SArthur Chunqi Li 	};
1873ee34093SArthur Chunqi Li };
1889d7eaa29SArthur Chunqi Li 
1899d7eaa29SArthur Chunqi Li enum Encoding {
1909d7eaa29SArthur Chunqi Li 	/* 16-Bit Control Fields */
1919d7eaa29SArthur Chunqi Li 	VPID			= 0x0000ul,
1929d7eaa29SArthur Chunqi Li 	/* Posted-interrupt notification vector */
1939d7eaa29SArthur Chunqi Li 	PINV			= 0x0002ul,
1949d7eaa29SArthur Chunqi Li 	/* EPTP index */
1959d7eaa29SArthur Chunqi Li 	EPTP_IDX		= 0x0004ul,
1969d7eaa29SArthur Chunqi Li 
1979d7eaa29SArthur Chunqi Li 	/* 16-Bit Guest State Fields */
1989d7eaa29SArthur Chunqi Li 	GUEST_SEL_ES		= 0x0800ul,
1999d7eaa29SArthur Chunqi Li 	GUEST_SEL_CS		= 0x0802ul,
2009d7eaa29SArthur Chunqi Li 	GUEST_SEL_SS		= 0x0804ul,
2019d7eaa29SArthur Chunqi Li 	GUEST_SEL_DS		= 0x0806ul,
2029d7eaa29SArthur Chunqi Li 	GUEST_SEL_FS		= 0x0808ul,
2039d7eaa29SArthur Chunqi Li 	GUEST_SEL_GS		= 0x080aul,
2049d7eaa29SArthur Chunqi Li 	GUEST_SEL_LDTR		= 0x080cul,
2059d7eaa29SArthur Chunqi Li 	GUEST_SEL_TR		= 0x080eul,
2069d7eaa29SArthur Chunqi Li 	GUEST_INT_STATUS	= 0x0810ul,
207fa1078e4SBandan Das 	GUEST_PML_INDEX         = 0x0812ul,
2089d7eaa29SArthur Chunqi Li 
2099d7eaa29SArthur Chunqi Li 	/* 16-Bit Host State Fields */
2109d7eaa29SArthur Chunqi Li 	HOST_SEL_ES		= 0x0c00ul,
2119d7eaa29SArthur Chunqi Li 	HOST_SEL_CS		= 0x0c02ul,
2129d7eaa29SArthur Chunqi Li 	HOST_SEL_SS		= 0x0c04ul,
2139d7eaa29SArthur Chunqi Li 	HOST_SEL_DS		= 0x0c06ul,
2149d7eaa29SArthur Chunqi Li 	HOST_SEL_FS		= 0x0c08ul,
2159d7eaa29SArthur Chunqi Li 	HOST_SEL_GS		= 0x0c0aul,
2169d7eaa29SArthur Chunqi Li 	HOST_SEL_TR		= 0x0c0cul,
2179d7eaa29SArthur Chunqi Li 
2189d7eaa29SArthur Chunqi Li 	/* 64-Bit Control Fields */
2199d7eaa29SArthur Chunqi Li 	IO_BITMAP_A		= 0x2000ul,
2209d7eaa29SArthur Chunqi Li 	IO_BITMAP_B		= 0x2002ul,
2219d7eaa29SArthur Chunqi Li 	MSR_BITMAP		= 0x2004ul,
2229d7eaa29SArthur Chunqi Li 	EXIT_MSR_ST_ADDR	= 0x2006ul,
2239d7eaa29SArthur Chunqi Li 	EXIT_MSR_LD_ADDR	= 0x2008ul,
2249d7eaa29SArthur Chunqi Li 	ENTER_MSR_LD_ADDR	= 0x200aul,
2259d7eaa29SArthur Chunqi Li 	VMCS_EXEC_PTR		= 0x200cul,
2269d7eaa29SArthur Chunqi Li 	TSC_OFFSET		= 0x2010ul,
2279d7eaa29SArthur Chunqi Li 	TSC_OFFSET_HI		= 0x2011ul,
2289d7eaa29SArthur Chunqi Li 	APIC_VIRT_ADDR		= 0x2012ul,
2299d7eaa29SArthur Chunqi Li 	APIC_ACCS_ADDR		= 0x2014ul,
230687e54f6SKrish Sadhukhan 	POSTED_INTR_DESC_ADDR	= 0x2016ul,
2319d7eaa29SArthur Chunqi Li 	EPTP			= 0x201aul,
2329d7eaa29SArthur Chunqi Li 	EPTP_HI			= 0x201bul,
23354424396SLiran Alon 	VMREAD_BITMAP           = 0x2026ul,
23454424396SLiran Alon 	VMREAD_BITMAP_HI        = 0x2027ul,
23554424396SLiran Alon 	VMWRITE_BITMAP          = 0x2028ul,
23654424396SLiran Alon 	VMWRITE_BITMAP_HI       = 0x2029ul,
23767fdc49eSArbel Moshe 	EOI_EXIT_BITMAP0	= 0x201cul,
23867fdc49eSArbel Moshe 	EOI_EXIT_BITMAP1	= 0x201eul,
23967fdc49eSArbel Moshe 	EOI_EXIT_BITMAP2	= 0x2020ul,
24067fdc49eSArbel Moshe 	EOI_EXIT_BITMAP3	= 0x2022ul,
241fa1078e4SBandan Das 	PMLADDR                 = 0x200eul,
242fa1078e4SBandan Das 	PMLADDR_HI              = 0x200ful,
243fa1078e4SBandan Das 
2449d7eaa29SArthur Chunqi Li 
2459d7eaa29SArthur Chunqi Li 	/* 64-Bit Readonly Data Field */
2469d7eaa29SArthur Chunqi Li 	INFO_PHYS_ADDR		= 0x2400ul,
2479d7eaa29SArthur Chunqi Li 
2489d7eaa29SArthur Chunqi Li 	/* 64-Bit Guest State */
2499d7eaa29SArthur Chunqi Li 	VMCS_LINK_PTR		= 0x2800ul,
2509d7eaa29SArthur Chunqi Li 	VMCS_LINK_PTR_HI	= 0x2801ul,
2519d7eaa29SArthur Chunqi Li 	GUEST_DEBUGCTL		= 0x2802ul,
2529d7eaa29SArthur Chunqi Li 	GUEST_DEBUGCTL_HI	= 0x2803ul,
2539d7eaa29SArthur Chunqi Li 	GUEST_EFER		= 0x2806ul,
254403e2519SArthur Chunqi Li 	GUEST_PAT		= 0x2804ul,
2559d7eaa29SArthur Chunqi Li 	GUEST_PERF_GLOBAL_CTRL	= 0x2808ul,
2569d7eaa29SArthur Chunqi Li 	GUEST_PDPTE		= 0x280aul,
2578918a489SKrish Sadhukhan 	GUEST_BNDCFGS		= 0x2812ul,
2589d7eaa29SArthur Chunqi Li 
2599d7eaa29SArthur Chunqi Li 	/* 64-Bit Host State */
260403e2519SArthur Chunqi Li 	HOST_PAT		= 0x2c00ul,
2619d7eaa29SArthur Chunqi Li 	HOST_EFER		= 0x2c02ul,
2629d7eaa29SArthur Chunqi Li 	HOST_PERF_GLOBAL_CTRL	= 0x2c04ul,
2639d7eaa29SArthur Chunqi Li 
2649d7eaa29SArthur Chunqi Li 	/* 32-Bit Control Fields */
2659d7eaa29SArthur Chunqi Li 	PIN_CONTROLS		= 0x4000ul,
2669d7eaa29SArthur Chunqi Li 	CPU_EXEC_CTRL0		= 0x4002ul,
2679d7eaa29SArthur Chunqi Li 	EXC_BITMAP		= 0x4004ul,
2689d7eaa29SArthur Chunqi Li 	PF_ERROR_MASK		= 0x4006ul,
2699d7eaa29SArthur Chunqi Li 	PF_ERROR_MATCH		= 0x4008ul,
2709d7eaa29SArthur Chunqi Li 	CR3_TARGET_COUNT	= 0x400aul,
2719d7eaa29SArthur Chunqi Li 	EXI_CONTROLS		= 0x400cul,
2729d7eaa29SArthur Chunqi Li 	EXI_MSR_ST_CNT		= 0x400eul,
2739d7eaa29SArthur Chunqi Li 	EXI_MSR_LD_CNT		= 0x4010ul,
2749d7eaa29SArthur Chunqi Li 	ENT_CONTROLS		= 0x4012ul,
2759d7eaa29SArthur Chunqi Li 	ENT_MSR_LD_CNT		= 0x4014ul,
2769d7eaa29SArthur Chunqi Li 	ENT_INTR_INFO		= 0x4016ul,
2779d7eaa29SArthur Chunqi Li 	ENT_INTR_ERROR		= 0x4018ul,
2789d7eaa29SArthur Chunqi Li 	ENT_INST_LEN		= 0x401aul,
2799d7eaa29SArthur Chunqi Li 	TPR_THRESHOLD		= 0x401cul,
2809d7eaa29SArthur Chunqi Li 	CPU_EXEC_CTRL1		= 0x401eul,
2819d7eaa29SArthur Chunqi Li 
2829d7eaa29SArthur Chunqi Li 	/* 32-Bit R/O Data Fields */
2839d7eaa29SArthur Chunqi Li 	VMX_INST_ERROR		= 0x4400ul,
2849d7eaa29SArthur Chunqi Li 	EXI_REASON		= 0x4402ul,
2859d7eaa29SArthur Chunqi Li 	EXI_INTR_INFO		= 0x4404ul,
2869d7eaa29SArthur Chunqi Li 	EXI_INTR_ERROR		= 0x4406ul,
2879d7eaa29SArthur Chunqi Li 	IDT_VECT_INFO		= 0x4408ul,
2889d7eaa29SArthur Chunqi Li 	IDT_VECT_ERROR		= 0x440aul,
2899d7eaa29SArthur Chunqi Li 	EXI_INST_LEN		= 0x440cul,
2909d7eaa29SArthur Chunqi Li 	EXI_INST_INFO		= 0x440eul,
2919d7eaa29SArthur Chunqi Li 
2929d7eaa29SArthur Chunqi Li 	/* 32-Bit Guest State Fields */
2939d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_ES		= 0x4800ul,
2949d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_CS		= 0x4802ul,
2959d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_SS		= 0x4804ul,
2969d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_DS		= 0x4806ul,
2979d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_FS		= 0x4808ul,
2989d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_GS		= 0x480aul,
2999d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_LDTR	= 0x480cul,
3009d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_TR		= 0x480eul,
3019d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_GDTR	= 0x4810ul,
3029d7eaa29SArthur Chunqi Li 	GUEST_LIMIT_IDTR	= 0x4812ul,
3039d7eaa29SArthur Chunqi Li 	GUEST_AR_ES		= 0x4814ul,
3049d7eaa29SArthur Chunqi Li 	GUEST_AR_CS		= 0x4816ul,
3059d7eaa29SArthur Chunqi Li 	GUEST_AR_SS		= 0x4818ul,
3069d7eaa29SArthur Chunqi Li 	GUEST_AR_DS		= 0x481aul,
3079d7eaa29SArthur Chunqi Li 	GUEST_AR_FS		= 0x481cul,
3089d7eaa29SArthur Chunqi Li 	GUEST_AR_GS		= 0x481eul,
3099d7eaa29SArthur Chunqi Li 	GUEST_AR_LDTR		= 0x4820ul,
3109d7eaa29SArthur Chunqi Li 	GUEST_AR_TR		= 0x4822ul,
3119d7eaa29SArthur Chunqi Li 	GUEST_INTR_STATE	= 0x4824ul,
3129d7eaa29SArthur Chunqi Li 	GUEST_ACTV_STATE	= 0x4826ul,
3139d7eaa29SArthur Chunqi Li 	GUEST_SMBASE		= 0x4828ul,
3149d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_CS	= 0x482aul,
315f0dfe8ecSArthur Chunqi Li 	PREEMPT_TIMER_VALUE	= 0x482eul,
3169d7eaa29SArthur Chunqi Li 
3179d7eaa29SArthur Chunqi Li 	/* 32-Bit Host State Fields */
3189d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_CS	= 0x4c00ul,
3199d7eaa29SArthur Chunqi Li 
3209d7eaa29SArthur Chunqi Li 	/* Natural-Width Control Fields */
3219d7eaa29SArthur Chunqi Li 	CR0_MASK		= 0x6000ul,
3229d7eaa29SArthur Chunqi Li 	CR4_MASK		= 0x6002ul,
3239d7eaa29SArthur Chunqi Li 	CR0_READ_SHADOW		= 0x6004ul,
3249d7eaa29SArthur Chunqi Li 	CR4_READ_SHADOW		= 0x6006ul,
3259d7eaa29SArthur Chunqi Li 	CR3_TARGET_0		= 0x6008ul,
3269d7eaa29SArthur Chunqi Li 	CR3_TARGET_1		= 0x600aul,
3279d7eaa29SArthur Chunqi Li 	CR3_TARGET_2		= 0x600cul,
3289d7eaa29SArthur Chunqi Li 	CR3_TARGET_3		= 0x600eul,
3299d7eaa29SArthur Chunqi Li 
3309d7eaa29SArthur Chunqi Li 	/* Natural-Width R/O Data Fields */
3319d7eaa29SArthur Chunqi Li 	EXI_QUALIFICATION	= 0x6400ul,
3329d7eaa29SArthur Chunqi Li 	IO_RCX			= 0x6402ul,
3339d7eaa29SArthur Chunqi Li 	IO_RSI			= 0x6404ul,
3349d7eaa29SArthur Chunqi Li 	IO_RDI			= 0x6406ul,
3359d7eaa29SArthur Chunqi Li 	IO_RIP			= 0x6408ul,
3369d7eaa29SArthur Chunqi Li 	GUEST_LINEAR_ADDRESS	= 0x640aul,
3379d7eaa29SArthur Chunqi Li 
3389d7eaa29SArthur Chunqi Li 	/* Natural-Width Guest State Fields */
3399d7eaa29SArthur Chunqi Li 	GUEST_CR0		= 0x6800ul,
3409d7eaa29SArthur Chunqi Li 	GUEST_CR3		= 0x6802ul,
3419d7eaa29SArthur Chunqi Li 	GUEST_CR4		= 0x6804ul,
3429d7eaa29SArthur Chunqi Li 	GUEST_BASE_ES		= 0x6806ul,
3439d7eaa29SArthur Chunqi Li 	GUEST_BASE_CS		= 0x6808ul,
3449d7eaa29SArthur Chunqi Li 	GUEST_BASE_SS		= 0x680aul,
3459d7eaa29SArthur Chunqi Li 	GUEST_BASE_DS		= 0x680cul,
3469d7eaa29SArthur Chunqi Li 	GUEST_BASE_FS		= 0x680eul,
3479d7eaa29SArthur Chunqi Li 	GUEST_BASE_GS		= 0x6810ul,
3489d7eaa29SArthur Chunqi Li 	GUEST_BASE_LDTR		= 0x6812ul,
3499d7eaa29SArthur Chunqi Li 	GUEST_BASE_TR		= 0x6814ul,
3509d7eaa29SArthur Chunqi Li 	GUEST_BASE_GDTR		= 0x6816ul,
3519d7eaa29SArthur Chunqi Li 	GUEST_BASE_IDTR		= 0x6818ul,
3529d7eaa29SArthur Chunqi Li 	GUEST_DR7		= 0x681aul,
3539d7eaa29SArthur Chunqi Li 	GUEST_RSP		= 0x681cul,
3549d7eaa29SArthur Chunqi Li 	GUEST_RIP		= 0x681eul,
3559d7eaa29SArthur Chunqi Li 	GUEST_RFLAGS		= 0x6820ul,
3569d7eaa29SArthur Chunqi Li 	GUEST_PENDING_DEBUG	= 0x6822ul,
3579d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_ESP	= 0x6824ul,
3589d7eaa29SArthur Chunqi Li 	GUEST_SYSENTER_EIP	= 0x6826ul,
3599d7eaa29SArthur Chunqi Li 
3609d7eaa29SArthur Chunqi Li 	/* Natural-Width Host State Fields */
3619d7eaa29SArthur Chunqi Li 	HOST_CR0		= 0x6c00ul,
3629d7eaa29SArthur Chunqi Li 	HOST_CR3		= 0x6c02ul,
3639d7eaa29SArthur Chunqi Li 	HOST_CR4		= 0x6c04ul,
3649d7eaa29SArthur Chunqi Li 	HOST_BASE_FS		= 0x6c06ul,
3659d7eaa29SArthur Chunqi Li 	HOST_BASE_GS		= 0x6c08ul,
3669d7eaa29SArthur Chunqi Li 	HOST_BASE_TR		= 0x6c0aul,
3679d7eaa29SArthur Chunqi Li 	HOST_BASE_GDTR		= 0x6c0cul,
3689d7eaa29SArthur Chunqi Li 	HOST_BASE_IDTR		= 0x6c0eul,
3699d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_ESP	= 0x6c10ul,
3709d7eaa29SArthur Chunqi Li 	HOST_SYSENTER_EIP	= 0x6c12ul,
3719d7eaa29SArthur Chunqi Li 	HOST_RSP		= 0x6c14ul,
3729d7eaa29SArthur Chunqi Li 	HOST_RIP		= 0x6c16ul
3739d7eaa29SArthur Chunqi Li };
3749d7eaa29SArthur Chunqi Li 
3753b50efe3SPeter Feiner #define VMX_ENTRY_FAILURE	(1ul << 31)
3763b50efe3SPeter Feiner #define VMX_ENTRY_FLAGS		(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | \
3773b50efe3SPeter Feiner 				 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF)
3783b50efe3SPeter Feiner 
3799d7eaa29SArthur Chunqi Li enum Reason {
3809d7eaa29SArthur Chunqi Li 	VMX_EXC_NMI		= 0,
3819d7eaa29SArthur Chunqi Li 	VMX_EXTINT		= 1,
3829d7eaa29SArthur Chunqi Li 	VMX_TRIPLE_FAULT	= 2,
3839d7eaa29SArthur Chunqi Li 	VMX_INIT		= 3,
3849d7eaa29SArthur Chunqi Li 	VMX_SIPI		= 4,
3859d7eaa29SArthur Chunqi Li 	VMX_SMI_IO		= 5,
3869d7eaa29SArthur Chunqi Li 	VMX_SMI_OTHER		= 6,
3879d7eaa29SArthur Chunqi Li 	VMX_INTR_WINDOW		= 7,
3889d7eaa29SArthur Chunqi Li 	VMX_NMI_WINDOW		= 8,
3899d7eaa29SArthur Chunqi Li 	VMX_TASK_SWITCH		= 9,
3909d7eaa29SArthur Chunqi Li 	VMX_CPUID		= 10,
3919d7eaa29SArthur Chunqi Li 	VMX_GETSEC		= 11,
3929d7eaa29SArthur Chunqi Li 	VMX_HLT			= 12,
3939d7eaa29SArthur Chunqi Li 	VMX_INVD		= 13,
3949d7eaa29SArthur Chunqi Li 	VMX_INVLPG		= 14,
3959d7eaa29SArthur Chunqi Li 	VMX_RDPMC		= 15,
3969d7eaa29SArthur Chunqi Li 	VMX_RDTSC		= 16,
3979d7eaa29SArthur Chunqi Li 	VMX_RSM			= 17,
3989d7eaa29SArthur Chunqi Li 	VMX_VMCALL		= 18,
3999d7eaa29SArthur Chunqi Li 	VMX_VMCLEAR		= 19,
4009d7eaa29SArthur Chunqi Li 	VMX_VMLAUNCH		= 20,
4019d7eaa29SArthur Chunqi Li 	VMX_VMPTRLD		= 21,
4029d7eaa29SArthur Chunqi Li 	VMX_VMPTRST		= 22,
4039d7eaa29SArthur Chunqi Li 	VMX_VMREAD		= 23,
4049d7eaa29SArthur Chunqi Li 	VMX_VMRESUME		= 24,
4059d7eaa29SArthur Chunqi Li 	VMX_VMWRITE		= 25,
4069d7eaa29SArthur Chunqi Li 	VMX_VMXOFF		= 26,
4079d7eaa29SArthur Chunqi Li 	VMX_VMXON		= 27,
4089d7eaa29SArthur Chunqi Li 	VMX_CR			= 28,
4099d7eaa29SArthur Chunqi Li 	VMX_DR			= 29,
4109d7eaa29SArthur Chunqi Li 	VMX_IO			= 30,
4119d7eaa29SArthur Chunqi Li 	VMX_RDMSR		= 31,
4129d7eaa29SArthur Chunqi Li 	VMX_WRMSR		= 32,
4139d7eaa29SArthur Chunqi Li 	VMX_FAIL_STATE		= 33,
4149d7eaa29SArthur Chunqi Li 	VMX_FAIL_MSR		= 34,
4159d7eaa29SArthur Chunqi Li 	VMX_MWAIT		= 36,
4169d7eaa29SArthur Chunqi Li 	VMX_MTF			= 37,
4179d7eaa29SArthur Chunqi Li 	VMX_MONITOR		= 39,
4189d7eaa29SArthur Chunqi Li 	VMX_PAUSE		= 40,
4199d7eaa29SArthur Chunqi Li 	VMX_FAIL_MCHECK		= 41,
4209d7eaa29SArthur Chunqi Li 	VMX_TPR_THRESHOLD	= 43,
4219d7eaa29SArthur Chunqi Li 	VMX_APIC_ACCESS		= 44,
42267fdc49eSArbel Moshe 	VMX_EOI_INDUCED		= 45,
4239d7eaa29SArthur Chunqi Li 	VMX_GDTR_IDTR		= 46,
4249d7eaa29SArthur Chunqi Li 	VMX_LDTR_TR		= 47,
4259d7eaa29SArthur Chunqi Li 	VMX_EPT_VIOLATION	= 48,
4269d7eaa29SArthur Chunqi Li 	VMX_EPT_MISCONFIG	= 49,
4279d7eaa29SArthur Chunqi Li 	VMX_INVEPT		= 50,
4289d7eaa29SArthur Chunqi Li 	VMX_PREEMPT		= 52,
4299d7eaa29SArthur Chunqi Li 	VMX_INVVPID		= 53,
4309d7eaa29SArthur Chunqi Li 	VMX_WBINVD		= 54,
4317e207ec1SPeter Feiner 	VMX_XSETBV		= 55,
4327e207ec1SPeter Feiner 	VMX_APIC_WRITE		= 56,
4337e207ec1SPeter Feiner 	VMX_RDRAND		= 57,
4347e207ec1SPeter Feiner 	VMX_INVPCID		= 58,
4357e207ec1SPeter Feiner 	VMX_VMFUNC		= 59,
4367e207ec1SPeter Feiner 	VMX_RDSEED		= 61,
4377e207ec1SPeter Feiner 	VMX_PML_FULL		= 62,
4387e207ec1SPeter Feiner 	VMX_XSAVES		= 63,
4397e207ec1SPeter Feiner 	VMX_XRSTORS		= 64,
4409d7eaa29SArthur Chunqi Li };
4419d7eaa29SArthur Chunqi Li 
4429d7eaa29SArthur Chunqi Li enum Ctrl_exi {
443dc5c01f1SJan Kiszka 	EXI_SAVE_DBGCTLS	= 1UL << 2,
4449d7eaa29SArthur Chunqi Li 	EXI_HOST_64		= 1UL << 9,
4459d7eaa29SArthur Chunqi Li 	EXI_LOAD_PERF		= 1UL << 12,
4469d7eaa29SArthur Chunqi Li 	EXI_INTA		= 1UL << 15,
447403e2519SArthur Chunqi Li 	EXI_SAVE_PAT		= 1UL << 18,
448403e2519SArthur Chunqi Li 	EXI_LOAD_PAT		= 1UL << 19,
449403e2519SArthur Chunqi Li 	EXI_SAVE_EFER		= 1UL << 20,
4509d7eaa29SArthur Chunqi Li 	EXI_LOAD_EFER		= 1UL << 21,
451f0dfe8ecSArthur Chunqi Li 	EXI_SAVE_PREEMPT	= 1UL << 22,
4529d7eaa29SArthur Chunqi Li };
4539d7eaa29SArthur Chunqi Li 
4549d7eaa29SArthur Chunqi Li enum Ctrl_ent {
455dc5c01f1SJan Kiszka 	ENT_LOAD_DBGCTLS	= 1UL << 2,
4569d7eaa29SArthur Chunqi Li 	ENT_GUEST_64		= 1UL << 9,
45762055fd6SKrish Sadhukhan 	ENT_LOAD_PERF		= 1UL << 13,
458403e2519SArthur Chunqi Li 	ENT_LOAD_PAT		= 1UL << 14,
4599d7eaa29SArthur Chunqi Li 	ENT_LOAD_EFER		= 1UL << 15,
4608918a489SKrish Sadhukhan 	ENT_LOAD_BNDCFGS	= 1UL << 16
4619d7eaa29SArthur Chunqi Li };
4629d7eaa29SArthur Chunqi Li 
4639d7eaa29SArthur Chunqi Li enum Ctrl_pin {
4649d7eaa29SArthur Chunqi Li 	PIN_EXTINT		= 1ul << 0,
4659d7eaa29SArthur Chunqi Li 	PIN_NMI			= 1ul << 3,
4669d7eaa29SArthur Chunqi Li 	PIN_VIRT_NMI		= 1ul << 5,
467f0dfe8ecSArthur Chunqi Li 	PIN_PREEMPT		= 1ul << 6,
46867fdc49eSArbel Moshe 	PIN_POST_INTR		= 1ul << 7,
4699d7eaa29SArthur Chunqi Li };
4709d7eaa29SArthur Chunqi Li 
4719d7eaa29SArthur Chunqi Li enum Ctrl0 {
4729d7eaa29SArthur Chunqi Li 	CPU_INTR_WINDOW		= 1ul << 2,
4734a99c8d4SJim Mattson 	CPU_USE_TSC_OFFSET	= 1ul << 3,
4749d7eaa29SArthur Chunqi Li 	CPU_HLT			= 1ul << 7,
4759d7eaa29SArthur Chunqi Li 	CPU_INVLPG		= 1ul << 9,
4766eb44827SArthur Chunqi Li 	CPU_MWAIT		= 1ul << 10,
4776eb44827SArthur Chunqi Li 	CPU_RDPMC		= 1ul << 11,
4786eb44827SArthur Chunqi Li 	CPU_RDTSC		= 1ul << 12,
4799d7eaa29SArthur Chunqi Li 	CPU_CR3_LOAD		= 1ul << 15,
4809d7eaa29SArthur Chunqi Li 	CPU_CR3_STORE		= 1ul << 16,
481f0dc549aSJan Kiszka 	CPU_CR8_LOAD		= 1ul << 19,
482f0dc549aSJan Kiszka 	CPU_CR8_STORE		= 1ul << 20,
4839d7eaa29SArthur Chunqi Li 	CPU_TPR_SHADOW		= 1ul << 21,
4849d7eaa29SArthur Chunqi Li 	CPU_NMI_WINDOW		= 1ul << 22,
4859d7eaa29SArthur Chunqi Li 	CPU_IO			= 1ul << 24,
4869d7eaa29SArthur Chunqi Li 	CPU_IO_BITMAP		= 1ul << 25,
48746cc038cSOliver Upton 	CPU_MTF			= 1ul << 27,
4882f375fa7SArthur Chunqi Li 	CPU_MSR_BITMAP		= 1ul << 28,
4896eb44827SArthur Chunqi Li 	CPU_MONITOR		= 1ul << 29,
4906eb44827SArthur Chunqi Li 	CPU_PAUSE		= 1ul << 30,
4919d7eaa29SArthur Chunqi Li 	CPU_SECONDARY		= 1ul << 31,
4929d7eaa29SArthur Chunqi Li };
4939d7eaa29SArthur Chunqi Li 
4949d7eaa29SArthur Chunqi Li enum Ctrl1 {
495a8b39b5aSKrish Sadhukhan 	CPU_VIRT_APIC_ACCESSES	= 1ul << 0,
4969d7eaa29SArthur Chunqi Li 	CPU_EPT			= 1ul << 1,
497a3418310SPaolo Bonzini 	CPU_DESC_TABLE		= 1ul << 2,
498da22b1d1SPaolo Bonzini 	CPU_RDTSCP		= 1ul << 3,
49967fdc49eSArbel Moshe 	CPU_VIRT_X2APIC		= 1ul << 4,
5009d7eaa29SArthur Chunqi Li 	CPU_VPID		= 1ul << 5,
5016eb44827SArthur Chunqi Li 	CPU_WBINVD		= 1ul << 6,
502eea5c66fSJim Mattson 	CPU_URG			= 1ul << 7,
50367fdc49eSArbel Moshe 	CPU_APIC_REG_VIRT	= 1ul << 8,
504eea5c66fSJim Mattson 	CPU_VINTD		= 1ul << 9,
5056eb44827SArthur Chunqi Li 	CPU_RDRAND		= 1ul << 11,
50654424396SLiran Alon 	CPU_SHADOW_VMCS		= 1ul << 14,
507a88205d1SPaolo Bonzini 	CPU_RDSEED		= 1ul << 16,
508fa1078e4SBandan Das 	CPU_PML                 = 1ul << 17,
5098542a8bcSAaron Lewis 	CPU_USE_TSC_SCALING	= 1ul << 25,
5109d7eaa29SArthur Chunqi Li };
5119d7eaa29SArthur Chunqi Li 
5121bde9127SJim Mattson enum Intr_type {
5131bde9127SJim Mattson 	VMX_INTR_TYPE_EXT_INTR = 0,
5141bde9127SJim Mattson 	VMX_INTR_TYPE_NMI_INTR = 2,
5151bde9127SJim Mattson 	VMX_INTR_TYPE_HARD_EXCEPTION = 3,
5161bde9127SJim Mattson 	VMX_INTR_TYPE_SOFT_INTR = 4,
5171bde9127SJim Mattson 	VMX_INTR_TYPE_SOFT_EXCEPTION = 6,
5181bde9127SJim Mattson };
5191bde9127SJim Mattson 
5201bde9127SJim Mattson /*
5211bde9127SJim Mattson  * Interruption-information format
5221bde9127SJim Mattson  */
5231bde9127SJim Mattson #define INTR_INFO_VECTOR_MASK           0xff            /* 7:0 */
5241bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_MASK        0x700           /* 10:8 */
5251bde9127SJim Mattson #define INTR_INFO_DELIVER_CODE_MASK     0x800           /* 11 */
5261bde9127SJim Mattson #define INTR_INFO_UNBLOCK_NMI_MASK      0x1000          /* 12 */
5271bde9127SJim Mattson #define INTR_INFO_VALID_MASK            0x80000000      /* 31 */
5281bde9127SJim Mattson 
5291bde9127SJim Mattson #define INTR_INFO_INTR_TYPE_SHIFT       8
5301bde9127SJim Mattson 
5318d2cdb35SMarc Orr #define INTR_TYPE_EXT_INTR              (0 << 8) /* external interrupt */
5328d2cdb35SMarc Orr #define INTR_TYPE_RESERVED              (1 << 8) /* reserved */
5338d2cdb35SMarc Orr #define INTR_TYPE_NMI_INTR		(2 << 8) /* NMI */
5348d2cdb35SMarc Orr #define INTR_TYPE_HARD_EXCEPTION	(3 << 8) /* processor exception */
5358d2cdb35SMarc Orr #define INTR_TYPE_SOFT_INTR             (4 << 8) /* software interrupt */
5368d2cdb35SMarc Orr #define INTR_TYPE_PRIV_SW_EXCEPTION	(5 << 8) /* priv. software exception */
5378d2cdb35SMarc Orr #define INTR_TYPE_SOFT_EXCEPTION	(6 << 8) /* software exception */
5388d2cdb35SMarc Orr #define INTR_TYPE_OTHER_EVENT           (7 << 8) /* other event */
5398d2cdb35SMarc Orr 
540799a84f8SGanShun /*
541414bd9d5SJim Mattson  * Guest interruptibility state
542414bd9d5SJim Mattson  */
543414bd9d5SJim Mattson #define GUEST_INTR_STATE_STI		(1 << 0)
544414bd9d5SJim Mattson #define GUEST_INTR_STATE_MOVSS		(1 << 1)
545414bd9d5SJim Mattson #define GUEST_INTR_STATE_SMI		(1 << 2)
546414bd9d5SJim Mattson #define GUEST_INTR_STATE_NMI		(1 << 3)
547414bd9d5SJim Mattson #define GUEST_INTR_STATE_ENCLAVE	(1 << 4)
548414bd9d5SJim Mattson 
549414bd9d5SJim Mattson /*
550799a84f8SGanShun  * VM-instruction error numbers
551799a84f8SGanShun  */
552799a84f8SGanShun enum vm_instruction_error_number {
553799a84f8SGanShun 	VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
554799a84f8SGanShun 	VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
555799a84f8SGanShun 	VMXERR_VMCLEAR_VMXON_POINTER = 3,
556799a84f8SGanShun 	VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
557799a84f8SGanShun 	VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
558799a84f8SGanShun 	VMXERR_VMRESUME_AFTER_VMXOFF = 6,
559799a84f8SGanShun 	VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
560799a84f8SGanShun 	VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
561799a84f8SGanShun 	VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
562799a84f8SGanShun 	VMXERR_VMPTRLD_VMXON_POINTER = 10,
563799a84f8SGanShun 	VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
564799a84f8SGanShun 	VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
565799a84f8SGanShun 	VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
566799a84f8SGanShun 	VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
567799a84f8SGanShun 	VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
568799a84f8SGanShun 	VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
569799a84f8SGanShun 	VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
570799a84f8SGanShun 	VMXERR_VMCALL_NONCLEAR_VMCS = 19,
571799a84f8SGanShun 	VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
572799a84f8SGanShun 	VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
573799a84f8SGanShun 	VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
574799a84f8SGanShun 	VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
575799a84f8SGanShun 	VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
576799a84f8SGanShun 	VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
577799a84f8SGanShun 	VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
578799a84f8SGanShun };
579799a84f8SGanShun 
580149c2513SSean Christopherson enum vm_entry_failure_code {
581149c2513SSean Christopherson 	ENTRY_FAIL_DEFAULT		= 0,
582149c2513SSean Christopherson 	ENTRY_FAIL_PDPTE		= 2,
583149c2513SSean Christopherson 	ENTRY_FAIL_NMI			= 3,
584149c2513SSean Christopherson 	ENTRY_FAIL_VMCS_LINK_PTR	= 4,
585149c2513SSean Christopherson };
586149c2513SSean Christopherson 
5879d7eaa29SArthur Chunqi Li #define SAVE_GPR				\
5889d7eaa29SArthur Chunqi Li 	"xchg %rax, regs\n\t"			\
58903216a1eSAaron Lewis 	"xchg %rcx, regs+0x8\n\t"		\
59003216a1eSAaron Lewis 	"xchg %rdx, regs+0x10\n\t"		\
59103216a1eSAaron Lewis 	"xchg %rbx, regs+0x18\n\t"		\
5929d7eaa29SArthur Chunqi Li 	"xchg %rbp, regs+0x28\n\t"		\
5939d7eaa29SArthur Chunqi Li 	"xchg %rsi, regs+0x30\n\t"		\
5949d7eaa29SArthur Chunqi Li 	"xchg %rdi, regs+0x38\n\t"		\
5959d7eaa29SArthur Chunqi Li 	"xchg %r8, regs+0x40\n\t"		\
5969d7eaa29SArthur Chunqi Li 	"xchg %r9, regs+0x48\n\t"		\
5979d7eaa29SArthur Chunqi Li 	"xchg %r10, regs+0x50\n\t"		\
5989d7eaa29SArthur Chunqi Li 	"xchg %r11, regs+0x58\n\t"		\
5999d7eaa29SArthur Chunqi Li 	"xchg %r12, regs+0x60\n\t"		\
6009d7eaa29SArthur Chunqi Li 	"xchg %r13, regs+0x68\n\t"		\
6019d7eaa29SArthur Chunqi Li 	"xchg %r14, regs+0x70\n\t"		\
6029d7eaa29SArthur Chunqi Li 	"xchg %r15, regs+0x78\n\t"
6039d7eaa29SArthur Chunqi Li 
6049d7eaa29SArthur Chunqi Li #define LOAD_GPR	SAVE_GPR
6059d7eaa29SArthur Chunqi Li 
6069d7eaa29SArthur Chunqi Li #define SAVE_GPR_C				\
6079d7eaa29SArthur Chunqi Li 	"xchg %%rax, regs\n\t"			\
60803216a1eSAaron Lewis 	"xchg %%rcx, regs+0x8\n\t"		\
60903216a1eSAaron Lewis 	"xchg %%rdx, regs+0x10\n\t"		\
61003216a1eSAaron Lewis 	"xchg %%rbx, regs+0x18\n\t"		\
6119d7eaa29SArthur Chunqi Li 	"xchg %%rbp, regs+0x28\n\t"		\
6129d7eaa29SArthur Chunqi Li 	"xchg %%rsi, regs+0x30\n\t"		\
6139d7eaa29SArthur Chunqi Li 	"xchg %%rdi, regs+0x38\n\t"		\
6149d7eaa29SArthur Chunqi Li 	"xchg %%r8, regs+0x40\n\t"		\
6159d7eaa29SArthur Chunqi Li 	"xchg %%r9, regs+0x48\n\t"		\
6169d7eaa29SArthur Chunqi Li 	"xchg %%r10, regs+0x50\n\t"		\
6179d7eaa29SArthur Chunqi Li 	"xchg %%r11, regs+0x58\n\t"		\
6189d7eaa29SArthur Chunqi Li 	"xchg %%r12, regs+0x60\n\t"		\
6199d7eaa29SArthur Chunqi Li 	"xchg %%r13, regs+0x68\n\t"		\
6209d7eaa29SArthur Chunqi Li 	"xchg %%r14, regs+0x70\n\t"		\
6219d7eaa29SArthur Chunqi Li 	"xchg %%r15, regs+0x78\n\t"
6229d7eaa29SArthur Chunqi Li 
6239d7eaa29SArthur Chunqi Li #define LOAD_GPR_C	SAVE_GPR_C
6249d7eaa29SArthur Chunqi Li 
6259d7eaa29SArthur Chunqi Li #define VMX_IO_SIZE_MASK	0x7
62634819aceSArthur Chunqi Li #define _VMX_IO_BYTE		0
62734819aceSArthur Chunqi Li #define _VMX_IO_WORD		1
6289d7eaa29SArthur Chunqi Li #define _VMX_IO_LONG		3
6299d7eaa29SArthur Chunqi Li #define VMX_IO_DIRECTION_MASK	(1ul << 3)
6309d7eaa29SArthur Chunqi Li #define VMX_IO_IN		(1ul << 3)
6319d7eaa29SArthur Chunqi Li #define VMX_IO_OUT		0
6329d7eaa29SArthur Chunqi Li #define VMX_IO_STRING		(1ul << 4)
6339d7eaa29SArthur Chunqi Li #define VMX_IO_REP		(1ul << 5)
63434819aceSArthur Chunqi Li #define VMX_IO_OPRAND_IMM	(1ul << 6)
6359d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_MASK	0xFFFF0000
6369d7eaa29SArthur Chunqi Li #define VMX_IO_PORT_SHIFT	16
6379d7eaa29SArthur Chunqi Li 
638c592c151SJan Kiszka #define VMX_TEST_START		0
6399d7eaa29SArthur Chunqi Li #define VMX_TEST_VMEXIT		1
6409d7eaa29SArthur Chunqi Li #define VMX_TEST_EXIT		2
6419d7eaa29SArthur Chunqi Li #define VMX_TEST_RESUME		3
642794c67a9SPeter Feiner #define VMX_TEST_VMABORT	4
643794c67a9SPeter Feiner #define VMX_TEST_VMSKIP		5
6449d7eaa29SArthur Chunqi Li 
6459d7eaa29SArthur Chunqi Li #define HYPERCALL_BIT		(1ul << 12)
6469d7eaa29SArthur Chunqi Li #define HYPERCALL_MASK		0xFFF
6479d7eaa29SArthur Chunqi Li #define HYPERCALL_VMEXIT	0x1
648794c67a9SPeter Feiner #define HYPERCALL_VMABORT	0x2
649794c67a9SPeter Feiner #define HYPERCALL_VMSKIP	0x3
6509d7eaa29SArthur Chunqi Li 
6516884af61SArthur Chunqi Li #define EPTP_PG_WALK_LEN_SHIFT	3ul
6521d70eb82SKrish Sadhukhan #define EPTP_PG_WALK_LEN_MASK	0x38ul
6531d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_MASK	0x1ful
6541d70eb82SKrish Sadhukhan #define EPTP_RESERV_BITS_SHIFT	0x7ul
6556884af61SArthur Chunqi Li #define EPTP_AD_FLAG		(1ul << 6)
6566884af61SArthur Chunqi Li 
6576884af61SArthur Chunqi Li #define EPT_MEM_TYPE_UC		0ul
6586884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WC		1ul
6596884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WT		4ul
6606884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WP		5ul
6616884af61SArthur Chunqi Li #define EPT_MEM_TYPE_WB		6ul
6626884af61SArthur Chunqi Li 
6636884af61SArthur Chunqi Li #define EPT_RA			1ul
6646884af61SArthur Chunqi Li #define EPT_WA			2ul
6656884af61SArthur Chunqi Li #define EPT_EA			4ul
6666884af61SArthur Chunqi Li #define EPT_PRESENT		(EPT_RA | EPT_WA | EPT_EA)
6676884af61SArthur Chunqi Li #define EPT_ACCESS_FLAG		(1ul << 8)
6686884af61SArthur Chunqi Li #define EPT_DIRTY_FLAG		(1ul << 9)
6696884af61SArthur Chunqi Li #define EPT_LARGE_PAGE		(1ul << 7)
6706884af61SArthur Chunqi Li #define EPT_MEM_TYPE_SHIFT	3ul
6711d70eb82SKrish Sadhukhan #define EPT_MEM_TYPE_MASK	0x7ul
6726884af61SArthur Chunqi Li #define EPT_IGNORE_PAT		(1ul << 6)
6736884af61SArthur Chunqi Li #define EPT_SUPPRESS_VE		(1ull << 63)
6746884af61SArthur Chunqi Li 
675c08f83c9SSean Christopherson #define EPT_CAP_EXEC_ONLY	(1ull << 0)
6766884af61SArthur Chunqi Li #define EPT_CAP_PWL4		(1ull << 6)
677d86e7411SSean Christopherson #define EPT_CAP_PWL5		(1ull << 7)
6786884af61SArthur Chunqi Li #define EPT_CAP_UC		(1ull << 8)
6796884af61SArthur Chunqi Li #define EPT_CAP_WB		(1ull << 14)
6806884af61SArthur Chunqi Li #define EPT_CAP_2M_PAGE		(1ull << 16)
6816884af61SArthur Chunqi Li #define EPT_CAP_1G_PAGE		(1ull << 17)
6826884af61SArthur Chunqi Li #define EPT_CAP_INVEPT		(1ull << 20)
683592cb377SSean Christopherson #define EPT_CAP_AD_FLAG		(1ull << 21)
684592cb377SSean Christopherson #define EPT_CAP_ADV_EPT_INFO	(1ull << 22)
6856884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_SINGLE	(1ull << 25)
6866884af61SArthur Chunqi Li #define EPT_CAP_INVEPT_ALL	(1ull << 26)
687b093c6ceSWanpeng Li #define VPID_CAP_INVVPID	(1ull << 32)
688aedfd771SJim Mattson #define VPID_CAP_INVVPID_ADDR   (1ull << 40)
689aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTGLB (1ull << 41)
690b093c6ceSWanpeng Li #define VPID_CAP_INVVPID_ALL    (1ull << 42)
691aedfd771SJim Mattson #define VPID_CAP_INVVPID_CXTLOC	(1ull << 43)
6926884af61SArthur Chunqi Li 
6936884af61SArthur Chunqi Li #define PAGE_SIZE_2M		(512 * PAGE_SIZE)
6946884af61SArthur Chunqi Li #define PAGE_SIZE_1G		(512 * PAGE_SIZE_2M)
6956884af61SArthur Chunqi Li #define EPT_PAGE_LEVEL		4
6966884af61SArthur Chunqi Li #define EPT_PGDIR_WIDTH		9
6976884af61SArthur Chunqi Li #define EPT_PGDIR_MASK		511
69869c531c8SPeter Feiner #define EPT_PGDIR_ENTRIES	(1 << EPT_PGDIR_WIDTH)
699a969e087SPeter Feiner #define EPT_LEVEL_SHIFT(level)	(((level)-1) * EPT_PGDIR_WIDTH + 12)
70000b5c590SPeter Feiner #define EPT_ADDR_MASK		GENMASK_ULL(51, 12)
70104b0e0f3SJan Kiszka #define PAGE_MASK_2M		(~(PAGE_SIZE_2M-1))
7026884af61SArthur Chunqi Li 
70329eb46a9SNadav Amit #define EPT_VLT_RD		(1ull << 0)
70429eb46a9SNadav Amit #define EPT_VLT_WR		(1ull << 1)
70529eb46a9SNadav Amit #define EPT_VLT_FETCH		(1ull << 2)
70629eb46a9SNadav Amit #define EPT_VLT_PERM_RD		(1ull << 3)
70729eb46a9SNadav Amit #define EPT_VLT_PERM_WR		(1ull << 4)
70829eb46a9SNadav Amit #define EPT_VLT_PERM_EX		(1ull << 5)
70929eb46a9SNadav Amit #define EPT_VLT_PERM_USER_EX	(1ull << 6)
710359575f6SPeter Feiner #define EPT_VLT_PERMS		(EPT_VLT_PERM_RD | EPT_VLT_PERM_WR | \
711359575f6SPeter Feiner 				 EPT_VLT_PERM_EX)
71229eb46a9SNadav Amit #define EPT_VLT_LADDR_VLD	(1ull << 7)
71329eb46a9SNadav Amit #define EPT_VLT_PADDR		(1ull << 8)
71429eb46a9SNadav Amit #define EPT_VLT_GUEST_USER	(1ull << 9)
71529eb46a9SNadav Amit #define EPT_VLT_GUEST_RW	(1ull << 10)
71629eb46a9SNadav Amit #define EPT_VLT_GUEST_EX	(1ull << 11)
7171cf12996SNadav Amit #define EPT_VLT_GUEST_MASK	(EPT_VLT_GUEST_USER | EPT_VLT_GUEST_RW | \
7181cf12996SNadav Amit 				 EPT_VLT_GUEST_EX)
7196884af61SArthur Chunqi Li 
7206884af61SArthur Chunqi Li #define MAGIC_VAL_1		0x12345678ul
7216884af61SArthur Chunqi Li #define MAGIC_VAL_2		0x87654321ul
7226884af61SArthur Chunqi Li #define MAGIC_VAL_3		0xfffffffful
723359575f6SPeter Feiner #define MAGIC_VAL_4		0xdeadbeeful
7246884af61SArthur Chunqi Li 
7256884af61SArthur Chunqi Li #define INVEPT_SINGLE		1
7266884af61SArthur Chunqi Li #define INVEPT_GLOBAL		2
7273ee34093SArthur Chunqi Li 
728aedfd771SJim Mattson #define INVVPID_ADDR            0
729aedfd771SJim Mattson #define INVVPID_CONTEXT_GLOBAL	1
730b093c6ceSWanpeng Li #define INVVPID_ALL		2
731aedfd771SJim Mattson #define INVVPID_CONTEXT_LOCAL	3
732b093c6ceSWanpeng Li 
73317ba0dd0SJan Kiszka #define ACTV_ACTIVE		0
73417ba0dd0SJan Kiszka #define ACTV_HLT		1
7351c320e18SYadong Qi #define ACTV_SHUTDOWN		2
7361c320e18SYadong Qi #define ACTV_WAIT_SIPI		3
73717ba0dd0SJan Kiszka 
738f99bcd94SLiran Alon /*
739f99bcd94SLiran Alon  * VMCS field encoding:
740f99bcd94SLiran Alon  * Bit 0: High-access
741f99bcd94SLiran Alon  * Bits 1-9: Index
742f99bcd94SLiran Alon  * Bits 10-12: Type
743f99bcd94SLiran Alon  * Bits 13-15: Width
744f99bcd94SLiran Alon  * Bits 15-64: Reserved
745f99bcd94SLiran Alon  */
746f99bcd94SLiran Alon #define VMCS_FIELD_HIGH_SHIFT		(0)
747f99bcd94SLiran Alon #define VMCS_FIELD_INDEX_SHIFT		(1)
74885cd1cf9SSean Christopherson #define VMCS_FIELD_INDEX_MASK		GENMASK(9, 1)
749f99bcd94SLiran Alon #define VMCS_FIELD_TYPE_SHIFT		(10)
750f99bcd94SLiran Alon #define VMCS_FIELD_WIDTH_SHIFT		(13)
751f99bcd94SLiran Alon #define VMCS_FIELD_RESERVED_SHIFT	(15)
752f99bcd94SLiran Alon #define VMCS_FIELD_BIT_SIZE		(BITS_PER_LONG)
753f99bcd94SLiran Alon 
7543ee34093SArthur Chunqi Li extern struct regs regs;
7553ee34093SArthur Chunqi Li 
7560903962dSYang Weijiang extern union vmx_basic_msr basic_msr;
7575f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_pin_rev;
7585f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_cpu_rev[2];
7595f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_exit_rev;
7605f18e779SJan Kiszka extern union vmx_ctrl_msr ctrl_enter_rev;
7613ee34093SArthur Chunqi Li extern union vmx_ept_vpid  ept_vpid;
7623ee34093SArthur Chunqi Li 
ept_2m_supported(void)76320de1914SSean Christopherson static inline bool ept_2m_supported(void)
76420de1914SSean Christopherson {
76520de1914SSean Christopherson 	return ept_vpid.val & EPT_CAP_2M_PAGE;
76620de1914SSean Christopherson }
76720de1914SSean Christopherson 
ept_1g_supported(void)76820de1914SSean Christopherson static inline bool ept_1g_supported(void)
76920de1914SSean Christopherson {
77020de1914SSean Christopherson 	return ept_vpid.val & EPT_CAP_1G_PAGE;
77120de1914SSean Christopherson }
77220de1914SSean Christopherson 
ept_huge_pages_supported(int level)77320de1914SSean Christopherson static inline bool ept_huge_pages_supported(int level)
77420de1914SSean Christopherson {
77520de1914SSean Christopherson 	if (level == 2)
77620de1914SSean Christopherson 		return ept_2m_supported();
77720de1914SSean Christopherson 	else if (level == 3)
77820de1914SSean Christopherson 		return ept_1g_supported();
77920de1914SSean Christopherson 	else
78020de1914SSean Christopherson 		return false;
78120de1914SSean Christopherson }
78220de1914SSean Christopherson 
ept_execute_only_supported(void)78320de1914SSean Christopherson static inline bool ept_execute_only_supported(void)
78420de1914SSean Christopherson {
785c08f83c9SSean Christopherson 	return ept_vpid.val & EPT_CAP_EXEC_ONLY;
78620de1914SSean Christopherson }
78720de1914SSean Christopherson 
ept_ad_bits_supported(void)78820de1914SSean Christopherson static inline bool ept_ad_bits_supported(void)
78920de1914SSean Christopherson {
79020de1914SSean Christopherson 	return ept_vpid.val & EPT_CAP_AD_FLAG;
79120de1914SSean Christopherson }
79220de1914SSean Christopherson 
is_4_level_ept_supported(void)793f58beb1cSSean Christopherson static inline bool is_4_level_ept_supported(void)
794f58beb1cSSean Christopherson {
795f58beb1cSSean Christopherson 	return ept_vpid.val & EPT_CAP_PWL4;
796f58beb1cSSean Christopherson }
797f58beb1cSSean Christopherson 
is_5_level_ept_supported(void)798f58beb1cSSean Christopherson static inline bool is_5_level_ept_supported(void)
799f58beb1cSSean Christopherson {
800f58beb1cSSean Christopherson 	return ept_vpid.val & EPT_CAP_PWL5;
801f58beb1cSSean Christopherson }
802f58beb1cSSean Christopherson 
is_ept_memtype_supported(int type)80348aad93dSSean Christopherson static inline bool is_ept_memtype_supported(int type)
80448aad93dSSean Christopherson {
80548aad93dSSean Christopherson 	if (type == EPT_MEM_TYPE_UC)
80648aad93dSSean Christopherson 		return ept_vpid.val & EPT_CAP_UC;
80748aad93dSSean Christopherson 
80848aad93dSSean Christopherson 	if (type == EPT_MEM_TYPE_WB)
80948aad93dSSean Christopherson 		return ept_vpid.val & EPT_CAP_WB;
81048aad93dSSean Christopherson 
81148aad93dSSean Christopherson 	return false;
81248aad93dSSean Christopherson }
81348aad93dSSean Christopherson 
is_invept_type_supported(u64 type)814ca530a10SSean Christopherson static inline bool is_invept_type_supported(u64 type)
815ca530a10SSean Christopherson {
816ca530a10SSean Christopherson 	if (type < INVEPT_SINGLE || type > INVEPT_GLOBAL)
817ca530a10SSean Christopherson 		return false;
818ca530a10SSean Christopherson 
819ca530a10SSean Christopherson 	return ept_vpid.val & (EPT_CAP_INVEPT_SINGLE << (type - INVEPT_SINGLE));
820ca530a10SSean Christopherson }
821ca530a10SSean Christopherson 
is_vpid_supported(void)822682cc79cSSean Christopherson static inline bool is_vpid_supported(void)
823682cc79cSSean Christopherson {
824682cc79cSSean Christopherson 	return (ctrl_cpu_rev[0].clr & CPU_SECONDARY) &&
825682cc79cSSean Christopherson 	       (ctrl_cpu_rev[1].clr & CPU_VPID);
826682cc79cSSean Christopherson }
827682cc79cSSean Christopherson 
is_invvpid_supported(void)828b5fe3e3fSSean Christopherson static inline bool is_invvpid_supported(void)
829b5fe3e3fSSean Christopherson {
830b5fe3e3fSSean Christopherson 	return ept_vpid.val & VPID_CAP_INVVPID;
831b5fe3e3fSSean Christopherson }
832b5fe3e3fSSean Christopherson 
is_invvpid_type_supported(unsigned long type)833f19da7ccSSean Christopherson static inline bool is_invvpid_type_supported(unsigned long type)
834f19da7ccSSean Christopherson {
835f19da7ccSSean Christopherson 	if (type < INVVPID_ADDR || type > INVVPID_CONTEXT_LOCAL)
836f19da7ccSSean Christopherson 		return false;
837f19da7ccSSean Christopherson 
838f19da7ccSSean Christopherson 	return ept_vpid.val & (VPID_CAP_INVVPID_ADDR << (type - INVVPID_ADDR));
839f19da7ccSSean Christopherson }
840f19da7ccSSean Christopherson 
841c937d495SLiran Alon extern u64 *bsp_vmxon_region;
8425ff34ea7SLiran Alon extern bool launched;
8435080b498SJim Mattson 
844ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s);
845ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void);
846ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void);
847ffb1a9e0SJan Kiszka 
8482171b69bSSean Christopherson /* -1 on VM-Fail, 0 on success, >1 on fault */
__vmxon_safe(u64 * vmxon_region)8492171b69bSSean Christopherson static int __vmxon_safe(u64 *vmxon_region)
8505080b498SJim Mattson {
8512171b69bSSean Christopherson 	bool vmfail;
8525080b498SJim Mattson 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
8532171b69bSSean Christopherson 
8542171b69bSSean Christopherson 	asm volatile ("push %1\n\t"
8552171b69bSSean Christopherson 		      "popf\n\t"
8562171b69bSSean Christopherson 		      ASM_TRY("1f") "vmxon %2\n\t"
8572171b69bSSean Christopherson 		      "setbe %0\n\t"
8582171b69bSSean Christopherson 		      "jmp 2f\n\t"
8592171b69bSSean Christopherson 		      "1: movb $0, %0\n\t"
8602171b69bSSean Christopherson 		      "2:\n\t"
8612171b69bSSean Christopherson 		      : "=q" (vmfail) : "q" (rflags), "m" (vmxon_region) : "cc");
8622171b69bSSean Christopherson 
8632171b69bSSean Christopherson 	if (vmfail)
8642171b69bSSean Christopherson 		return -1;
8652171b69bSSean Christopherson 
8662171b69bSSean Christopherson 	return exception_vector();
8672171b69bSSean Christopherson }
8682171b69bSSean Christopherson 
vmxon_safe(void)8692171b69bSSean Christopherson static int vmxon_safe(void)
8702171b69bSSean Christopherson {
8712171b69bSSean Christopherson 	return __vmxon_safe(bsp_vmxon_region);
8725080b498SJim Mattson }
8735080b498SJim Mattson 
vmx_on(void)874c937d495SLiran Alon static int vmx_on(void)
875c937d495SLiran Alon {
8762171b69bSSean Christopherson 	return vmxon_safe();
877c937d495SLiran Alon }
878c937d495SLiran Alon 
vmx_off(void)8795080b498SJim Mattson static int vmx_off(void)
8805080b498SJim Mattson {
8815080b498SJim Mattson 	bool ret;
8825080b498SJim Mattson 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
8835080b498SJim Mattson 
8845080b498SJim Mattson 	asm volatile("push %1; popf; vmxoff; setbe %0\n\t"
8855080b498SJim Mattson 		     : "=q"(ret) : "q" (rflags) : "cc");
8865080b498SJim Mattson 	return ret;
8875080b498SJim Mattson }
8885080b498SJim Mattson 
make_vmcs_current(struct vmcs * vmcs)889ecd5b431SDavid Matlack static inline int make_vmcs_current(struct vmcs *vmcs)
890ecd5b431SDavid Matlack {
891ecd5b431SDavid Matlack 	bool ret;
892ecd5b431SDavid Matlack 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
893ecd5b431SDavid Matlack 
894ecd5b431SDavid Matlack 	asm volatile ("push %1; popf; vmptrld %2; setbe %0"
895ecd5b431SDavid Matlack 		      : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc");
896ecd5b431SDavid Matlack 	return ret;
897ecd5b431SDavid Matlack }
898ecd5b431SDavid Matlack 
vmcs_clear(struct vmcs * vmcs)8999d7eaa29SArthur Chunqi Li static inline int vmcs_clear(struct vmcs *vmcs)
9009d7eaa29SArthur Chunqi Li {
9019d7eaa29SArthur Chunqi Li 	bool ret;
902a739f560SBandan Das 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
903a739f560SBandan Das 
904a739f560SBandan Das 	asm volatile ("push %1; popf; vmclear %2; setbe %0"
905a739f560SBandan Das 		      : "=q" (ret) : "q" (rflags), "m" (vmcs) : "cc");
9069d7eaa29SArthur Chunqi Li 	return ret;
9079d7eaa29SArthur Chunqi Li }
9089d7eaa29SArthur Chunqi Li 
vmcs_read(enum Encoding enc)9099d7eaa29SArthur Chunqi Li static inline u64 vmcs_read(enum Encoding enc)
9109d7eaa29SArthur Chunqi Li {
9119d7eaa29SArthur Chunqi Li 	u64 val;
9129d7eaa29SArthur Chunqi Li 	asm volatile ("vmread %1, %0" : "=rm" (val) : "r" ((u64)enc) : "cc");
9139d7eaa29SArthur Chunqi Li 	return val;
9149d7eaa29SArthur Chunqi Li }
9159d7eaa29SArthur Chunqi Li 
916a76c1414SSean Christopherson /*
917a76c1414SSean Christopherson  * VMREAD with a guaranteed memory operand, used to test KVM's MMU by forcing
918a76c1414SSean Christopherson  * KVM to translate GVA->GPA.
919a76c1414SSean Christopherson  */
vmcs_readm(enum Encoding enc)920a76c1414SSean Christopherson static inline u64 vmcs_readm(enum Encoding enc)
921a76c1414SSean Christopherson {
922a76c1414SSean Christopherson 	u64 val;
923a76c1414SSean Christopherson 
924a76c1414SSean Christopherson 	asm volatile ("vmread %1, %0" : "=m" (val) : "r" ((u64)enc) : "cc");
925a76c1414SSean Christopherson 	return val;
926a76c1414SSean Christopherson }
927a76c1414SSean Christopherson 
vmcs_read_safe(enum Encoding enc,u64 * value)9284143fbfdSSean Christopherson static inline int vmcs_read_safe(enum Encoding enc, u64 *value)
929ecd5b431SDavid Matlack {
930ecd5b431SDavid Matlack 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
931ecd5b431SDavid Matlack 	u64 encoding = enc;
932ecd5b431SDavid Matlack 	u64 val;
933ecd5b431SDavid Matlack 
934ecd5b431SDavid Matlack 	asm volatile ("shl $8, %%rax;"
935ecd5b431SDavid Matlack 		      "sahf;"
936ecd5b431SDavid Matlack 		      "vmread %[encoding], %[val];"
937ecd5b431SDavid Matlack 		      "lahf;"
938ecd5b431SDavid Matlack 		      "shr $8, %%rax"
939ecd5b431SDavid Matlack 		      : /* output */ [val]"=rm"(val), "+a"(rflags)
940ecd5b431SDavid Matlack 		      : /* input */ [encoding]"r"(encoding)
941ecd5b431SDavid Matlack 		      : /* clobber */ "cc");
942ecd5b431SDavid Matlack 
943ecd5b431SDavid Matlack 	*value = val;
944ecd5b431SDavid Matlack 	return rflags & (X86_EFLAGS_CF | X86_EFLAGS_ZF);
945ecd5b431SDavid Matlack }
946ecd5b431SDavid Matlack 
vmcs_write(enum Encoding enc,u64 val)9479d7eaa29SArthur Chunqi Li static inline int vmcs_write(enum Encoding enc, u64 val)
9489d7eaa29SArthur Chunqi Li {
9499d7eaa29SArthur Chunqi Li 	bool ret;
9509d7eaa29SArthur Chunqi Li 	asm volatile ("vmwrite %1, %2; setbe %0"
9519d7eaa29SArthur Chunqi Li 		: "=q"(ret) : "rm" (val), "r" ((u64)enc) : "cc");
9529d7eaa29SArthur Chunqi Li 	return ret;
9539d7eaa29SArthur Chunqi Li }
9549d7eaa29SArthur Chunqi Li 
vmcs_set_bits(enum Encoding enc,u64 val)95571be811eSLiran Alon static inline int vmcs_set_bits(enum Encoding enc, u64 val)
95671be811eSLiran Alon {
95771be811eSLiran Alon 	return vmcs_write(enc, vmcs_read(enc) | val);
95871be811eSLiran Alon }
95971be811eSLiran Alon 
vmcs_clear_bits(enum Encoding enc,u64 val)96071be811eSLiran Alon static inline int vmcs_clear_bits(enum Encoding enc, u64 val)
96171be811eSLiran Alon {
96271be811eSLiran Alon 	return vmcs_write(enc, vmcs_read(enc) & ~val);
96371be811eSLiran Alon }
96471be811eSLiran Alon 
vmcs_save(struct vmcs ** vmcs)9659d7eaa29SArthur Chunqi Li static inline int vmcs_save(struct vmcs **vmcs)
9669d7eaa29SArthur Chunqi Li {
9679d7eaa29SArthur Chunqi Li 	bool ret;
968eb151216SJim Mattson 	unsigned long pa;
969a739f560SBandan Das 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
9709d7eaa29SArthur Chunqi Li 
971eb151216SJim Mattson 	asm volatile ("push %2; popf; vmptrst %1; setbe %0"
972eb151216SJim Mattson 		      : "=q" (ret), "=m" (pa) : "r" (rflags) : "cc");
973eb151216SJim Mattson 	*vmcs = (pa == -1ull) ? NULL : phys_to_virt(pa);
9749d7eaa29SArthur Chunqi Li 	return ret;
9759d7eaa29SArthur Chunqi Li }
9769d7eaa29SArthur Chunqi Li 
__invept(unsigned long type,u64 eptp)97722d36c30SSean Christopherson static inline int __invept(unsigned long type, u64 eptp)
9786884af61SArthur Chunqi Li {
97922d36c30SSean Christopherson 	bool failed = false;
980fdcf8725SPaolo Bonzini 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
981fdcf8725SPaolo Bonzini 
9826884af61SArthur Chunqi Li 	struct {
9836884af61SArthur Chunqi Li 		u64 eptp, gpa;
9846884af61SArthur Chunqi Li 	} operand = {eptp, 0};
985fdcf8725SPaolo Bonzini 	asm volatile("push %1; popf; invept %2, %3; setbe %0"
98622d36c30SSean Christopherson 		     : "=q" (failed) : "r" (rflags), "m"(operand),"r"(type) : "cc");
98722d36c30SSean Christopherson 	return failed ? -1: 0;
9886884af61SArthur Chunqi Li }
9896884af61SArthur Chunqi Li 
invept(unsigned long type,u64 eptp)99022d36c30SSean Christopherson static inline void invept(unsigned long type, u64 eptp)
991b093c6ceSWanpeng Li {
99222d36c30SSean Christopherson 	__TEST_ASSERT(!__invept(type, eptp));
99322d36c30SSean Christopherson }
99422d36c30SSean Christopherson 
__invvpid(unsigned long type,u64 vpid,u64 gla)99522d36c30SSean Christopherson static inline int __invvpid(unsigned long type, u64 vpid, u64 gla)
99622d36c30SSean Christopherson {
99722d36c30SSean Christopherson 	bool failed = false;
9980a943608SPaolo Bonzini 	u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF;
9990a943608SPaolo Bonzini 
1000aedfd771SJim Mattson 	struct invvpid_operand operand = {vpid, gla};
10010a943608SPaolo Bonzini 	asm volatile("push %1; popf; invvpid %2, %3; setbe %0"
100222d36c30SSean Christopherson 		     : "=q" (failed) : "r" (rflags), "m"(operand),"r"(type) : "cc");
100322d36c30SSean Christopherson 	return failed ? -1: 0;
100422d36c30SSean Christopherson }
100522d36c30SSean Christopherson 
invvpid(unsigned long type,u64 vpid,u64 gla)100622d36c30SSean Christopherson static inline void invvpid(unsigned long type, u64 vpid, u64 gla)
100722d36c30SSean Christopherson {
100822d36c30SSean Christopherson 	__TEST_ASSERT(!__invvpid(type, vpid, gla));
1009b093c6ceSWanpeng Li }
1010b093c6ceSWanpeng Li 
1011883f3fccSLiran Alon void enable_vmx(void);
10124f18f5deSLiran Alon void init_vmx(u64 *vmxon_region);
10131c320e18SYadong Qi int init_vmcs(struct vmcs **vmcs);
10144f18f5deSLiran Alon 
10157e207ec1SPeter Feiner const char *exit_reason_description(u64 reason);
1016ef5d77a0SSean Christopherson void print_vmexit_info(union exit_reason exit_reason);
10170e0ea94bSSean Christopherson void print_vmentry_failure_info(struct vmentry_result *result);
10186884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, int pte_level,
10196884af61SArthur Chunqi Li 		unsigned long guest_addr, unsigned long pte,
10206884af61SArthur Chunqi Li 		unsigned long *pt_page);
10216884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, unsigned long phys,
10226884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
10236884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, unsigned long phys,
10246884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
10256884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, unsigned long phys,
10266884af61SArthur Chunqi Li 		unsigned long guest_addr, u64 perm);
1027b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start,
10286884af61SArthur Chunqi Li 		     unsigned long len, int map_1g, int map_2m, u64 perm);
1029b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level,
1030b4a405c3SRadim Krčmář 		unsigned long *pte);
1031dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr,
10326884af61SArthur Chunqi Li 		int level, u64 pte_val);
1033521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3,
1034521820dbSPaolo Bonzini 		  unsigned long guest_addr, int expected_gpa_ad,
1035521820dbSPaolo Bonzini 		  int expected_pt_ad);
1036521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3,
1037521820dbSPaolo Bonzini 		  unsigned long guest_addr);
10383ee34093SArthur Chunqi Li 
1039fdd5a394SSean Christopherson #define        ABORT_ON_EARLY_VMENTRY_FAIL     0x1
1040fdd5a394SSean Christopherson #define        ABORT_ON_INVALID_GUEST_STATE    0x2
1041fdd5a394SSean Christopherson 
1042fdd5a394SSean Christopherson void __enter_guest(u8 abort_flag, struct vmentry_result *result);
1043794c67a9SPeter Feiner void enter_guest(void);
10444ce739beSMarc Orr void enter_guest_with_bad_controls(void);
1045f441716dSKrish Sadhukhan void hypercall(u32 hypercall_no);
1046794c67a9SPeter Feiner 
1047794c67a9SPeter Feiner typedef void (*test_guest_func)(void);
1048794c67a9SPeter Feiner typedef void (*test_teardown_func)(void *data);
1049794c67a9SPeter Feiner void test_set_guest(test_guest_func func);
105054132d57SAaron Lewis void test_override_guest(test_guest_func func);
1051794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data);
1052794c67a9SPeter Feiner void test_skip(const char *msg);
1053e57cd644SAaron Lewis void test_set_guest_finished(void);
1054794c67a9SPeter Feiner 
10559d7eaa29SArthur Chunqi Li #endif
1056