17ada359dSArthur Chunqi Li /* 27ada359dSArthur Chunqi Li * x86/vmx.c : Framework for testing nested virtualization 37ada359dSArthur Chunqi Li * This is a framework to test nested VMX for KVM, which 47ada359dSArthur Chunqi Li * started as a project of GSoC 2013. All test cases should 57ada359dSArthur Chunqi Li * be located in x86/vmx_tests.c and framework related 67ada359dSArthur Chunqi Li * functions should be in this file. 77ada359dSArthur Chunqi Li * 87ada359dSArthur Chunqi Li * How to write test cases? 97ada359dSArthur Chunqi Li * Add callbacks of test suite in variant "vmx_tests". You can 107ada359dSArthur Chunqi Li * write: 117ada359dSArthur Chunqi Li * 1. init function used for initializing test suite 127ada359dSArthur Chunqi Li * 2. main function for codes running in L2 guest, 137ada359dSArthur Chunqi Li * 3. exit_handler to handle vmexit of L2 to L1 147ada359dSArthur Chunqi Li * 4. syscall handler to handle L2 syscall vmexit 157ada359dSArthur Chunqi Li * 5. vmenter fail handler to handle direct failure of vmenter 167ada359dSArthur Chunqi Li * 6. guest_regs is loaded when vmenter and saved when 177ada359dSArthur Chunqi Li * vmexit, you can read and set it in exit_handler 187ada359dSArthur Chunqi Li * If no special function is needed for a test suite, use 197ada359dSArthur Chunqi Li * coressponding basic_* functions as callback. More handlers 207ada359dSArthur Chunqi Li * can be added to "vmx_tests", see details of "struct vmx_test" 217ada359dSArthur Chunqi Li * and function test_run(). 227ada359dSArthur Chunqi Li * 237ada359dSArthur Chunqi Li * Currently, vmx test framework only set up one VCPU and one 247ada359dSArthur Chunqi Li * concurrent guest test environment with same paging for L2 and 257ada359dSArthur Chunqi Li * L1. For usage of EPT, only 1:1 mapped paging is used from VFN 267ada359dSArthur Chunqi Li * to PFN. 277ada359dSArthur Chunqi Li * 287ada359dSArthur Chunqi Li * Author : Arthur Chunqi Li <yzt356@gmail.com> 297ada359dSArthur Chunqi Li */ 307ada359dSArthur Chunqi Li 319d7eaa29SArthur Chunqi Li #include "libcflat.h" 329d7eaa29SArthur Chunqi Li #include "processor.h" 335aca024eSPaolo Bonzini #include "alloc_page.h" 349d7eaa29SArthur Chunqi Li #include "vm.h" 353652250bSSimon Smith #include "vmalloc.h" 369d7eaa29SArthur Chunqi Li #include "desc.h" 379d7eaa29SArthur Chunqi Li #include "vmx.h" 389d7eaa29SArthur Chunqi Li #include "msr.h" 399d7eaa29SArthur Chunqi Li #include "smp.h" 407371c622SVitaly Kuznetsov #include "apic.h" 419d7eaa29SArthur Chunqi Li 42c937d495SLiran Alon u64 *bsp_vmxon_region; 439d7eaa29SArthur Chunqi Li struct vmcs *vmcs_root; 449d7eaa29SArthur Chunqi Li u32 vpid_cnt; 45342db9a1SAaron Lewis u64 guest_stack_top, guest_syscall_stack_top; 469d7eaa29SArthur Chunqi Li u32 ctrl_pin, ctrl_enter, ctrl_exit, ctrl_cpu[2]; 479d7eaa29SArthur Chunqi Li struct regs regs; 48794c67a9SPeter Feiner 499d7eaa29SArthur Chunqi Li struct vmx_test *current; 50794c67a9SPeter Feiner 51794c67a9SPeter Feiner #define MAX_TEST_TEARDOWN_STEPS 10 52794c67a9SPeter Feiner 53794c67a9SPeter Feiner struct test_teardown_step { 54794c67a9SPeter Feiner test_teardown_func func; 55794c67a9SPeter Feiner void *data; 56794c67a9SPeter Feiner }; 57794c67a9SPeter Feiner 58794c67a9SPeter Feiner static int teardown_count; 59794c67a9SPeter Feiner static struct test_teardown_step teardown_steps[MAX_TEST_TEARDOWN_STEPS]; 60794c67a9SPeter Feiner 61794c67a9SPeter Feiner static test_guest_func v2_guest_main; 62794c67a9SPeter Feiner 633ee34093SArthur Chunqi Li u64 hypercall_field; 649d7eaa29SArthur Chunqi Li bool launched; 65c04259ffSDavid Matlack static int matched; 66794c67a9SPeter Feiner static int guest_finished; 67794c67a9SPeter Feiner static int in_guest; 689d7eaa29SArthur Chunqi Li 693ee34093SArthur Chunqi Li union vmx_basic basic; 705f18e779SJan Kiszka union vmx_ctrl_msr ctrl_pin_rev; 715f18e779SJan Kiszka union vmx_ctrl_msr ctrl_cpu_rev[2]; 725f18e779SJan Kiszka union vmx_ctrl_msr ctrl_exit_rev; 735f18e779SJan Kiszka union vmx_ctrl_msr ctrl_enter_rev; 743ee34093SArthur Chunqi Li union vmx_ept_vpid ept_vpid; 753ee34093SArthur Chunqi Li 765ed10141SPaolo Bonzini extern struct descriptor_table_ptr gdt_descr; 77337166aaSJan Kiszka extern struct descriptor_table_ptr idt_descr; 789d7eaa29SArthur Chunqi Li extern void *vmx_return; 799d7eaa29SArthur Chunqi Li extern void *entry_sysenter; 809d7eaa29SArthur Chunqi Li extern void *guest_entry; 819d7eaa29SArthur Chunqi Li 82ffb1a9e0SJan Kiszka static volatile u32 stage; 83ffb1a9e0SJan Kiszka 84794c67a9SPeter Feiner static jmp_buf abort_target; 85794c67a9SPeter Feiner 86ecd5b431SDavid Matlack struct vmcs_field { 87ecd5b431SDavid Matlack u64 mask; 88ecd5b431SDavid Matlack u64 encoding; 89ecd5b431SDavid Matlack }; 90ecd5b431SDavid Matlack 91ecd5b431SDavid Matlack #define MASK(_bits) GENMASK_ULL((_bits) - 1, 0) 92ecd5b431SDavid Matlack #define MASK_NATURAL MASK(sizeof(unsigned long) * 8) 93ecd5b431SDavid Matlack 94ecd5b431SDavid Matlack static struct vmcs_field vmcs_fields[] = { 95ecd5b431SDavid Matlack { MASK(16), VPID }, 96ecd5b431SDavid Matlack { MASK(16), PINV }, 97ecd5b431SDavid Matlack { MASK(16), EPTP_IDX }, 98ecd5b431SDavid Matlack 99ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_ES }, 100ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_CS }, 101ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_SS }, 102ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_DS }, 103ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_FS }, 104ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_GS }, 105ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_LDTR }, 106ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_TR }, 107ecd5b431SDavid Matlack { MASK(16), GUEST_INT_STATUS }, 108ecd5b431SDavid Matlack 109ecd5b431SDavid Matlack { MASK(16), HOST_SEL_ES }, 110ecd5b431SDavid Matlack { MASK(16), HOST_SEL_CS }, 111ecd5b431SDavid Matlack { MASK(16), HOST_SEL_SS }, 112ecd5b431SDavid Matlack { MASK(16), HOST_SEL_DS }, 113ecd5b431SDavid Matlack { MASK(16), HOST_SEL_FS }, 114ecd5b431SDavid Matlack { MASK(16), HOST_SEL_GS }, 115ecd5b431SDavid Matlack { MASK(16), HOST_SEL_TR }, 116ecd5b431SDavid Matlack 117ecd5b431SDavid Matlack { MASK(64), IO_BITMAP_A }, 118ecd5b431SDavid Matlack { MASK(64), IO_BITMAP_B }, 119ecd5b431SDavid Matlack { MASK(64), MSR_BITMAP }, 120ecd5b431SDavid Matlack { MASK(64), EXIT_MSR_ST_ADDR }, 121ecd5b431SDavid Matlack { MASK(64), EXIT_MSR_LD_ADDR }, 122ecd5b431SDavid Matlack { MASK(64), ENTER_MSR_LD_ADDR }, 123ecd5b431SDavid Matlack { MASK(64), VMCS_EXEC_PTR }, 124ecd5b431SDavid Matlack { MASK(64), TSC_OFFSET }, 125ecd5b431SDavid Matlack { MASK(64), APIC_VIRT_ADDR }, 126ecd5b431SDavid Matlack { MASK(64), APIC_ACCS_ADDR }, 127ecd5b431SDavid Matlack { MASK(64), EPTP }, 128ecd5b431SDavid Matlack 129faea4fc6SLiran Alon { MASK(64), INFO_PHYS_ADDR }, 130ecd5b431SDavid Matlack 131ecd5b431SDavid Matlack { MASK(64), VMCS_LINK_PTR }, 132ecd5b431SDavid Matlack { MASK(64), GUEST_DEBUGCTL }, 133ecd5b431SDavid Matlack { MASK(64), GUEST_EFER }, 134ecd5b431SDavid Matlack { MASK(64), GUEST_PAT }, 135ecd5b431SDavid Matlack { MASK(64), GUEST_PERF_GLOBAL_CTRL }, 136ecd5b431SDavid Matlack { MASK(64), GUEST_PDPTE }, 137ecd5b431SDavid Matlack 138ecd5b431SDavid Matlack { MASK(64), HOST_PAT }, 139ecd5b431SDavid Matlack { MASK(64), HOST_EFER }, 140ecd5b431SDavid Matlack { MASK(64), HOST_PERF_GLOBAL_CTRL }, 141ecd5b431SDavid Matlack 142ecd5b431SDavid Matlack { MASK(32), PIN_CONTROLS }, 143ecd5b431SDavid Matlack { MASK(32), CPU_EXEC_CTRL0 }, 144ecd5b431SDavid Matlack { MASK(32), EXC_BITMAP }, 145ecd5b431SDavid Matlack { MASK(32), PF_ERROR_MASK }, 146ecd5b431SDavid Matlack { MASK(32), PF_ERROR_MATCH }, 147ecd5b431SDavid Matlack { MASK(32), CR3_TARGET_COUNT }, 148ecd5b431SDavid Matlack { MASK(32), EXI_CONTROLS }, 149ecd5b431SDavid Matlack { MASK(32), EXI_MSR_ST_CNT }, 150ecd5b431SDavid Matlack { MASK(32), EXI_MSR_LD_CNT }, 151ecd5b431SDavid Matlack { MASK(32), ENT_CONTROLS }, 152ecd5b431SDavid Matlack { MASK(32), ENT_MSR_LD_CNT }, 153ecd5b431SDavid Matlack { MASK(32), ENT_INTR_INFO }, 154ecd5b431SDavid Matlack { MASK(32), ENT_INTR_ERROR }, 155ecd5b431SDavid Matlack { MASK(32), ENT_INST_LEN }, 156ecd5b431SDavid Matlack { MASK(32), TPR_THRESHOLD }, 157ecd5b431SDavid Matlack { MASK(32), CPU_EXEC_CTRL1 }, 158ecd5b431SDavid Matlack 159faea4fc6SLiran Alon { MASK(32), VMX_INST_ERROR }, 160faea4fc6SLiran Alon { MASK(32), EXI_REASON }, 161faea4fc6SLiran Alon { MASK(32), EXI_INTR_INFO }, 162faea4fc6SLiran Alon { MASK(32), EXI_INTR_ERROR }, 163faea4fc6SLiran Alon { MASK(32), IDT_VECT_INFO }, 164faea4fc6SLiran Alon { MASK(32), IDT_VECT_ERROR }, 165faea4fc6SLiran Alon { MASK(32), EXI_INST_LEN }, 166faea4fc6SLiran Alon { MASK(32), EXI_INST_INFO }, 167ecd5b431SDavid Matlack 168ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_ES }, 169ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_CS }, 170ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_SS }, 171ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_DS }, 172ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_FS }, 173ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_GS }, 174ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_LDTR }, 175ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_TR }, 176ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_GDTR }, 177ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_IDTR }, 178ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_ES }, 179ecd5b431SDavid Matlack { 0x1f0ff, GUEST_AR_CS }, 180ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_SS }, 181ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_DS }, 182ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_FS }, 183ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_GS }, 184ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_LDTR }, 185ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_TR }, 186ecd5b431SDavid Matlack { MASK(32), GUEST_INTR_STATE }, 187ecd5b431SDavid Matlack { MASK(32), GUEST_ACTV_STATE }, 188ecd5b431SDavid Matlack { MASK(32), GUEST_SMBASE }, 189ecd5b431SDavid Matlack { MASK(32), GUEST_SYSENTER_CS }, 190ecd5b431SDavid Matlack { MASK(32), PREEMPT_TIMER_VALUE }, 191ecd5b431SDavid Matlack 192ecd5b431SDavid Matlack { MASK(32), HOST_SYSENTER_CS }, 193ecd5b431SDavid Matlack 194ecd5b431SDavid Matlack { MASK_NATURAL, CR0_MASK }, 195ecd5b431SDavid Matlack { MASK_NATURAL, CR4_MASK }, 196ecd5b431SDavid Matlack { MASK_NATURAL, CR0_READ_SHADOW }, 197ecd5b431SDavid Matlack { MASK_NATURAL, CR4_READ_SHADOW }, 198ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_0 }, 199ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_1 }, 200ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_2 }, 201ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_3 }, 202ecd5b431SDavid Matlack 203faea4fc6SLiran Alon { MASK_NATURAL, EXI_QUALIFICATION }, 204faea4fc6SLiran Alon { MASK_NATURAL, IO_RCX }, 205faea4fc6SLiran Alon { MASK_NATURAL, IO_RSI }, 206faea4fc6SLiran Alon { MASK_NATURAL, IO_RDI }, 207faea4fc6SLiran Alon { MASK_NATURAL, IO_RIP }, 208faea4fc6SLiran Alon { MASK_NATURAL, GUEST_LINEAR_ADDRESS }, 209ecd5b431SDavid Matlack 210ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_CR0 }, 211ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_CR3 }, 212ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_CR4 }, 213ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_ES }, 214ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_CS }, 215ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_SS }, 216ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_DS }, 217ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_FS }, 218ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_GS }, 219ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_LDTR }, 220ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_TR }, 221ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_GDTR }, 222ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_IDTR }, 223ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_DR7 }, 224ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_RSP }, 225ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_RIP }, 226ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_RFLAGS }, 227ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_PENDING_DEBUG }, 228ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_SYSENTER_ESP }, 229ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_SYSENTER_EIP }, 230ecd5b431SDavid Matlack 231ecd5b431SDavid Matlack { MASK_NATURAL, HOST_CR0 }, 232ecd5b431SDavid Matlack { MASK_NATURAL, HOST_CR3 }, 233ecd5b431SDavid Matlack { MASK_NATURAL, HOST_CR4 }, 234ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_FS }, 235ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_GS }, 236ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_TR }, 237ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_GDTR }, 238ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_IDTR }, 239ecd5b431SDavid Matlack { MASK_NATURAL, HOST_SYSENTER_ESP }, 240ecd5b431SDavid Matlack { MASK_NATURAL, HOST_SYSENTER_EIP }, 241ecd5b431SDavid Matlack { MASK_NATURAL, HOST_RSP }, 242ecd5b431SDavid Matlack { MASK_NATURAL, HOST_RIP }, 243ecd5b431SDavid Matlack }; 244ecd5b431SDavid Matlack 245faea4fc6SLiran Alon enum vmcs_field_type { 246faea4fc6SLiran Alon VMCS_FIELD_TYPE_CONTROL = 0, 247faea4fc6SLiran Alon VMCS_FIELD_TYPE_READ_ONLY_DATA = 1, 248faea4fc6SLiran Alon VMCS_FIELD_TYPE_GUEST = 2, 249faea4fc6SLiran Alon VMCS_FIELD_TYPE_HOST = 3, 250faea4fc6SLiran Alon VMCS_FIELD_TYPES, 251faea4fc6SLiran Alon }; 252faea4fc6SLiran Alon 253faea4fc6SLiran Alon static inline int vmcs_field_type(struct vmcs_field *f) 254faea4fc6SLiran Alon { 255faea4fc6SLiran Alon return (f->encoding >> VMCS_FIELD_TYPE_SHIFT) & 0x3; 256faea4fc6SLiran Alon } 257faea4fc6SLiran Alon 258faea4fc6SLiran Alon static int vmcs_field_readonly(struct vmcs_field *f) 259faea4fc6SLiran Alon { 260faea4fc6SLiran Alon u64 ia32_vmx_misc; 261faea4fc6SLiran Alon 262faea4fc6SLiran Alon ia32_vmx_misc = rdmsr(MSR_IA32_VMX_MISC); 263faea4fc6SLiran Alon return !(ia32_vmx_misc & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS) && 264faea4fc6SLiran Alon (vmcs_field_type(f) == VMCS_FIELD_TYPE_READ_ONLY_DATA); 265faea4fc6SLiran Alon } 266faea4fc6SLiran Alon 267ecd5b431SDavid Matlack static inline u64 vmcs_field_value(struct vmcs_field *f, u8 cookie) 268ecd5b431SDavid Matlack { 269ecd5b431SDavid Matlack u64 value; 270ecd5b431SDavid Matlack 271ecd5b431SDavid Matlack /* Incorporate the cookie and the field encoding into the value. */ 272ecd5b431SDavid Matlack value = cookie; 273ecd5b431SDavid Matlack value |= (f->encoding << 8); 274ecd5b431SDavid Matlack value |= 0xdeadbeefull << 32; 275ecd5b431SDavid Matlack 276ecd5b431SDavid Matlack return value & f->mask; 277ecd5b431SDavid Matlack } 278ecd5b431SDavid Matlack 279ecd5b431SDavid Matlack static void set_vmcs_field(struct vmcs_field *f, u8 cookie) 280ecd5b431SDavid Matlack { 281ecd5b431SDavid Matlack vmcs_write(f->encoding, vmcs_field_value(f, cookie)); 282ecd5b431SDavid Matlack } 283ecd5b431SDavid Matlack 28493655697SNadav Amit static bool check_vmcs_field(struct vmcs_field *f, u8 cookie) 285ecd5b431SDavid Matlack { 286ecd5b431SDavid Matlack u64 expected; 287ecd5b431SDavid Matlack u64 actual; 288ecd5b431SDavid Matlack int ret; 289ecd5b431SDavid Matlack 290faea4fc6SLiran Alon if (f->encoding == VMX_INST_ERROR) { 291faea4fc6SLiran Alon printf("Skipping volatile field %lx\n", f->encoding); 292faea4fc6SLiran Alon return true; 293faea4fc6SLiran Alon } 294faea4fc6SLiran Alon 2954143fbfdSSean Christopherson ret = vmcs_read_safe(f->encoding, &actual); 296ecd5b431SDavid Matlack assert(!(ret & X86_EFLAGS_CF)); 297ecd5b431SDavid Matlack /* Skip VMCS fields that aren't recognized by the CPU */ 298ecd5b431SDavid Matlack if (ret & X86_EFLAGS_ZF) 299ecd5b431SDavid Matlack return true; 300ecd5b431SDavid Matlack 30185cd1cf9SSean Christopherson if (vmcs_field_readonly(f)) { 30285cd1cf9SSean Christopherson printf("Skipping read-only field %lx\n", f->encoding); 30385cd1cf9SSean Christopherson return true; 30485cd1cf9SSean Christopherson } 30585cd1cf9SSean Christopherson 306ecd5b431SDavid Matlack expected = vmcs_field_value(f, cookie); 307ecd5b431SDavid Matlack actual &= f->mask; 308ecd5b431SDavid Matlack 309ecd5b431SDavid Matlack if (expected == actual) 310ecd5b431SDavid Matlack return true; 311ecd5b431SDavid Matlack 312d4ab68adSDavid Matlack printf("FAIL: VMWRITE/VMREAD %lx (expected: %lx, actual: %lx)\n", 313ecd5b431SDavid Matlack f->encoding, (unsigned long) expected, (unsigned long) actual); 314ecd5b431SDavid Matlack 315ecd5b431SDavid Matlack return false; 316ecd5b431SDavid Matlack } 317ecd5b431SDavid Matlack 318ecd5b431SDavid Matlack static void set_all_vmcs_fields(u8 cookie) 319ecd5b431SDavid Matlack { 320ecd5b431SDavid Matlack int i; 321ecd5b431SDavid Matlack 322ecd5b431SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs_fields); i++) 323ecd5b431SDavid Matlack set_vmcs_field(&vmcs_fields[i], cookie); 324ecd5b431SDavid Matlack } 325ecd5b431SDavid Matlack 32693655697SNadav Amit static bool check_all_vmcs_fields(u8 cookie) 327ecd5b431SDavid Matlack { 328ecd5b431SDavid Matlack bool pass = true; 329ecd5b431SDavid Matlack int i; 330ecd5b431SDavid Matlack 331ecd5b431SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs_fields); i++) { 33293655697SNadav Amit if (!check_vmcs_field(&vmcs_fields[i], cookie)) 333ecd5b431SDavid Matlack pass = false; 334ecd5b431SDavid Matlack } 335ecd5b431SDavid Matlack 336ecd5b431SDavid Matlack return pass; 337ecd5b431SDavid Matlack } 338ecd5b431SDavid Matlack 3392b0418e4SNadav Amit static u32 find_vmcs_max_index(void) 3402b0418e4SNadav Amit { 3412b0418e4SNadav Amit u32 idx, width, type, enc; 3422b0418e4SNadav Amit u64 actual; 3432b0418e4SNadav Amit int ret; 3442b0418e4SNadav Amit 3452b0418e4SNadav Amit /* scan backwards and stop when found */ 3462b0418e4SNadav Amit for (idx = (1 << 9) - 1; idx >= 0; idx--) { 3472b0418e4SNadav Amit 3482b0418e4SNadav Amit /* try all combinations of width and type */ 3492b0418e4SNadav Amit for (type = 0; type < (1 << 2); type++) { 3502b0418e4SNadav Amit for (width = 0; width < (1 << 2) ; width++) { 3512b0418e4SNadav Amit enc = (idx << VMCS_FIELD_INDEX_SHIFT) | 3522b0418e4SNadav Amit (type << VMCS_FIELD_TYPE_SHIFT) | 3532b0418e4SNadav Amit (width << VMCS_FIELD_WIDTH_SHIFT); 3542b0418e4SNadav Amit 3554143fbfdSSean Christopherson ret = vmcs_read_safe(enc, &actual); 3562b0418e4SNadav Amit assert(!(ret & X86_EFLAGS_CF)); 3572b0418e4SNadav Amit if (!(ret & X86_EFLAGS_ZF)) 3582b0418e4SNadav Amit return idx; 3592b0418e4SNadav Amit } 3602b0418e4SNadav Amit } 3612b0418e4SNadav Amit } 3622b0418e4SNadav Amit /* some VMCS fields should exist */ 3632b0418e4SNadav Amit assert(0); 3642b0418e4SNadav Amit return 0; 3652b0418e4SNadav Amit } 3662b0418e4SNadav Amit 367b29804b8SThomas Huth static void test_vmwrite_vmread(void) 368ecd5b431SDavid Matlack { 369ecd5b431SDavid Matlack struct vmcs *vmcs = alloc_page(); 37085cd1cf9SSean Christopherson u32 vmcs_enum_max, max_index = 0; 371ecd5b431SDavid Matlack 3726c0ba6e7SLiran Alon vmcs->hdr.revision_id = basic.revision; 373ecd5b431SDavid Matlack assert(!vmcs_clear(vmcs)); 374ecd5b431SDavid Matlack assert(!make_vmcs_current(vmcs)); 375ecd5b431SDavid Matlack 376ecd5b431SDavid Matlack set_all_vmcs_fields(0x42); 3772b0418e4SNadav Amit report(check_all_vmcs_fields(0x42), "VMWRITE/VMREAD"); 37885cd1cf9SSean Christopherson 3792b0418e4SNadav Amit vmcs_enum_max = (rdmsr(MSR_IA32_VMX_VMCS_ENUM) & VMCS_FIELD_INDEX_MASK) 3802b0418e4SNadav Amit >> VMCS_FIELD_INDEX_SHIFT; 3812b0418e4SNadav Amit max_index = find_vmcs_max_index(); 3822b0418e4SNadav Amit report(vmcs_enum_max == max_index, 3832b0418e4SNadav Amit "VMX_VMCS_ENUM.MAX_INDEX expected: %x, actual: %x", 384a299895bSThomas Huth max_index, vmcs_enum_max); 385ecd5b431SDavid Matlack 386ecd5b431SDavid Matlack assert(!vmcs_clear(vmcs)); 387ecd5b431SDavid Matlack free_page(vmcs); 388ecd5b431SDavid Matlack } 389ecd5b431SDavid Matlack 390*fcbb5de7SSean Christopherson static void prep_flags_test_env(void **vpage, struct vmcs **vmcs) 3913652250bSSimon Smith { 3923652250bSSimon Smith /* 3933652250bSSimon Smith * get an unbacked address that will cause a #PF 3943652250bSSimon Smith */ 3953652250bSSimon Smith *vpage = alloc_vpage(); 3963652250bSSimon Smith 3973652250bSSimon Smith /* 3983652250bSSimon Smith * set up VMCS so we have something to read from 3993652250bSSimon Smith */ 4003652250bSSimon Smith *vmcs = alloc_page(); 4013652250bSSimon Smith 4023652250bSSimon Smith memset(*vmcs, 0, PAGE_SIZE); 4033652250bSSimon Smith (*vmcs)->hdr.revision_id = basic.revision; 4043652250bSSimon Smith assert(!vmcs_clear(*vmcs)); 4053652250bSSimon Smith assert(!make_vmcs_current(*vmcs)); 4063652250bSSimon Smith } 4073652250bSSimon Smith 408*fcbb5de7SSean Christopherson static void test_read_sentinel(u8 sentinel) 4093652250bSSimon Smith { 410*fcbb5de7SSean Christopherson unsigned long flags = sentinel; 411*fcbb5de7SSean Christopherson unsigned int vector; 4123652250bSSimon Smith struct vmcs *vmcs; 413*fcbb5de7SSean Christopherson void *vpage; 4143652250bSSimon Smith 415*fcbb5de7SSean Christopherson prep_flags_test_env(&vpage, &vmcs); 4163652250bSSimon Smith 4173652250bSSimon Smith /* 418*fcbb5de7SSean Christopherson * Execute VMREAD with a not-PRESENT memory operand, and verify a #PF 419*fcbb5de7SSean Christopherson * occurred and RFLAGS were not modified. 4203652250bSSimon Smith */ 421*fcbb5de7SSean Christopherson asm volatile ("sahf\n\t" 422*fcbb5de7SSean Christopherson ASM_TRY("1f") 423*fcbb5de7SSean Christopherson "vmread %[enc], %[val]\n\t" 424*fcbb5de7SSean Christopherson "1: lahf" 425*fcbb5de7SSean Christopherson : [val] "=m" (*(u64 *)vpage), 426*fcbb5de7SSean Christopherson [flags] "+a" (flags) 427*fcbb5de7SSean Christopherson : [enc] "r" ((u64)GUEST_SEL_SS) 428*fcbb5de7SSean Christopherson : "cc"); 4293652250bSSimon Smith 430*fcbb5de7SSean Christopherson vector = exception_vector(); 431*fcbb5de7SSean Christopherson report(vector == PF_VECTOR, 432*fcbb5de7SSean Christopherson "Expected #PF on VMREAD, got exception 0x%x", vector); 4333652250bSSimon Smith 434*fcbb5de7SSean Christopherson report((u8)flags == sentinel, 435*fcbb5de7SSean Christopherson "Expected RFLAGS 0x%x, got 0x%x", sentinel, (u8)flags); 4363652250bSSimon Smith } 4373652250bSSimon Smith 4383652250bSSimon Smith static void test_vmread_flags_touch(void) 4393652250bSSimon Smith { 4403652250bSSimon Smith /* 441*fcbb5de7SSean Christopherson * Test with two values to candy-stripe the 5 flags stored/loaded by 442*fcbb5de7SSean Christopherson * SAHF/LAHF. 4433652250bSSimon Smith */ 444*fcbb5de7SSean Christopherson test_read_sentinel(0x91); 445*fcbb5de7SSean Christopherson test_read_sentinel(0x45); 4463652250bSSimon Smith } 4473652250bSSimon Smith 448*fcbb5de7SSean Christopherson static void test_write_sentinel(u8 sentinel) 4493652250bSSimon Smith { 450*fcbb5de7SSean Christopherson unsigned long flags = sentinel; 451*fcbb5de7SSean Christopherson unsigned int vector; 4523652250bSSimon Smith struct vmcs *vmcs; 453*fcbb5de7SSean Christopherson void *vpage; 4543652250bSSimon Smith 455*fcbb5de7SSean Christopherson prep_flags_test_env(&vpage, &vmcs); 4563652250bSSimon Smith 4573652250bSSimon Smith /* 458*fcbb5de7SSean Christopherson * Execute VMWRITE with a not-PRESENT memory operand, and verify a #PF 459*fcbb5de7SSean Christopherson * occurred and RFLAGS were not modified. 4603652250bSSimon Smith */ 461*fcbb5de7SSean Christopherson asm volatile ("sahf\n\t" 462*fcbb5de7SSean Christopherson ASM_TRY("1f") 463*fcbb5de7SSean Christopherson "vmwrite %[val], %[enc]\n\t" 464*fcbb5de7SSean Christopherson "1: lahf" 465*fcbb5de7SSean Christopherson : [val] "=m" (*(u64 *)vpage), 466*fcbb5de7SSean Christopherson [flags] "+a" (flags) 467*fcbb5de7SSean Christopherson : [enc] "r" ((u64)GUEST_SEL_SS) 468*fcbb5de7SSean Christopherson : "cc"); 4693652250bSSimon Smith 470*fcbb5de7SSean Christopherson vector = exception_vector(); 471*fcbb5de7SSean Christopherson report(vector == PF_VECTOR, 472*fcbb5de7SSean Christopherson "Expected #PF on VMWRITE, got exception '0x%x'\n", vector); 4733652250bSSimon Smith 474*fcbb5de7SSean Christopherson report((u8)flags == sentinel, 475*fcbb5de7SSean Christopherson "Expected RFLAGS 0x%x, got 0x%x", sentinel, (u8)flags); 4763652250bSSimon Smith } 4773652250bSSimon Smith 4783652250bSSimon Smith static void test_vmwrite_flags_touch(void) 4793652250bSSimon Smith { 4803652250bSSimon Smith /* 481*fcbb5de7SSean Christopherson * Test with two values to candy-stripe the 5 flags stored/loaded by 482*fcbb5de7SSean Christopherson * SAHF/LAHF. 4833652250bSSimon Smith */ 484*fcbb5de7SSean Christopherson test_write_sentinel(0x91); 485*fcbb5de7SSean Christopherson test_write_sentinel(0x45); 4863652250bSSimon Smith } 4873652250bSSimon Smith 488b29804b8SThomas Huth static void test_vmcs_high(void) 48959161cfaSJim Mattson { 49059161cfaSJim Mattson struct vmcs *vmcs = alloc_page(); 49159161cfaSJim Mattson 4926c0ba6e7SLiran Alon vmcs->hdr.revision_id = basic.revision; 49359161cfaSJim Mattson assert(!vmcs_clear(vmcs)); 49459161cfaSJim Mattson assert(!make_vmcs_current(vmcs)); 49559161cfaSJim Mattson 49659161cfaSJim Mattson vmcs_write(TSC_OFFSET, 0x0123456789ABCDEFull); 497a299895bSThomas Huth report(vmcs_read(TSC_OFFSET) == 0x0123456789ABCDEFull, 498a299895bSThomas Huth "VMREAD TSC_OFFSET after VMWRITE TSC_OFFSET"); 499a299895bSThomas Huth report(vmcs_read(TSC_OFFSET_HI) == 0x01234567ull, 500a299895bSThomas Huth "VMREAD TSC_OFFSET_HI after VMWRITE TSC_OFFSET"); 50159161cfaSJim Mattson vmcs_write(TSC_OFFSET_HI, 0x76543210ul); 502a299895bSThomas Huth report(vmcs_read(TSC_OFFSET_HI) == 0x76543210ul, 503a299895bSThomas Huth "VMREAD TSC_OFFSET_HI after VMWRITE TSC_OFFSET_HI"); 504a299895bSThomas Huth report(vmcs_read(TSC_OFFSET) == 0x7654321089ABCDEFull, 505a299895bSThomas Huth "VMREAD TSC_OFFSET after VMWRITE TSC_OFFSET_HI"); 50659161cfaSJim Mattson 50759161cfaSJim Mattson assert(!vmcs_clear(vmcs)); 50859161cfaSJim Mattson free_page(vmcs); 50959161cfaSJim Mattson } 51059161cfaSJim Mattson 511b29804b8SThomas Huth static void test_vmcs_lifecycle(void) 5126b72cf76SDavid Matlack { 5136b72cf76SDavid Matlack struct vmcs *vmcs[2] = {}; 5146b72cf76SDavid Matlack int i; 5156b72cf76SDavid Matlack 5166b72cf76SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 5176b72cf76SDavid Matlack vmcs[i] = alloc_page(); 5186c0ba6e7SLiran Alon vmcs[i]->hdr.revision_id = basic.revision; 5196b72cf76SDavid Matlack } 5206b72cf76SDavid Matlack 5216b72cf76SDavid Matlack #define VMPTRLD(_i) do { \ 5226b72cf76SDavid Matlack assert(_i < ARRAY_SIZE(vmcs)); \ 5236b72cf76SDavid Matlack assert(!make_vmcs_current(vmcs[_i])); \ 5246b72cf76SDavid Matlack printf("VMPTRLD VMCS%d\n", (_i)); \ 5256b72cf76SDavid Matlack } while (0) 5266b72cf76SDavid Matlack 5276b72cf76SDavid Matlack #define VMCLEAR(_i) do { \ 5286b72cf76SDavid Matlack assert(_i < ARRAY_SIZE(vmcs)); \ 5296b72cf76SDavid Matlack assert(!vmcs_clear(vmcs[_i])); \ 5306b72cf76SDavid Matlack printf("VMCLEAR VMCS%d\n", (_i)); \ 5316b72cf76SDavid Matlack } while (0) 5326b72cf76SDavid Matlack 5336b72cf76SDavid Matlack VMCLEAR(0); 5346b72cf76SDavid Matlack VMPTRLD(0); 5356b72cf76SDavid Matlack set_all_vmcs_fields(0); 536a299895bSThomas Huth report(check_all_vmcs_fields(0), "current:VMCS0 active:[VMCS0]"); 5376b72cf76SDavid Matlack 5386b72cf76SDavid Matlack VMCLEAR(0); 5396b72cf76SDavid Matlack VMPTRLD(0); 540a299895bSThomas Huth report(check_all_vmcs_fields(0), "current:VMCS0 active:[VMCS0]"); 5416b72cf76SDavid Matlack 5426b72cf76SDavid Matlack VMCLEAR(1); 543a299895bSThomas Huth report(check_all_vmcs_fields(0), "current:VMCS0 active:[VMCS0]"); 5446b72cf76SDavid Matlack 5456b72cf76SDavid Matlack VMPTRLD(1); 5466b72cf76SDavid Matlack set_all_vmcs_fields(1); 547a299895bSThomas Huth report(check_all_vmcs_fields(1), "current:VMCS1 active:[VMCS0,VCMS1]"); 5486b72cf76SDavid Matlack 5496b72cf76SDavid Matlack VMPTRLD(0); 550a299895bSThomas Huth report(check_all_vmcs_fields(0), "current:VMCS0 active:[VMCS0,VCMS1]"); 5516b72cf76SDavid Matlack VMPTRLD(1); 552a299895bSThomas Huth report(check_all_vmcs_fields(1), "current:VMCS1 active:[VMCS0,VCMS1]"); 5536b72cf76SDavid Matlack VMPTRLD(1); 554a299895bSThomas Huth report(check_all_vmcs_fields(1), "current:VMCS1 active:[VMCS0,VCMS1]"); 5556b72cf76SDavid Matlack 5566b72cf76SDavid Matlack VMCLEAR(0); 557a299895bSThomas Huth report(check_all_vmcs_fields(1), "current:VMCS1 active:[VCMS1]"); 5586b72cf76SDavid Matlack 559d4ab68adSDavid Matlack /* VMPTRLD should not erase VMWRITEs to the current VMCS */ 560d4ab68adSDavid Matlack set_all_vmcs_fields(2); 561d4ab68adSDavid Matlack VMPTRLD(1); 562a299895bSThomas Huth report(check_all_vmcs_fields(2), "current:VMCS1 active:[VCMS1]"); 563d4ab68adSDavid Matlack 5646b72cf76SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 5656b72cf76SDavid Matlack VMCLEAR(i); 5666b72cf76SDavid Matlack free_page(vmcs[i]); 5676b72cf76SDavid Matlack } 5686b72cf76SDavid Matlack 5696b72cf76SDavid Matlack #undef VMPTRLD 5706b72cf76SDavid Matlack #undef VMCLEAR 5716b72cf76SDavid Matlack } 5726b72cf76SDavid Matlack 573ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s) 574ffb1a9e0SJan Kiszka { 575ffb1a9e0SJan Kiszka barrier(); 576ffb1a9e0SJan Kiszka stage = s; 577ffb1a9e0SJan Kiszka barrier(); 578ffb1a9e0SJan Kiszka } 579ffb1a9e0SJan Kiszka 580ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void) 581ffb1a9e0SJan Kiszka { 582ffb1a9e0SJan Kiszka u32 s; 583ffb1a9e0SJan Kiszka 584ffb1a9e0SJan Kiszka barrier(); 585ffb1a9e0SJan Kiszka s = stage; 586ffb1a9e0SJan Kiszka barrier(); 587ffb1a9e0SJan Kiszka return s; 588ffb1a9e0SJan Kiszka } 589ffb1a9e0SJan Kiszka 590ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void) 591ffb1a9e0SJan Kiszka { 592ffb1a9e0SJan Kiszka barrier(); 593ffb1a9e0SJan Kiszka stage++; 594ffb1a9e0SJan Kiszka barrier(); 595ffb1a9e0SJan Kiszka } 596ffb1a9e0SJan Kiszka 5979d7eaa29SArthur Chunqi Li /* entry_sysenter */ 5989d7eaa29SArthur Chunqi Li asm( 5999d7eaa29SArthur Chunqi Li ".align 4, 0x90\n\t" 6009d7eaa29SArthur Chunqi Li ".globl entry_sysenter\n\t" 6019d7eaa29SArthur Chunqi Li "entry_sysenter:\n\t" 6029d7eaa29SArthur Chunqi Li SAVE_GPR 6039d7eaa29SArthur Chunqi Li " and $0xf, %rax\n\t" 6049d7eaa29SArthur Chunqi Li " mov %rax, %rdi\n\t" 6059d7eaa29SArthur Chunqi Li " call syscall_handler\n\t" 6069d7eaa29SArthur Chunqi Li LOAD_GPR 6079d7eaa29SArthur Chunqi Li " vmresume\n\t" 6089d7eaa29SArthur Chunqi Li ); 6099d7eaa29SArthur Chunqi Li 6109d7eaa29SArthur Chunqi Li static void __attribute__((__used__)) syscall_handler(u64 syscall_no) 6119d7eaa29SArthur Chunqi Li { 612d5315e3dSJan Kiszka if (current->syscall_handler) 6139d7eaa29SArthur Chunqi Li current->syscall_handler(syscall_no); 6149d7eaa29SArthur Chunqi Li } 6159d7eaa29SArthur Chunqi Li 6167e207ec1SPeter Feiner static const char * const exit_reason_descriptions[] = { 6177e207ec1SPeter Feiner [VMX_EXC_NMI] = "VMX_EXC_NMI", 6187e207ec1SPeter Feiner [VMX_EXTINT] = "VMX_EXTINT", 6197e207ec1SPeter Feiner [VMX_TRIPLE_FAULT] = "VMX_TRIPLE_FAULT", 6207e207ec1SPeter Feiner [VMX_INIT] = "VMX_INIT", 6217e207ec1SPeter Feiner [VMX_SIPI] = "VMX_SIPI", 6227e207ec1SPeter Feiner [VMX_SMI_IO] = "VMX_SMI_IO", 6237e207ec1SPeter Feiner [VMX_SMI_OTHER] = "VMX_SMI_OTHER", 6247e207ec1SPeter Feiner [VMX_INTR_WINDOW] = "VMX_INTR_WINDOW", 6257e207ec1SPeter Feiner [VMX_NMI_WINDOW] = "VMX_NMI_WINDOW", 6267e207ec1SPeter Feiner [VMX_TASK_SWITCH] = "VMX_TASK_SWITCH", 6277e207ec1SPeter Feiner [VMX_CPUID] = "VMX_CPUID", 6287e207ec1SPeter Feiner [VMX_GETSEC] = "VMX_GETSEC", 6297e207ec1SPeter Feiner [VMX_HLT] = "VMX_HLT", 6307e207ec1SPeter Feiner [VMX_INVD] = "VMX_INVD", 6317e207ec1SPeter Feiner [VMX_INVLPG] = "VMX_INVLPG", 6327e207ec1SPeter Feiner [VMX_RDPMC] = "VMX_RDPMC", 6337e207ec1SPeter Feiner [VMX_RDTSC] = "VMX_RDTSC", 6347e207ec1SPeter Feiner [VMX_RSM] = "VMX_RSM", 6357e207ec1SPeter Feiner [VMX_VMCALL] = "VMX_VMCALL", 6367e207ec1SPeter Feiner [VMX_VMCLEAR] = "VMX_VMCLEAR", 6377e207ec1SPeter Feiner [VMX_VMLAUNCH] = "VMX_VMLAUNCH", 6387e207ec1SPeter Feiner [VMX_VMPTRLD] = "VMX_VMPTRLD", 6397e207ec1SPeter Feiner [VMX_VMPTRST] = "VMX_VMPTRST", 6407e207ec1SPeter Feiner [VMX_VMREAD] = "VMX_VMREAD", 6417e207ec1SPeter Feiner [VMX_VMRESUME] = "VMX_VMRESUME", 6427e207ec1SPeter Feiner [VMX_VMWRITE] = "VMX_VMWRITE", 6437e207ec1SPeter Feiner [VMX_VMXOFF] = "VMX_VMXOFF", 6447e207ec1SPeter Feiner [VMX_VMXON] = "VMX_VMXON", 6457e207ec1SPeter Feiner [VMX_CR] = "VMX_CR", 6467e207ec1SPeter Feiner [VMX_DR] = "VMX_DR", 6477e207ec1SPeter Feiner [VMX_IO] = "VMX_IO", 6487e207ec1SPeter Feiner [VMX_RDMSR] = "VMX_RDMSR", 6497e207ec1SPeter Feiner [VMX_WRMSR] = "VMX_WRMSR", 6507e207ec1SPeter Feiner [VMX_FAIL_STATE] = "VMX_FAIL_STATE", 6517e207ec1SPeter Feiner [VMX_FAIL_MSR] = "VMX_FAIL_MSR", 6527e207ec1SPeter Feiner [VMX_MWAIT] = "VMX_MWAIT", 6537e207ec1SPeter Feiner [VMX_MTF] = "VMX_MTF", 6547e207ec1SPeter Feiner [VMX_MONITOR] = "VMX_MONITOR", 6557e207ec1SPeter Feiner [VMX_PAUSE] = "VMX_PAUSE", 6567e207ec1SPeter Feiner [VMX_FAIL_MCHECK] = "VMX_FAIL_MCHECK", 6577e207ec1SPeter Feiner [VMX_TPR_THRESHOLD] = "VMX_TPR_THRESHOLD", 6587e207ec1SPeter Feiner [VMX_APIC_ACCESS] = "VMX_APIC_ACCESS", 65967fdc49eSArbel Moshe [VMX_EOI_INDUCED] = "VMX_EOI_INDUCED", 6607e207ec1SPeter Feiner [VMX_GDTR_IDTR] = "VMX_GDTR_IDTR", 6617e207ec1SPeter Feiner [VMX_LDTR_TR] = "VMX_LDTR_TR", 6627e207ec1SPeter Feiner [VMX_EPT_VIOLATION] = "VMX_EPT_VIOLATION", 6637e207ec1SPeter Feiner [VMX_EPT_MISCONFIG] = "VMX_EPT_MISCONFIG", 6647e207ec1SPeter Feiner [VMX_INVEPT] = "VMX_INVEPT", 6657e207ec1SPeter Feiner [VMX_PREEMPT] = "VMX_PREEMPT", 6667e207ec1SPeter Feiner [VMX_INVVPID] = "VMX_INVVPID", 6677e207ec1SPeter Feiner [VMX_WBINVD] = "VMX_WBINVD", 6687e207ec1SPeter Feiner [VMX_XSETBV] = "VMX_XSETBV", 6697e207ec1SPeter Feiner [VMX_APIC_WRITE] = "VMX_APIC_WRITE", 6707e207ec1SPeter Feiner [VMX_RDRAND] = "VMX_RDRAND", 6717e207ec1SPeter Feiner [VMX_INVPCID] = "VMX_INVPCID", 6727e207ec1SPeter Feiner [VMX_VMFUNC] = "VMX_VMFUNC", 6737e207ec1SPeter Feiner [VMX_RDSEED] = "VMX_RDSEED", 6747e207ec1SPeter Feiner [VMX_PML_FULL] = "VMX_PML_FULL", 6757e207ec1SPeter Feiner [VMX_XSAVES] = "VMX_XSAVES", 6767e207ec1SPeter Feiner [VMX_XRSTORS] = "VMX_XRSTORS", 6777e207ec1SPeter Feiner }; 6787e207ec1SPeter Feiner 6797e207ec1SPeter Feiner const char *exit_reason_description(u64 reason) 6807e207ec1SPeter Feiner { 6817e207ec1SPeter Feiner if (reason >= ARRAY_SIZE(exit_reason_descriptions)) 6827e207ec1SPeter Feiner return "(unknown)"; 6837e207ec1SPeter Feiner return exit_reason_descriptions[reason] ? : "(unused)"; 6847e207ec1SPeter Feiner } 6857e207ec1SPeter Feiner 686ef5d77a0SSean Christopherson void print_vmexit_info(union exit_reason exit_reason) 6879d7eaa29SArthur Chunqi Li { 6889d7eaa29SArthur Chunqi Li u64 guest_rip, guest_rsp; 6899d7eaa29SArthur Chunqi Li ulong exit_qual = vmcs_read(EXI_QUALIFICATION); 6909d7eaa29SArthur Chunqi Li guest_rip = vmcs_read(GUEST_RIP); 6919d7eaa29SArthur Chunqi Li guest_rsp = vmcs_read(GUEST_RSP); 6929d7eaa29SArthur Chunqi Li printf("VMEXIT info:\n"); 693ef5d77a0SSean Christopherson printf("\tvmexit reason = %u\n", exit_reason.basic); 694ef5d77a0SSean Christopherson printf("\tfailed vmentry = %u\n", !!exit_reason.failed_vmentry); 695fd6aada0SRadim Krčmář printf("\texit qualification = %#lx\n", exit_qual); 696fd6aada0SRadim Krčmář printf("\tguest_rip = %#lx\n", guest_rip); 697fd6aada0SRadim Krčmář printf("\tRAX=%#lx RBX=%#lx RCX=%#lx RDX=%#lx\n", 6989d7eaa29SArthur Chunqi Li regs.rax, regs.rbx, regs.rcx, regs.rdx); 699fd6aada0SRadim Krčmář printf("\tRSP=%#lx RBP=%#lx RSI=%#lx RDI=%#lx\n", 7009d7eaa29SArthur Chunqi Li guest_rsp, regs.rbp, regs.rsi, regs.rdi); 701fd6aada0SRadim Krčmář printf("\tR8 =%#lx R9 =%#lx R10=%#lx R11=%#lx\n", 7029d7eaa29SArthur Chunqi Li regs.r8, regs.r9, regs.r10, regs.r11); 703fd6aada0SRadim Krčmář printf("\tR12=%#lx R13=%#lx R14=%#lx R15=%#lx\n", 7049d7eaa29SArthur Chunqi Li regs.r12, regs.r13, regs.r14, regs.r15); 7059d7eaa29SArthur Chunqi Li } 7069d7eaa29SArthur Chunqi Li 7070e0ea94bSSean Christopherson void print_vmentry_failure_info(struct vmentry_result *result) 7080e0ea94bSSean Christopherson { 7090e0ea94bSSean Christopherson if (result->entered) 7100e0ea94bSSean Christopherson return; 7110e0ea94bSSean Christopherson 7120e0ea94bSSean Christopherson if (result->vm_fail) { 7130e0ea94bSSean Christopherson printf("VM-Fail on %s: ", result->instr); 7140e0ea94bSSean Christopherson switch (result->flags & VMX_ENTRY_FLAGS) { 715ce154ba8SPaolo Bonzini case X86_EFLAGS_CF: 7163b50efe3SPeter Feiner printf("current-VMCS pointer is not valid.\n"); 7173b50efe3SPeter Feiner break; 718ce154ba8SPaolo Bonzini case X86_EFLAGS_ZF: 7193b50efe3SPeter Feiner printf("error number is %ld. See Intel 30.4.\n", 7203b50efe3SPeter Feiner vmcs_read(VMX_INST_ERROR)); 7213b50efe3SPeter Feiner break; 7223b50efe3SPeter Feiner default: 7230e0ea94bSSean Christopherson printf("unexpected flags %lx!\n", result->flags); 7243b50efe3SPeter Feiner } 7253b50efe3SPeter Feiner } else { 7263b50efe3SPeter Feiner u64 qual = vmcs_read(EXI_QUALIFICATION); 7273b50efe3SPeter Feiner 7280e0ea94bSSean Christopherson printf("VM-Exit failure on %s (reason=%#x, qual=%#lx): ", 7290e0ea94bSSean Christopherson result->instr, result->exit_reason.full, qual); 7303b50efe3SPeter Feiner 7310e0ea94bSSean Christopherson switch (result->exit_reason.basic) { 7323b50efe3SPeter Feiner case VMX_FAIL_STATE: 7333b50efe3SPeter Feiner printf("invalid guest state\n"); 7343b50efe3SPeter Feiner break; 7353b50efe3SPeter Feiner case VMX_FAIL_MSR: 7363b50efe3SPeter Feiner printf("MSR loading\n"); 7373b50efe3SPeter Feiner break; 7383b50efe3SPeter Feiner case VMX_FAIL_MCHECK: 7393b50efe3SPeter Feiner printf("machine-check event\n"); 7403b50efe3SPeter Feiner break; 7413b50efe3SPeter Feiner default: 7420e0ea94bSSean Christopherson printf("unexpected basic exit reason %u\n", 7430e0ea94bSSean Christopherson result->exit_reason.basic); 7443b50efe3SPeter Feiner } 7453b50efe3SPeter Feiner 7460e0ea94bSSean Christopherson if (!result->exit_reason.failed_vmentry) 7473b50efe3SPeter Feiner printf("\tVMX_ENTRY_FAILURE BIT NOT SET!\n"); 7483b50efe3SPeter Feiner 7490e0ea94bSSean Christopherson if (result->exit_reason.full & 0x7fff0000) 7503b50efe3SPeter Feiner printf("\tRESERVED BITS SET!\n"); 7513b50efe3SPeter Feiner } 7523b50efe3SPeter Feiner } 7533b50efe3SPeter Feiner 7542f6828d7SDavid Matlack /* 7552f6828d7SDavid Matlack * VMCLEAR should ensures all VMCS state is flushed to the VMCS 7562f6828d7SDavid Matlack * region in memory. 7572f6828d7SDavid Matlack */ 7582f6828d7SDavid Matlack static void test_vmclear_flushing(void) 7592f6828d7SDavid Matlack { 7602f6828d7SDavid Matlack struct vmcs *vmcs[3] = {}; 7612f6828d7SDavid Matlack int i; 7622f6828d7SDavid Matlack 7632f6828d7SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 7642f6828d7SDavid Matlack vmcs[i] = alloc_page(); 7652f6828d7SDavid Matlack } 7662f6828d7SDavid Matlack 7676c0ba6e7SLiran Alon vmcs[0]->hdr.revision_id = basic.revision; 7682f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[0])); 7692f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[0])); 7702f6828d7SDavid Matlack set_all_vmcs_fields(0x86); 7712f6828d7SDavid Matlack 7722f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[0])); 7732f6828d7SDavid Matlack memcpy(vmcs[1], vmcs[0], basic.size); 7742f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[1])); 775a299895bSThomas Huth report(check_all_vmcs_fields(0x86), 776a299895bSThomas Huth "test vmclear flush (current VMCS)"); 7772f6828d7SDavid Matlack 7782f6828d7SDavid Matlack set_all_vmcs_fields(0x87); 7792f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[0])); 7802f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[1])); 7812f6828d7SDavid Matlack memcpy(vmcs[2], vmcs[1], basic.size); 7822f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[2])); 783a299895bSThomas Huth report(check_all_vmcs_fields(0x87), 784a299895bSThomas Huth "test vmclear flush (!current VMCS)"); 7852f6828d7SDavid Matlack 7862f6828d7SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 7872f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[i])); 7882f6828d7SDavid Matlack free_page(vmcs[i]); 7892f6828d7SDavid Matlack } 7902f6828d7SDavid Matlack } 7913b50efe3SPeter Feiner 7929d7eaa29SArthur Chunqi Li static void test_vmclear(void) 7939d7eaa29SArthur Chunqi Li { 794daeec979SBandan Das struct vmcs *tmp_root; 795e2cf1c9dSEduardo Habkost int width = cpuid_maxphyaddr(); 796daeec979SBandan Das 797daeec979SBandan Das /* 798daeec979SBandan Das * Note- The tests below do not necessarily have a 799daeec979SBandan Das * valid VMCS, but that's ok since the invalid vmcs 800daeec979SBandan Das * is only used for a specific test and is discarded 801daeec979SBandan Das * without touching its contents 802daeec979SBandan Das */ 803daeec979SBandan Das 804daeec979SBandan Das /* Unaligned page access */ 805daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs_root + 1); 806a299895bSThomas Huth report(vmcs_clear(tmp_root) == 1, "test vmclear with unaligned vmcs"); 807daeec979SBandan Das 808daeec979SBandan Das /* gpa bits beyond physical address width are set*/ 809daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs_root | 810daeec979SBandan Das ((u64)1 << (width+1))); 811a299895bSThomas Huth report(vmcs_clear(tmp_root) == 1, 812a299895bSThomas Huth "test vmclear with vmcs address bits set beyond physical address width"); 813daeec979SBandan Das 814daeec979SBandan Das /* Pass VMXON region */ 815c937d495SLiran Alon tmp_root = (struct vmcs *)bsp_vmxon_region; 816a299895bSThomas Huth report(vmcs_clear(tmp_root) == 1, "test vmclear with vmxon region"); 817daeec979SBandan Das 818daeec979SBandan Das /* Valid VMCS */ 819a299895bSThomas Huth report(vmcs_clear(vmcs_root) == 0, 820a299895bSThomas Huth "test vmclear with valid vmcs region"); 821daeec979SBandan Das 8222f6828d7SDavid Matlack test_vmclear_flushing(); 8239d7eaa29SArthur Chunqi Li } 8249d7eaa29SArthur Chunqi Li 8259d7eaa29SArthur Chunqi Li static void __attribute__((__used__)) guest_main(void) 8269d7eaa29SArthur Chunqi Li { 827794c67a9SPeter Feiner if (current->v2) 828794c67a9SPeter Feiner v2_guest_main(); 829794c67a9SPeter Feiner else 8309d7eaa29SArthur Chunqi Li current->guest_main(); 8319d7eaa29SArthur Chunqi Li } 8329d7eaa29SArthur Chunqi Li 8339d7eaa29SArthur Chunqi Li /* guest_entry */ 8349d7eaa29SArthur Chunqi Li asm( 8359d7eaa29SArthur Chunqi Li ".align 4, 0x90\n\t" 8369d7eaa29SArthur Chunqi Li ".globl entry_guest\n\t" 8379d7eaa29SArthur Chunqi Li "guest_entry:\n\t" 8389d7eaa29SArthur Chunqi Li " call guest_main\n\t" 8399d7eaa29SArthur Chunqi Li " mov $1, %edi\n\t" 8409d7eaa29SArthur Chunqi Li " call hypercall\n\t" 8419d7eaa29SArthur Chunqi Li ); 8429d7eaa29SArthur Chunqi Li 8436884af61SArthur Chunqi Li /* EPT paging structure related functions */ 84469c531c8SPeter Feiner /* split_large_ept_entry: Split a 2M/1G large page into 512 smaller PTEs. 84569c531c8SPeter Feiner @ptep : large page table entry to split 84669c531c8SPeter Feiner @level : level of ptep (2 or 3) 84769c531c8SPeter Feiner */ 84869c531c8SPeter Feiner static void split_large_ept_entry(unsigned long *ptep, int level) 84969c531c8SPeter Feiner { 85069c531c8SPeter Feiner unsigned long *new_pt; 85169c531c8SPeter Feiner unsigned long gpa; 85269c531c8SPeter Feiner unsigned long pte; 85369c531c8SPeter Feiner unsigned long prototype; 85469c531c8SPeter Feiner int i; 85569c531c8SPeter Feiner 85669c531c8SPeter Feiner pte = *ptep; 85769c531c8SPeter Feiner assert(pte & EPT_PRESENT); 85869c531c8SPeter Feiner assert(pte & EPT_LARGE_PAGE); 85969c531c8SPeter Feiner assert(level == 2 || level == 3); 86069c531c8SPeter Feiner 86169c531c8SPeter Feiner new_pt = alloc_page(); 86269c531c8SPeter Feiner assert(new_pt); 86369c531c8SPeter Feiner 86469c531c8SPeter Feiner prototype = pte & ~EPT_ADDR_MASK; 86569c531c8SPeter Feiner if (level == 2) 86669c531c8SPeter Feiner prototype &= ~EPT_LARGE_PAGE; 86769c531c8SPeter Feiner 86869c531c8SPeter Feiner gpa = pte & EPT_ADDR_MASK; 86969c531c8SPeter Feiner for (i = 0; i < EPT_PGDIR_ENTRIES; i++) { 87069c531c8SPeter Feiner new_pt[i] = prototype | gpa; 87169c531c8SPeter Feiner gpa += 1ul << EPT_LEVEL_SHIFT(level - 1); 87269c531c8SPeter Feiner } 87369c531c8SPeter Feiner 87469c531c8SPeter Feiner pte &= ~EPT_LARGE_PAGE; 87569c531c8SPeter Feiner pte &= ~EPT_ADDR_MASK; 87669c531c8SPeter Feiner pte |= virt_to_phys(new_pt); 87769c531c8SPeter Feiner 87869c531c8SPeter Feiner *ptep = pte; 87969c531c8SPeter Feiner } 88069c531c8SPeter Feiner 8816884af61SArthur Chunqi Li /* install_ept_entry : Install a page to a given level in EPT 8826884af61SArthur Chunqi Li @pml4 : addr of pml4 table 8836884af61SArthur Chunqi Li @pte_level : level of PTE to set 8846884af61SArthur Chunqi Li @guest_addr : physical address of guest 8856884af61SArthur Chunqi Li @pte : pte value to set 8866884af61SArthur Chunqi Li @pt_page : address of page table, NULL for a new page 8876884af61SArthur Chunqi Li */ 8886884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, 8896884af61SArthur Chunqi Li int pte_level, 8906884af61SArthur Chunqi Li unsigned long guest_addr, 8916884af61SArthur Chunqi Li unsigned long pte, 8926884af61SArthur Chunqi Li unsigned long *pt_page) 8936884af61SArthur Chunqi Li { 8946884af61SArthur Chunqi Li int level; 8956884af61SArthur Chunqi Li unsigned long *pt = pml4; 8966884af61SArthur Chunqi Li unsigned offset; 8976884af61SArthur Chunqi Li 898dff740c0SPeter Feiner /* EPT only uses 48 bits of GPA. */ 899dff740c0SPeter Feiner assert(guest_addr < (1ul << 48)); 900dff740c0SPeter Feiner 9016884af61SArthur Chunqi Li for (level = EPT_PAGE_LEVEL; level > pte_level; --level) { 902a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(level)) 9036884af61SArthur Chunqi Li & EPT_PGDIR_MASK; 9046884af61SArthur Chunqi Li if (!(pt[offset] & (EPT_PRESENT))) { 9056884af61SArthur Chunqi Li unsigned long *new_pt = pt_page; 9066884af61SArthur Chunqi Li if (!new_pt) 9076884af61SArthur Chunqi Li new_pt = alloc_page(); 9086884af61SArthur Chunqi Li else 9096884af61SArthur Chunqi Li pt_page = 0; 9106884af61SArthur Chunqi Li memset(new_pt, 0, PAGE_SIZE); 9116884af61SArthur Chunqi Li pt[offset] = virt_to_phys(new_pt) 9126884af61SArthur Chunqi Li | EPT_RA | EPT_WA | EPT_EA; 91369c531c8SPeter Feiner } else if (pt[offset] & EPT_LARGE_PAGE) 91469c531c8SPeter Feiner split_large_ept_entry(&pt[offset], level); 91500b5c590SPeter Feiner pt = phys_to_virt(pt[offset] & EPT_ADDR_MASK); 9166884af61SArthur Chunqi Li } 917a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(level)) & EPT_PGDIR_MASK; 9186884af61SArthur Chunqi Li pt[offset] = pte; 9196884af61SArthur Chunqi Li } 9206884af61SArthur Chunqi Li 9216884af61SArthur Chunqi Li /* Map a page, @perm is the permission of the page */ 9226884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, 9236884af61SArthur Chunqi Li unsigned long phys, 9246884af61SArthur Chunqi Li unsigned long guest_addr, 9256884af61SArthur Chunqi Li u64 perm) 9266884af61SArthur Chunqi Li { 9276884af61SArthur Chunqi Li install_ept_entry(pml4, 1, guest_addr, (phys & PAGE_MASK) | perm, 0); 9286884af61SArthur Chunqi Li } 9296884af61SArthur Chunqi Li 9306884af61SArthur Chunqi Li /* Map a 1G-size page */ 9316884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, 9326884af61SArthur Chunqi Li unsigned long phys, 9336884af61SArthur Chunqi Li unsigned long guest_addr, 9346884af61SArthur Chunqi Li u64 perm) 9356884af61SArthur Chunqi Li { 9366884af61SArthur Chunqi Li install_ept_entry(pml4, 3, guest_addr, 9376884af61SArthur Chunqi Li (phys & PAGE_MASK) | perm | EPT_LARGE_PAGE, 0); 9386884af61SArthur Chunqi Li } 9396884af61SArthur Chunqi Li 9406884af61SArthur Chunqi Li /* Map a 2M-size page */ 9416884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, 9426884af61SArthur Chunqi Li unsigned long phys, 9436884af61SArthur Chunqi Li unsigned long guest_addr, 9446884af61SArthur Chunqi Li u64 perm) 9456884af61SArthur Chunqi Li { 9466884af61SArthur Chunqi Li install_ept_entry(pml4, 2, guest_addr, 9476884af61SArthur Chunqi Li (phys & PAGE_MASK) | perm | EPT_LARGE_PAGE, 0); 9486884af61SArthur Chunqi Li } 9496884af61SArthur Chunqi Li 9506884af61SArthur Chunqi Li /* setup_ept_range : Setup a range of 1:1 mapped page to EPT paging structure. 9516884af61SArthur Chunqi Li @start : start address of guest page 9526884af61SArthur Chunqi Li @len : length of address to be mapped 9536884af61SArthur Chunqi Li @map_1g : whether 1G page map is used 9546884af61SArthur Chunqi Li @map_2m : whether 2M page map is used 9556884af61SArthur Chunqi Li @perm : permission for every page 9566884af61SArthur Chunqi Li */ 957b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 9586884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm) 9596884af61SArthur Chunqi Li { 9606884af61SArthur Chunqi Li u64 phys = start; 9616884af61SArthur Chunqi Li u64 max = (u64)len + (u64)start; 9626884af61SArthur Chunqi Li 9636884af61SArthur Chunqi Li if (map_1g) { 9646884af61SArthur Chunqi Li while (phys + PAGE_SIZE_1G <= max) { 9656884af61SArthur Chunqi Li install_1g_ept(pml4, phys, phys, perm); 9666884af61SArthur Chunqi Li phys += PAGE_SIZE_1G; 9676884af61SArthur Chunqi Li } 9686884af61SArthur Chunqi Li } 9696884af61SArthur Chunqi Li if (map_2m) { 9706884af61SArthur Chunqi Li while (phys + PAGE_SIZE_2M <= max) { 9716884af61SArthur Chunqi Li install_2m_ept(pml4, phys, phys, perm); 9726884af61SArthur Chunqi Li phys += PAGE_SIZE_2M; 9736884af61SArthur Chunqi Li } 9746884af61SArthur Chunqi Li } 9756884af61SArthur Chunqi Li while (phys + PAGE_SIZE <= max) { 9766884af61SArthur Chunqi Li install_ept(pml4, phys, phys, perm); 9776884af61SArthur Chunqi Li phys += PAGE_SIZE; 9786884af61SArthur Chunqi Li } 9796884af61SArthur Chunqi Li } 9806884af61SArthur Chunqi Li 9816884af61SArthur Chunqi Li /* get_ept_pte : Get the PTE of a given level in EPT, 9826884af61SArthur Chunqi Li @level == 1 means get the latest level*/ 983b4a405c3SRadim Krčmář bool get_ept_pte(unsigned long *pml4, unsigned long guest_addr, int level, 984b4a405c3SRadim Krčmář unsigned long *pte) 9856884af61SArthur Chunqi Li { 9866884af61SArthur Chunqi Li int l; 987b4a405c3SRadim Krčmář unsigned long *pt = pml4, iter_pte; 9886884af61SArthur Chunqi Li unsigned offset; 9896884af61SArthur Chunqi Li 990dff740c0SPeter Feiner assert(level >= 1 && level <= 4); 991dff740c0SPeter Feiner 9922ca6f1f3SPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 993a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 994b4a405c3SRadim Krčmář iter_pte = pt[offset]; 9956884af61SArthur Chunqi Li if (l == level) 9962ca6f1f3SPaolo Bonzini break; 997b4a405c3SRadim Krčmář if (l < 4 && (iter_pte & EPT_LARGE_PAGE)) 998b4a405c3SRadim Krčmář return false; 9998922f1fbSRadim Krčmář if (!(iter_pte & (EPT_PRESENT))) 10008922f1fbSRadim Krčmář return false; 1001b4a405c3SRadim Krčmář pt = (unsigned long *)(iter_pte & EPT_ADDR_MASK); 10026884af61SArthur Chunqi Li } 1003a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 1004b4a405c3SRadim Krčmář if (pte) 1005b4a405c3SRadim Krčmář *pte = pt[offset]; 1006b4a405c3SRadim Krčmář return true; 10076884af61SArthur Chunqi Li } 10086884af61SArthur Chunqi Li 1009521820dbSPaolo Bonzini static void clear_ept_ad_pte(unsigned long *pml4, unsigned long guest_addr) 1010521820dbSPaolo Bonzini { 1011521820dbSPaolo Bonzini int l; 1012521820dbSPaolo Bonzini unsigned long *pt = pml4; 1013521820dbSPaolo Bonzini u64 pte; 1014521820dbSPaolo Bonzini unsigned offset; 1015521820dbSPaolo Bonzini 1016521820dbSPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 1017521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 1018521820dbSPaolo Bonzini pt[offset] &= ~(EPT_ACCESS_FLAG|EPT_DIRTY_FLAG); 1019521820dbSPaolo Bonzini pte = pt[offset]; 1020521820dbSPaolo Bonzini if (l == 1 || (l < 4 && (pte & EPT_LARGE_PAGE))) 1021521820dbSPaolo Bonzini break; 1022521820dbSPaolo Bonzini pt = (unsigned long *)(pte & EPT_ADDR_MASK); 1023521820dbSPaolo Bonzini } 1024521820dbSPaolo Bonzini } 1025521820dbSPaolo Bonzini 1026521820dbSPaolo Bonzini /* clear_ept_ad : Clear EPT A/D bits for the page table walk and the 1027521820dbSPaolo Bonzini final GPA of a guest address. */ 1028521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 1029521820dbSPaolo Bonzini unsigned long guest_addr) 1030521820dbSPaolo Bonzini { 1031521820dbSPaolo Bonzini int l; 1032521820dbSPaolo Bonzini unsigned long *pt = (unsigned long *)guest_cr3, gpa; 1033521820dbSPaolo Bonzini u64 pte, offset_in_page; 1034521820dbSPaolo Bonzini unsigned offset; 1035521820dbSPaolo Bonzini 1036521820dbSPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 1037521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 1038521820dbSPaolo Bonzini 1039521820dbSPaolo Bonzini clear_ept_ad_pte(pml4, (u64) &pt[offset]); 1040521820dbSPaolo Bonzini pte = pt[offset]; 1041521820dbSPaolo Bonzini if (l == 1 || (l < 4 && (pte & PT_PAGE_SIZE_MASK))) 1042521820dbSPaolo Bonzini break; 1043521820dbSPaolo Bonzini if (!(pte & PT_PRESENT_MASK)) 1044521820dbSPaolo Bonzini return; 1045521820dbSPaolo Bonzini pt = (unsigned long *)(pte & PT_ADDR_MASK); 1046521820dbSPaolo Bonzini } 1047521820dbSPaolo Bonzini 1048521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 1049521820dbSPaolo Bonzini offset_in_page = guest_addr & ((1 << EPT_LEVEL_SHIFT(l)) - 1); 1050521820dbSPaolo Bonzini gpa = (pt[offset] & PT_ADDR_MASK) | (guest_addr & offset_in_page); 1051521820dbSPaolo Bonzini clear_ept_ad_pte(pml4, gpa); 1052521820dbSPaolo Bonzini } 1053521820dbSPaolo Bonzini 1054521820dbSPaolo Bonzini /* check_ept_ad : Check the content of EPT A/D bits for the page table 1055521820dbSPaolo Bonzini walk and the final GPA of a guest address. */ 1056521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 1057521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 1058521820dbSPaolo Bonzini int expected_pt_ad) 1059521820dbSPaolo Bonzini { 1060521820dbSPaolo Bonzini int l; 1061521820dbSPaolo Bonzini unsigned long *pt = (unsigned long *)guest_cr3, gpa; 1062521820dbSPaolo Bonzini u64 ept_pte, pte, offset_in_page; 1063521820dbSPaolo Bonzini unsigned offset; 1064521820dbSPaolo Bonzini bool bad_pt_ad = false; 1065521820dbSPaolo Bonzini 1066521820dbSPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 1067521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 1068521820dbSPaolo Bonzini 1069b4a405c3SRadim Krčmář if (!get_ept_pte(pml4, (u64) &pt[offset], 1, &ept_pte)) { 1070b4a405c3SRadim Krčmář printf("EPT - guest level %d page table is not mapped.\n", l); 1071521820dbSPaolo Bonzini return; 1072b4a405c3SRadim Krčmář } 1073521820dbSPaolo Bonzini 1074521820dbSPaolo Bonzini if (!bad_pt_ad) { 1075521820dbSPaolo Bonzini bad_pt_ad |= (ept_pte & (EPT_ACCESS_FLAG|EPT_DIRTY_FLAG)) != expected_pt_ad; 1076521820dbSPaolo Bonzini if (bad_pt_ad) 1077198dfd0eSJanis Schoetterl-Glausch report_fail("EPT - guest level %d page table A=%d/D=%d", 1078a299895bSThomas Huth l, 1079521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_ACCESS_FLAG), 1080521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_DIRTY_FLAG)); 1081521820dbSPaolo Bonzini } 1082521820dbSPaolo Bonzini 1083521820dbSPaolo Bonzini pte = pt[offset]; 1084521820dbSPaolo Bonzini if (l == 1 || (l < 4 && (pte & PT_PAGE_SIZE_MASK))) 1085521820dbSPaolo Bonzini break; 1086521820dbSPaolo Bonzini if (!(pte & PT_PRESENT_MASK)) 1087521820dbSPaolo Bonzini return; 1088521820dbSPaolo Bonzini pt = (unsigned long *)(pte & PT_ADDR_MASK); 1089521820dbSPaolo Bonzini } 1090521820dbSPaolo Bonzini 1091521820dbSPaolo Bonzini if (!bad_pt_ad) 10925c3582f0SJanis Schoetterl-Glausch report_pass("EPT - guest page table structures A=%d/D=%d", 1093521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_ACCESS_FLAG), 1094521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_DIRTY_FLAG)); 1095521820dbSPaolo Bonzini 1096521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 1097521820dbSPaolo Bonzini offset_in_page = guest_addr & ((1 << EPT_LEVEL_SHIFT(l)) - 1); 1098521820dbSPaolo Bonzini gpa = (pt[offset] & PT_ADDR_MASK) | (guest_addr & offset_in_page); 1099521820dbSPaolo Bonzini 1100b4a405c3SRadim Krčmář if (!get_ept_pte(pml4, gpa, 1, &ept_pte)) { 1101198dfd0eSJanis Schoetterl-Glausch report_fail("EPT - guest physical address is not mapped"); 1102b4a405c3SRadim Krčmář return; 1103b4a405c3SRadim Krčmář } 1104a299895bSThomas Huth report((ept_pte & (EPT_ACCESS_FLAG | EPT_DIRTY_FLAG)) == expected_gpa_ad, 1105a299895bSThomas Huth "EPT - guest physical address A=%d/D=%d", 1106521820dbSPaolo Bonzini !!(expected_gpa_ad & EPT_ACCESS_FLAG), 1107521820dbSPaolo Bonzini !!(expected_gpa_ad & EPT_DIRTY_FLAG)); 1108521820dbSPaolo Bonzini } 1109521820dbSPaolo Bonzini 1110dff740c0SPeter Feiner void set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 11116884af61SArthur Chunqi Li int level, u64 pte_val) 11126884af61SArthur Chunqi Li { 11136884af61SArthur Chunqi Li int l; 11146884af61SArthur Chunqi Li unsigned long *pt = pml4; 11156884af61SArthur Chunqi Li unsigned offset; 11166884af61SArthur Chunqi Li 1117dff740c0SPeter Feiner assert(level >= 1 && level <= 4); 1118dff740c0SPeter Feiner 11192ca6f1f3SPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 1120a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 11212ca6f1f3SPaolo Bonzini if (l == level) 11222ca6f1f3SPaolo Bonzini break; 1123dff740c0SPeter Feiner assert(pt[offset] & EPT_PRESENT); 112400b5c590SPeter Feiner pt = (unsigned long *)(pt[offset] & EPT_ADDR_MASK); 11256884af61SArthur Chunqi Li } 1126a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 11276884af61SArthur Chunqi Li pt[offset] = pte_val; 11286884af61SArthur Chunqi Li } 11296884af61SArthur Chunqi Li 11309d7eaa29SArthur Chunqi Li static void init_vmcs_ctrl(void) 11319d7eaa29SArthur Chunqi Li { 11329d7eaa29SArthur Chunqi Li /* 26.2 CHECKS ON VMX CONTROLS AND HOST-STATE AREA */ 11339d7eaa29SArthur Chunqi Li /* 26.2.1.1 */ 11349d7eaa29SArthur Chunqi Li vmcs_write(PIN_CONTROLS, ctrl_pin); 11359d7eaa29SArthur Chunqi Li /* Disable VMEXIT of IO instruction */ 11369d7eaa29SArthur Chunqi Li vmcs_write(CPU_EXEC_CTRL0, ctrl_cpu[0]); 11379d7eaa29SArthur Chunqi Li if (ctrl_cpu_rev[0].set & CPU_SECONDARY) { 11386884af61SArthur Chunqi Li ctrl_cpu[1] = (ctrl_cpu[1] | ctrl_cpu_rev[1].set) & 11396884af61SArthur Chunqi Li ctrl_cpu_rev[1].clr; 11409d7eaa29SArthur Chunqi Li vmcs_write(CPU_EXEC_CTRL1, ctrl_cpu[1]); 11419d7eaa29SArthur Chunqi Li } 11429d7eaa29SArthur Chunqi Li vmcs_write(CR3_TARGET_COUNT, 0); 11439d7eaa29SArthur Chunqi Li vmcs_write(VPID, ++vpid_cnt); 11449d7eaa29SArthur Chunqi Li } 11459d7eaa29SArthur Chunqi Li 11469d7eaa29SArthur Chunqi Li static void init_vmcs_host(void) 11479d7eaa29SArthur Chunqi Li { 11489d7eaa29SArthur Chunqi Li /* 26.2 CHECKS ON VMX CONTROLS AND HOST-STATE AREA */ 11499d7eaa29SArthur Chunqi Li /* 26.2.1.2 */ 11509d7eaa29SArthur Chunqi Li vmcs_write(HOST_EFER, rdmsr(MSR_EFER)); 11519d7eaa29SArthur Chunqi Li 11529d7eaa29SArthur Chunqi Li /* 26.2.1.3 */ 11539d7eaa29SArthur Chunqi Li vmcs_write(ENT_CONTROLS, ctrl_enter); 11549d7eaa29SArthur Chunqi Li vmcs_write(EXI_CONTROLS, ctrl_exit); 11559d7eaa29SArthur Chunqi Li 11569d7eaa29SArthur Chunqi Li /* 26.2.2 */ 11579d7eaa29SArthur Chunqi Li vmcs_write(HOST_CR0, read_cr0()); 11589d7eaa29SArthur Chunqi Li vmcs_write(HOST_CR3, read_cr3()); 11599d7eaa29SArthur Chunqi Li vmcs_write(HOST_CR4, read_cr4()); 11609d7eaa29SArthur Chunqi Li vmcs_write(HOST_SYSENTER_EIP, (u64)(&entry_sysenter)); 116169d8fe0eSPaolo Bonzini vmcs_write(HOST_SYSENTER_CS, KERNEL_CS); 11629d7eaa29SArthur Chunqi Li 11639d7eaa29SArthur Chunqi Li /* 26.2.3 */ 116469d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_CS, KERNEL_CS); 116569d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_SS, KERNEL_DS); 116669d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_DS, KERNEL_DS); 116769d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_ES, KERNEL_DS); 116869d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_FS, KERNEL_DS); 116969d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_GS, KERNEL_DS); 117069d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_TR, TSS_MAIN); 1171a7f32d87SPaolo Bonzini vmcs_write(HOST_BASE_TR, get_gdt_entry_base(get_tss_descr())); 11725ed10141SPaolo Bonzini vmcs_write(HOST_BASE_GDTR, gdt_descr.base); 1173337166aaSJan Kiszka vmcs_write(HOST_BASE_IDTR, idt_descr.base); 11749d7eaa29SArthur Chunqi Li vmcs_write(HOST_BASE_FS, 0); 1175624778fdSSean Christopherson vmcs_write(HOST_BASE_GS, rdmsr(MSR_GS_BASE)); 11769d7eaa29SArthur Chunqi Li 11779d7eaa29SArthur Chunqi Li /* Set other vmcs area */ 11789d7eaa29SArthur Chunqi Li vmcs_write(PF_ERROR_MASK, 0); 11799d7eaa29SArthur Chunqi Li vmcs_write(PF_ERROR_MATCH, 0); 11809d7eaa29SArthur Chunqi Li vmcs_write(VMCS_LINK_PTR, ~0ul); 11819d7eaa29SArthur Chunqi Li vmcs_write(VMCS_LINK_PTR_HI, ~0ul); 11829d7eaa29SArthur Chunqi Li vmcs_write(HOST_RIP, (u64)(&vmx_return)); 11839d7eaa29SArthur Chunqi Li } 11849d7eaa29SArthur Chunqi Li 11859d7eaa29SArthur Chunqi Li static void init_vmcs_guest(void) 11869d7eaa29SArthur Chunqi Li { 1187a7f32d87SPaolo Bonzini gdt_entry_t *tss_descr = get_tss_descr(); 1188a7f32d87SPaolo Bonzini 11899d7eaa29SArthur Chunqi Li /* 26.3 CHECKING AND LOADING GUEST STATE */ 11909d7eaa29SArthur Chunqi Li ulong guest_cr0, guest_cr4, guest_cr3; 11919d7eaa29SArthur Chunqi Li /* 26.3.1.1 */ 11929d7eaa29SArthur Chunqi Li guest_cr0 = read_cr0(); 11939d7eaa29SArthur Chunqi Li guest_cr4 = read_cr4(); 11949d7eaa29SArthur Chunqi Li guest_cr3 = read_cr3(); 11959d7eaa29SArthur Chunqi Li if (ctrl_enter & ENT_GUEST_64) { 11969d7eaa29SArthur Chunqi Li guest_cr0 |= X86_CR0_PG; 11979d7eaa29SArthur Chunqi Li guest_cr4 |= X86_CR4_PAE; 11989d7eaa29SArthur Chunqi Li } 11999d7eaa29SArthur Chunqi Li if ((ctrl_enter & ENT_GUEST_64) == 0) 12009d7eaa29SArthur Chunqi Li guest_cr4 &= (~X86_CR4_PCIDE); 12019d7eaa29SArthur Chunqi Li if (guest_cr0 & X86_CR0_PG) 12029d7eaa29SArthur Chunqi Li guest_cr0 |= X86_CR0_PE; 12039d7eaa29SArthur Chunqi Li vmcs_write(GUEST_CR0, guest_cr0); 12049d7eaa29SArthur Chunqi Li vmcs_write(GUEST_CR3, guest_cr3); 12059d7eaa29SArthur Chunqi Li vmcs_write(GUEST_CR4, guest_cr4); 120669d8fe0eSPaolo Bonzini vmcs_write(GUEST_SYSENTER_CS, KERNEL_CS); 1207342db9a1SAaron Lewis vmcs_write(GUEST_SYSENTER_ESP, guest_syscall_stack_top); 12089d7eaa29SArthur Chunqi Li vmcs_write(GUEST_SYSENTER_EIP, (u64)(&entry_sysenter)); 12099d7eaa29SArthur Chunqi Li vmcs_write(GUEST_DR7, 0); 12109d7eaa29SArthur Chunqi Li vmcs_write(GUEST_EFER, rdmsr(MSR_EFER)); 12119d7eaa29SArthur Chunqi Li 12129d7eaa29SArthur Chunqi Li /* 26.3.1.2 */ 121369d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_CS, KERNEL_CS); 121469d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_SS, KERNEL_DS); 121569d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_DS, KERNEL_DS); 121669d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_ES, KERNEL_DS); 121769d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_FS, KERNEL_DS); 121869d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_GS, KERNEL_DS); 121969d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_TR, TSS_MAIN); 12209d7eaa29SArthur Chunqi Li vmcs_write(GUEST_SEL_LDTR, 0); 12219d7eaa29SArthur Chunqi Li 12229d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_CS, 0); 12239d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_ES, 0); 12249d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_SS, 0); 12259d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_DS, 0); 12269d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_FS, 0); 1227624778fdSSean Christopherson vmcs_write(GUEST_BASE_GS, rdmsr(MSR_GS_BASE)); 1228a7f32d87SPaolo Bonzini vmcs_write(GUEST_BASE_TR, get_gdt_entry_base(tss_descr)); 12299d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_LDTR, 0); 12309d7eaa29SArthur Chunqi Li 12319d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_CS, 0xFFFFFFFF); 12329d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_DS, 0xFFFFFFFF); 12339d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_ES, 0xFFFFFFFF); 12349d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_SS, 0xFFFFFFFF); 12359d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_FS, 0xFFFFFFFF); 12369d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_GS, 0xFFFFFFFF); 12379d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_LDTR, 0xffff); 1238a7f32d87SPaolo Bonzini vmcs_write(GUEST_LIMIT_TR, get_gdt_entry_limit(tss_descr)); 12399d7eaa29SArthur Chunqi Li 12409d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_CS, 0xa09b); 12419d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_DS, 0xc093); 12429d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_ES, 0xc093); 12439d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_FS, 0xc093); 12449d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_GS, 0xc093); 12459d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_SS, 0xc093); 12469d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_LDTR, 0x82); 12479d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_TR, 0x8b); 12489d7eaa29SArthur Chunqi Li 12499d7eaa29SArthur Chunqi Li /* 26.3.1.3 */ 12505ed10141SPaolo Bonzini vmcs_write(GUEST_BASE_GDTR, gdt_descr.base); 1251337166aaSJan Kiszka vmcs_write(GUEST_BASE_IDTR, idt_descr.base); 12525ed10141SPaolo Bonzini vmcs_write(GUEST_LIMIT_GDTR, gdt_descr.limit); 1253337166aaSJan Kiszka vmcs_write(GUEST_LIMIT_IDTR, idt_descr.limit); 12549d7eaa29SArthur Chunqi Li 12559d7eaa29SArthur Chunqi Li /* 26.3.1.4 */ 12569d7eaa29SArthur Chunqi Li vmcs_write(GUEST_RIP, (u64)(&guest_entry)); 1257342db9a1SAaron Lewis vmcs_write(GUEST_RSP, guest_stack_top); 1258a12e1d61SKrish Sadhukhan vmcs_write(GUEST_RFLAGS, X86_EFLAGS_FIXED); 12599d7eaa29SArthur Chunqi Li 12609d7eaa29SArthur Chunqi Li /* 26.3.1.5 */ 126117ba0dd0SJan Kiszka vmcs_write(GUEST_ACTV_STATE, ACTV_ACTIVE); 12629d7eaa29SArthur Chunqi Li vmcs_write(GUEST_INTR_STATE, 0); 12639d7eaa29SArthur Chunqi Li } 12649d7eaa29SArthur Chunqi Li 12651c320e18SYadong Qi int init_vmcs(struct vmcs **vmcs) 12669d7eaa29SArthur Chunqi Li { 12679d7eaa29SArthur Chunqi Li *vmcs = alloc_page(); 12686c0ba6e7SLiran Alon (*vmcs)->hdr.revision_id = basic.revision; 12699d7eaa29SArthur Chunqi Li /* vmclear first to init vmcs */ 12709d7eaa29SArthur Chunqi Li if (vmcs_clear(*vmcs)) { 12719d7eaa29SArthur Chunqi Li printf("%s : vmcs_clear error\n", __func__); 12729d7eaa29SArthur Chunqi Li return 1; 12739d7eaa29SArthur Chunqi Li } 12749d7eaa29SArthur Chunqi Li 12759d7eaa29SArthur Chunqi Li if (make_vmcs_current(*vmcs)) { 12769d7eaa29SArthur Chunqi Li printf("%s : make_vmcs_current error\n", __func__); 12779d7eaa29SArthur Chunqi Li return 1; 12789d7eaa29SArthur Chunqi Li } 12799d7eaa29SArthur Chunqi Li 12809d7eaa29SArthur Chunqi Li /* All settings to pin/exit/enter/cpu 12819d7eaa29SArthur Chunqi Li control fields should be placed here */ 12829d7eaa29SArthur Chunqi Li ctrl_pin |= PIN_EXTINT | PIN_NMI | PIN_VIRT_NMI; 12839d7eaa29SArthur Chunqi Li ctrl_exit = EXI_LOAD_EFER | EXI_HOST_64; 12849d7eaa29SArthur Chunqi Li ctrl_enter = (ENT_LOAD_EFER | ENT_GUEST_64); 12859d7eaa29SArthur Chunqi Li /* DIsable IO instruction VMEXIT now */ 12869d7eaa29SArthur Chunqi Li ctrl_cpu[0] &= (~(CPU_IO | CPU_IO_BITMAP)); 12879d7eaa29SArthur Chunqi Li ctrl_cpu[1] = 0; 12889d7eaa29SArthur Chunqi Li 12899d7eaa29SArthur Chunqi Li ctrl_pin = (ctrl_pin | ctrl_pin_rev.set) & ctrl_pin_rev.clr; 12909d7eaa29SArthur Chunqi Li ctrl_enter = (ctrl_enter | ctrl_enter_rev.set) & ctrl_enter_rev.clr; 12919d7eaa29SArthur Chunqi Li ctrl_exit = (ctrl_exit | ctrl_exit_rev.set) & ctrl_exit_rev.clr; 12929d7eaa29SArthur Chunqi Li ctrl_cpu[0] = (ctrl_cpu[0] | ctrl_cpu_rev[0].set) & ctrl_cpu_rev[0].clr; 12939d7eaa29SArthur Chunqi Li 12949d7eaa29SArthur Chunqi Li init_vmcs_ctrl(); 12959d7eaa29SArthur Chunqi Li init_vmcs_host(); 12969d7eaa29SArthur Chunqi Li init_vmcs_guest(); 12979d7eaa29SArthur Chunqi Li return 0; 12989d7eaa29SArthur Chunqi Li } 12999d7eaa29SArthur Chunqi Li 1300883f3fccSLiran Alon void enable_vmx(void) 1301883f3fccSLiran Alon { 1302883f3fccSLiran Alon bool vmx_enabled = 1303883f3fccSLiran Alon rdmsr(MSR_IA32_FEATURE_CONTROL) & 1304883f3fccSLiran Alon FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX; 1305883f3fccSLiran Alon 1306883f3fccSLiran Alon if (!vmx_enabled) { 1307883f3fccSLiran Alon wrmsr(MSR_IA32_FEATURE_CONTROL, 1308883f3fccSLiran Alon FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX | 1309883f3fccSLiran Alon FEATURE_CONTROL_LOCKED); 1310883f3fccSLiran Alon } 1311883f3fccSLiran Alon } 1312883f3fccSLiran Alon 1313e836e27cSLiran Alon static void init_vmx_caps(void) 13149d7eaa29SArthur Chunqi Li { 13159d7eaa29SArthur Chunqi Li basic.val = rdmsr(MSR_IA32_VMX_BASIC); 13169d7eaa29SArthur Chunqi Li ctrl_pin_rev.val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_PIN 13179d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_PINBASED_CTLS); 13189d7eaa29SArthur Chunqi Li ctrl_exit_rev.val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_EXIT 13199d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_EXIT_CTLS); 13209d7eaa29SArthur Chunqi Li ctrl_enter_rev.val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_ENTRY 13219d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_ENTRY_CTLS); 13229d7eaa29SArthur Chunqi Li ctrl_cpu_rev[0].val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_PROC 13239d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_PROCBASED_CTLS); 13246884af61SArthur Chunqi Li if ((ctrl_cpu_rev[0].clr & CPU_SECONDARY) != 0) 13259d7eaa29SArthur Chunqi Li ctrl_cpu_rev[1].val = rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2); 13266884af61SArthur Chunqi Li else 13276884af61SArthur Chunqi Li ctrl_cpu_rev[1].val = 0; 13286884af61SArthur Chunqi Li if ((ctrl_cpu_rev[1].clr & (CPU_EPT | CPU_VPID)) != 0) 13299d7eaa29SArthur Chunqi Li ept_vpid.val = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP); 13306884af61SArthur Chunqi Li else 13316884af61SArthur Chunqi Li ept_vpid.val = 0; 1332e836e27cSLiran Alon } 1333e836e27cSLiran Alon 13344f18f5deSLiran Alon void init_vmx(u64 *vmxon_region) 1335e836e27cSLiran Alon { 1336e836e27cSLiran Alon ulong fix_cr0_set, fix_cr0_clr; 1337e836e27cSLiran Alon ulong fix_cr4_set, fix_cr4_clr; 1338e836e27cSLiran Alon 1339e836e27cSLiran Alon fix_cr0_set = rdmsr(MSR_IA32_VMX_CR0_FIXED0); 1340e836e27cSLiran Alon fix_cr0_clr = rdmsr(MSR_IA32_VMX_CR0_FIXED1); 1341e836e27cSLiran Alon fix_cr4_set = rdmsr(MSR_IA32_VMX_CR4_FIXED0); 1342e836e27cSLiran Alon fix_cr4_clr = rdmsr(MSR_IA32_VMX_CR4_FIXED1); 1343e836e27cSLiran Alon 13449d7eaa29SArthur Chunqi Li write_cr0((read_cr0() & fix_cr0_clr) | fix_cr0_set); 13459d7eaa29SArthur Chunqi Li write_cr4((read_cr4() & fix_cr4_clr) | fix_cr4_set | X86_CR4_VMXE); 13469d7eaa29SArthur Chunqi Li 13479d7eaa29SArthur Chunqi Li *vmxon_region = basic.revision; 134893f10d6fSLiran Alon } 13499d7eaa29SArthur Chunqi Li 135093f10d6fSLiran Alon static void alloc_bsp_vmx_pages(void) 135193f10d6fSLiran Alon { 1352c937d495SLiran Alon bsp_vmxon_region = alloc_page(); 1353342db9a1SAaron Lewis guest_stack_top = (uintptr_t)alloc_page() + PAGE_SIZE; 1354342db9a1SAaron Lewis guest_syscall_stack_top = (uintptr_t)alloc_page() + PAGE_SIZE; 135593f10d6fSLiran Alon vmcs_root = alloc_page(); 135693f10d6fSLiran Alon } 135793f10d6fSLiran Alon 135893f10d6fSLiran Alon static void init_bsp_vmx(void) 135993f10d6fSLiran Alon { 136093f10d6fSLiran Alon init_vmx_caps(); 136193f10d6fSLiran Alon alloc_bsp_vmx_pages(); 1362c937d495SLiran Alon init_vmx(bsp_vmxon_region); 13639d7eaa29SArthur Chunqi Li } 13649d7eaa29SArthur Chunqi Li 1365e3f363c4SJan Kiszka static void do_vmxon_off(void *data) 13669d7eaa29SArthur Chunqi Li { 136734946f9bSSean Christopherson TEST_ASSERT(!vmx_on()); 136834946f9bSSean Christopherson TEST_ASSERT(!vmx_off()); 136903f37ef2SPaolo Bonzini } 13703b127446SJan Kiszka 1371e3f363c4SJan Kiszka static void do_write_feature_control(void *data) 13723b127446SJan Kiszka { 13733b127446SJan Kiszka wrmsr(MSR_IA32_FEATURE_CONTROL, 0); 137403f37ef2SPaolo Bonzini } 13753b127446SJan Kiszka 13763b127446SJan Kiszka static int test_vmx_feature_control(void) 13773b127446SJan Kiszka { 13783b127446SJan Kiszka u64 ia32_feature_control; 13793b127446SJan Kiszka bool vmx_enabled; 13804e38e9dfSLiran Alon bool feature_control_locked; 13813b127446SJan Kiszka 13823b127446SJan Kiszka ia32_feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL); 13834e38e9dfSLiran Alon vmx_enabled = 13844e38e9dfSLiran Alon ia32_feature_control & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX; 13854e38e9dfSLiran Alon feature_control_locked = 13864e38e9dfSLiran Alon ia32_feature_control & FEATURE_CONTROL_LOCKED; 13874e38e9dfSLiran Alon 13884e38e9dfSLiran Alon if (vmx_enabled && feature_control_locked) { 13893b127446SJan Kiszka printf("VMX enabled and locked by BIOS\n"); 13903b127446SJan Kiszka return 0; 13914e38e9dfSLiran Alon } else if (feature_control_locked) { 13923b127446SJan Kiszka printf("ERROR: VMX locked out by BIOS!?\n"); 13933b127446SJan Kiszka return 1; 13943b127446SJan Kiszka } 13953b127446SJan Kiszka 13963b127446SJan Kiszka wrmsr(MSR_IA32_FEATURE_CONTROL, 0); 1397a299895bSThomas Huth report(test_for_exception(GP_VECTOR, &do_vmxon_off, NULL), 1398a299895bSThomas Huth "test vmxon with FEATURE_CONTROL cleared"); 13993b127446SJan Kiszka 14004e38e9dfSLiran Alon wrmsr(MSR_IA32_FEATURE_CONTROL, FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX); 1401a299895bSThomas Huth report(test_for_exception(GP_VECTOR, &do_vmxon_off, NULL), 1402a299895bSThomas Huth "test vmxon without FEATURE_CONTROL lock"); 14033b127446SJan Kiszka 14044e38e9dfSLiran Alon wrmsr(MSR_IA32_FEATURE_CONTROL, 14054e38e9dfSLiran Alon FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX | 14064e38e9dfSLiran Alon FEATURE_CONTROL_LOCKED); 14074e38e9dfSLiran Alon 14084e38e9dfSLiran Alon ia32_feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL); 14094e38e9dfSLiran Alon vmx_enabled = 14104e38e9dfSLiran Alon ia32_feature_control & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX; 1411a299895bSThomas Huth report(vmx_enabled, "test enable VMX in FEATURE_CONTROL"); 14123b127446SJan Kiszka 1413a299895bSThomas Huth report(test_for_exception(GP_VECTOR, &do_write_feature_control, NULL), 1414a299895bSThomas Huth "test FEATURE_CONTROL lock bit"); 14153b127446SJan Kiszka 14163b127446SJan Kiszka return !vmx_enabled; 14179d7eaa29SArthur Chunqi Li } 14189d7eaa29SArthur Chunqi Li 1419f7b730bcSSean Christopherson 1420f7b730bcSSean Christopherson static void write_cr(int cr_number, unsigned long val) 1421f7b730bcSSean Christopherson { 1422f7b730bcSSean Christopherson if (!cr_number) 1423f7b730bcSSean Christopherson write_cr0(val); 1424f7b730bcSSean Christopherson else 1425f7b730bcSSean Christopherson write_cr4(val); 1426f7b730bcSSean Christopherson } 1427f7b730bcSSean Christopherson 1428f7b730bcSSean Christopherson static int write_cr_safe(int cr_number, unsigned long val) 1429f7b730bcSSean Christopherson { 1430f7b730bcSSean Christopherson if (!cr_number) 1431f7b730bcSSean Christopherson return write_cr0_safe(val); 1432f7b730bcSSean Christopherson else 1433f7b730bcSSean Christopherson return write_cr4_safe(val); 1434f7b730bcSSean Christopherson } 1435f7b730bcSSean Christopherson 1436f7b730bcSSean Christopherson static int test_vmxon_bad_cr(int cr_number, unsigned long orig_cr, 1437f7b730bcSSean Christopherson unsigned long *flexible_bits) 1438f7b730bcSSean Christopherson { 1439f7b730bcSSean Christopherson unsigned long required1, disallowed1, val, bit; 1440f7b730bcSSean Christopherson int ret, i; 1441f7b730bcSSean Christopherson 1442f7b730bcSSean Christopherson if (!cr_number) { 1443f7b730bcSSean Christopherson required1 = rdmsr(MSR_IA32_VMX_CR0_FIXED0); 1444f7b730bcSSean Christopherson disallowed1 = ~rdmsr(MSR_IA32_VMX_CR0_FIXED1); 1445f7b730bcSSean Christopherson } else { 1446f7b730bcSSean Christopherson required1 = rdmsr(MSR_IA32_VMX_CR4_FIXED0); 1447f7b730bcSSean Christopherson disallowed1 = ~rdmsr(MSR_IA32_VMX_CR4_FIXED1); 1448f7b730bcSSean Christopherson } 1449f7b730bcSSean Christopherson 1450f7b730bcSSean Christopherson *flexible_bits = 0; 1451f7b730bcSSean Christopherson 1452f7b730bcSSean Christopherson for (i = 0; i < BITS_PER_LONG; i++) { 1453f7b730bcSSean Christopherson bit = BIT(i); 1454f7b730bcSSean Christopherson 1455f7b730bcSSean Christopherson /* 1456f7b730bcSSean Christopherson * Don't touch bits that will affect the current paging mode, 1457f7b730bcSSean Christopherson * toggling them will send the test into the weeds before it 1458f7b730bcSSean Christopherson * gets to VMXON. nVMX tests are 64-bit only, so CR4.PAE is 1459f7b730bcSSean Christopherson * guaranteed to be '1', i.e. PSE is fair game. PKU/PKS are 1460f7b730bcSSean Christopherson * also fair game as KVM doesn't configure any keys. SMAP and 1461f7b730bcSSean Christopherson * SMEP are off limits because the page tables have the USER 1462f7b730bcSSean Christopherson * bit set at all levels. 1463f7b730bcSSean Christopherson */ 1464f7b730bcSSean Christopherson if ((cr_number == 0 && (bit == X86_CR0_PE || bit == X86_CR0_PG)) || 14658696e6c8SPaolo Bonzini (cr_number == 4 && (bit == X86_CR4_PAE || bit == X86_CR4_SMAP || 14668696e6c8SPaolo Bonzini bit == X86_CR4_SMEP))) 1467f7b730bcSSean Christopherson continue; 1468f7b730bcSSean Christopherson 1469f7b730bcSSean Christopherson if (!(bit & required1) && !(bit & disallowed1)) { 1470f7b730bcSSean Christopherson if (!write_cr_safe(cr_number, orig_cr ^ bit)) { 1471f7b730bcSSean Christopherson *flexible_bits |= bit; 1472f7b730bcSSean Christopherson write_cr(cr_number, orig_cr); 1473f7b730bcSSean Christopherson } 1474f7b730bcSSean Christopherson continue; 1475f7b730bcSSean Christopherson } 1476f7b730bcSSean Christopherson 1477f7b730bcSSean Christopherson assert(!(required1 & disallowed1)); 1478f7b730bcSSean Christopherson 1479f7b730bcSSean Christopherson if (required1 & bit) 1480f7b730bcSSean Christopherson val = orig_cr & ~bit; 1481f7b730bcSSean Christopherson else 1482f7b730bcSSean Christopherson val = orig_cr | bit; 1483f7b730bcSSean Christopherson 1484f7b730bcSSean Christopherson if (write_cr_safe(cr_number, val)) 1485f7b730bcSSean Christopherson continue; 1486f7b730bcSSean Christopherson 1487f7b730bcSSean Christopherson ret = vmx_on(); 1488f7b730bcSSean Christopherson report(ret == UD_VECTOR, 1489f7b730bcSSean Christopherson "VMXON with CR%d bit %d %s should #UD, got '%d'", 1490f7b730bcSSean Christopherson cr_number, i, (required1 & bit) ? "cleared" : "set", ret); 1491f7b730bcSSean Christopherson 1492f7b730bcSSean Christopherson write_cr(cr_number, orig_cr); 1493f7b730bcSSean Christopherson 1494f7b730bcSSean Christopherson if (ret <= 0) 1495f7b730bcSSean Christopherson return 1; 1496f7b730bcSSean Christopherson } 1497f7b730bcSSean Christopherson return 0; 1498f7b730bcSSean Christopherson } 1499f7b730bcSSean Christopherson 15009d7eaa29SArthur Chunqi Li static int test_vmxon(void) 15019d7eaa29SArthur Chunqi Li { 1502f7b730bcSSean Christopherson unsigned long orig_cr0, flexible_cr0, orig_cr4, flexible_cr4; 1503e2cf1c9dSEduardo Habkost int width = cpuid_maxphyaddr(); 1504f7b730bcSSean Christopherson u64 *vmxon_region; 15054dbaa4e6SSean Christopherson int ret; 15069d7eaa29SArthur Chunqi Li 1507f7b730bcSSean Christopherson orig_cr0 = read_cr0(); 1508f7b730bcSSean Christopherson if (test_vmxon_bad_cr(0, orig_cr0, &flexible_cr0)) 1509f7b730bcSSean Christopherson return 1; 1510f7b730bcSSean Christopherson 1511f7b730bcSSean Christopherson orig_cr4 = read_cr4(); 1512f7b730bcSSean Christopherson if (test_vmxon_bad_cr(4, orig_cr4, &flexible_cr4)) 1513f7b730bcSSean Christopherson return 1; 1514f7b730bcSSean Christopherson 1515ce21d809SBandan Das /* Unaligned page access */ 1516c937d495SLiran Alon vmxon_region = (u64 *)((intptr_t)bsp_vmxon_region + 1); 15174dbaa4e6SSean Christopherson ret = __vmxon_safe(vmxon_region); 15184dbaa4e6SSean Christopherson report(ret < 0, "test vmxon with unaligned vmxon region"); 15194dbaa4e6SSean Christopherson if (ret >= 0) 15204dbaa4e6SSean Christopherson return 1; 1521ce21d809SBandan Das 1522ce21d809SBandan Das /* gpa bits beyond physical address width are set*/ 1523c937d495SLiran Alon vmxon_region = (u64 *)((intptr_t)bsp_vmxon_region | ((u64)1 << (width+1))); 15244dbaa4e6SSean Christopherson ret = __vmxon_safe(vmxon_region); 15254dbaa4e6SSean Christopherson report(ret < 0, "test vmxon with bits set beyond physical address width"); 15264dbaa4e6SSean Christopherson if (ret >= 0) 15274dbaa4e6SSean Christopherson return 1; 1528ce21d809SBandan Das 1529912c0d72SThomas Huth /* invalid revision identifier */ 1530c937d495SLiran Alon *bsp_vmxon_region = 0xba9da9; 15314dbaa4e6SSean Christopherson ret = vmxon_safe(); 15324dbaa4e6SSean Christopherson report(ret < 0, "test vmxon with invalid revision identifier"); 15334dbaa4e6SSean Christopherson if (ret >= 0) 15344dbaa4e6SSean Christopherson return 1; 1535ce21d809SBandan Das 1536f7b730bcSSean Christopherson /* and finally a valid region, with valid-but-tweaked cr0/cr4 */ 1537f7b730bcSSean Christopherson write_cr0(orig_cr0 ^ flexible_cr0); 1538f7b730bcSSean Christopherson write_cr4(orig_cr4 ^ flexible_cr4); 1539c937d495SLiran Alon *bsp_vmxon_region = basic.revision; 15402171b69bSSean Christopherson ret = vmxon_safe(); 1541a299895bSThomas Huth report(!ret, "test vmxon with valid vmxon region"); 1542f7b730bcSSean Christopherson write_cr0(orig_cr0); 1543f7b730bcSSean Christopherson write_cr4(orig_cr4); 15449d7eaa29SArthur Chunqi Li return ret; 15459d7eaa29SArthur Chunqi Li } 15469d7eaa29SArthur Chunqi Li 15479d7eaa29SArthur Chunqi Li static void test_vmptrld(void) 15489d7eaa29SArthur Chunqi Li { 1549daeec979SBandan Das struct vmcs *vmcs, *tmp_root; 1550e2cf1c9dSEduardo Habkost int width = cpuid_maxphyaddr(); 15519d7eaa29SArthur Chunqi Li 15529d7eaa29SArthur Chunqi Li vmcs = alloc_page(); 15536c0ba6e7SLiran Alon vmcs->hdr.revision_id = basic.revision; 1554daeec979SBandan Das 1555daeec979SBandan Das /* Unaligned page access */ 1556daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs + 1); 1557a299895bSThomas Huth report(make_vmcs_current(tmp_root) == 1, 1558a299895bSThomas Huth "test vmptrld with unaligned vmcs"); 1559daeec979SBandan Das 1560daeec979SBandan Das /* gpa bits beyond physical address width are set*/ 1561daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs | 1562daeec979SBandan Das ((u64)1 << (width+1))); 1563a299895bSThomas Huth report(make_vmcs_current(tmp_root) == 1, 1564a299895bSThomas Huth "test vmptrld with vmcs address bits set beyond physical address width"); 1565daeec979SBandan Das 1566daeec979SBandan Das /* Pass VMXON region */ 15671c90aec0SJim Mattson assert(!vmcs_clear(vmcs)); 15681c90aec0SJim Mattson assert(!make_vmcs_current(vmcs)); 1569c937d495SLiran Alon tmp_root = (struct vmcs *)bsp_vmxon_region; 1570a299895bSThomas Huth report(make_vmcs_current(tmp_root) == 1, 1571a299895bSThomas Huth "test vmptrld with vmxon region"); 1572a299895bSThomas Huth report(vmcs_read(VMX_INST_ERROR) == VMXERR_VMPTRLD_VMXON_POINTER, 1573a299895bSThomas Huth "test vmptrld with vmxon region vm-instruction error"); 1574daeec979SBandan Das 1575a299895bSThomas Huth report(make_vmcs_current(vmcs) == 0, 1576a299895bSThomas Huth "test vmptrld with valid vmcs region"); 15779d7eaa29SArthur Chunqi Li } 15789d7eaa29SArthur Chunqi Li 15799d7eaa29SArthur Chunqi Li static void test_vmptrst(void) 15809d7eaa29SArthur Chunqi Li { 15819d7eaa29SArthur Chunqi Li int ret; 15829d7eaa29SArthur Chunqi Li struct vmcs *vmcs1, *vmcs2; 15839d7eaa29SArthur Chunqi Li 15849d7eaa29SArthur Chunqi Li vmcs1 = alloc_page(); 15859d7eaa29SArthur Chunqi Li init_vmcs(&vmcs1); 15869d7eaa29SArthur Chunqi Li ret = vmcs_save(&vmcs2); 1587a299895bSThomas Huth report((!ret) && (vmcs1 == vmcs2), "test vmptrst"); 15889d7eaa29SArthur Chunqi Li } 15899d7eaa29SArthur Chunqi Li 159069c8d31cSJan Kiszka struct vmx_ctl_msr { 159169c8d31cSJan Kiszka const char *name; 159269c8d31cSJan Kiszka u32 index, true_index; 159369c8d31cSJan Kiszka u32 default1; 159469c8d31cSJan Kiszka } vmx_ctl_msr[] = { 159569c8d31cSJan Kiszka { "MSR_IA32_VMX_PINBASED_CTLS", MSR_IA32_VMX_PINBASED_CTLS, 159669c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_PIN, 0x16 }, 159769c8d31cSJan Kiszka { "MSR_IA32_VMX_PROCBASED_CTLS", MSR_IA32_VMX_PROCBASED_CTLS, 159869c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_PROC, 0x401e172 }, 159969c8d31cSJan Kiszka { "MSR_IA32_VMX_PROCBASED_CTLS2", MSR_IA32_VMX_PROCBASED_CTLS2, 160069c8d31cSJan Kiszka MSR_IA32_VMX_PROCBASED_CTLS2, 0 }, 160169c8d31cSJan Kiszka { "MSR_IA32_VMX_EXIT_CTLS", MSR_IA32_VMX_EXIT_CTLS, 160269c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_EXIT, 0x36dff }, 160369c8d31cSJan Kiszka { "MSR_IA32_VMX_ENTRY_CTLS", MSR_IA32_VMX_ENTRY_CTLS, 160469c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_ENTRY, 0x11ff }, 160569c8d31cSJan Kiszka }; 160669c8d31cSJan Kiszka 160769c8d31cSJan Kiszka static void test_vmx_caps(void) 160869c8d31cSJan Kiszka { 160969c8d31cSJan Kiszka u64 val, default1, fixed0, fixed1; 161069c8d31cSJan Kiszka union vmx_ctrl_msr ctrl, true_ctrl; 161169c8d31cSJan Kiszka unsigned int n; 161269c8d31cSJan Kiszka bool ok; 161369c8d31cSJan Kiszka 161469c8d31cSJan Kiszka printf("\nTest suite: VMX capability reporting\n"); 161569c8d31cSJan Kiszka 1616a299895bSThomas Huth report((basic.revision & (1ul << 31)) == 0 && 161769c8d31cSJan Kiszka basic.size > 0 && basic.size <= 4096 && 161869c8d31cSJan Kiszka (basic.type == 0 || basic.type == 6) && 1619a299895bSThomas Huth basic.reserved1 == 0 && basic.reserved2 == 0, 1620a299895bSThomas Huth "MSR_IA32_VMX_BASIC"); 162169c8d31cSJan Kiszka 162269c8d31cSJan Kiszka val = rdmsr(MSR_IA32_VMX_MISC); 1623a299895bSThomas Huth report((!(ctrl_cpu_rev[1].clr & CPU_URG) || val & (1ul << 5)) && 162469c8d31cSJan Kiszka ((val >> 16) & 0x1ff) <= 256 && 1625a299895bSThomas Huth (val & 0x80007e00) == 0, 1626a299895bSThomas Huth "MSR_IA32_VMX_MISC"); 162769c8d31cSJan Kiszka 162869c8d31cSJan Kiszka for (n = 0; n < ARRAY_SIZE(vmx_ctl_msr); n++) { 162969c8d31cSJan Kiszka ctrl.val = rdmsr(vmx_ctl_msr[n].index); 163069c8d31cSJan Kiszka default1 = vmx_ctl_msr[n].default1; 163169c8d31cSJan Kiszka ok = (ctrl.set & default1) == default1; 163269c8d31cSJan Kiszka ok = ok && (ctrl.set & ~ctrl.clr) == 0; 163369c8d31cSJan Kiszka if (ok && basic.ctrl) { 163469c8d31cSJan Kiszka true_ctrl.val = rdmsr(vmx_ctl_msr[n].true_index); 163569c8d31cSJan Kiszka ok = ctrl.clr == true_ctrl.clr; 163669c8d31cSJan Kiszka ok = ok && ctrl.set == (true_ctrl.set | default1); 163769c8d31cSJan Kiszka } 1638a299895bSThomas Huth report(ok, "%s", vmx_ctl_msr[n].name); 163969c8d31cSJan Kiszka } 164069c8d31cSJan Kiszka 164169c8d31cSJan Kiszka fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0); 164269c8d31cSJan Kiszka fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1); 1643a299895bSThomas Huth report(((fixed0 ^ fixed1) & ~fixed1) == 0, 1644a299895bSThomas Huth "MSR_IA32_VMX_IA32_VMX_CR0_FIXED0/1"); 164569c8d31cSJan Kiszka 164669c8d31cSJan Kiszka fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0); 164769c8d31cSJan Kiszka fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1); 1648a299895bSThomas Huth report(((fixed0 ^ fixed1) & ~fixed1) == 0, 1649a299895bSThomas Huth "MSR_IA32_VMX_IA32_VMX_CR4_FIXED0/1"); 165069c8d31cSJan Kiszka 165169c8d31cSJan Kiszka val = rdmsr(MSR_IA32_VMX_VMCS_ENUM); 1652a299895bSThomas Huth report((val & VMCS_FIELD_INDEX_MASK) >= 0x2a && 1653a299895bSThomas Huth (val & 0xfffffffffffffc01Ull) == 0, 1654a299895bSThomas Huth "MSR_IA32_VMX_VMCS_ENUM"); 165569c8d31cSJan Kiszka 1656592cb377SSean Christopherson fixed0 = -1ull; 1657c08f83c9SSean Christopherson fixed0 &= ~(EPT_CAP_EXEC_ONLY | 1658592cb377SSean Christopherson EPT_CAP_PWL4 | 1659a434c431SSean Christopherson EPT_CAP_PWL5 | 1660592cb377SSean Christopherson EPT_CAP_UC | 1661592cb377SSean Christopherson EPT_CAP_WB | 1662592cb377SSean Christopherson EPT_CAP_2M_PAGE | 1663592cb377SSean Christopherson EPT_CAP_1G_PAGE | 1664592cb377SSean Christopherson EPT_CAP_INVEPT | 1665592cb377SSean Christopherson EPT_CAP_AD_FLAG | 1666592cb377SSean Christopherson EPT_CAP_ADV_EPT_INFO | 1667592cb377SSean Christopherson EPT_CAP_INVEPT_SINGLE | 1668592cb377SSean Christopherson EPT_CAP_INVEPT_ALL | 1669592cb377SSean Christopherson VPID_CAP_INVVPID | 1670592cb377SSean Christopherson VPID_CAP_INVVPID_ADDR | 1671592cb377SSean Christopherson VPID_CAP_INVVPID_CXTGLB | 1672592cb377SSean Christopherson VPID_CAP_INVVPID_ALL | 1673592cb377SSean Christopherson VPID_CAP_INVVPID_CXTLOC); 1674592cb377SSean Christopherson 167569c8d31cSJan Kiszka val = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP); 1676592cb377SSean Christopherson report((val & fixed0) == 0, 1677a299895bSThomas Huth "MSR_IA32_VMX_EPT_VPID_CAP"); 167869c8d31cSJan Kiszka } 167969c8d31cSJan Kiszka 16809d7eaa29SArthur Chunqi Li /* This function can only be called in guest */ 1681f441716dSKrish Sadhukhan void __attribute__((__used__)) hypercall(u32 hypercall_no) 16829d7eaa29SArthur Chunqi Li { 16839d7eaa29SArthur Chunqi Li u64 val = 0; 16849d7eaa29SArthur Chunqi Li val = (hypercall_no & HYPERCALL_MASK) | HYPERCALL_BIT; 16859d7eaa29SArthur Chunqi Li hypercall_field = val; 16869d7eaa29SArthur Chunqi Li asm volatile("vmcall\n\t"); 16879d7eaa29SArthur Chunqi Li } 16889d7eaa29SArthur Chunqi Li 168938e505ddSSean Christopherson static bool is_hypercall(union exit_reason exit_reason) 16909d7eaa29SArthur Chunqi Li { 169138e505ddSSean Christopherson return exit_reason.basic == VMX_VMCALL && 169238e505ddSSean Christopherson (hypercall_field & HYPERCALL_BIT); 16939d7eaa29SArthur Chunqi Li } 16949d7eaa29SArthur Chunqi Li 16957db17e21SThomas Huth static int handle_hypercall(void) 16969d7eaa29SArthur Chunqi Li { 16979d7eaa29SArthur Chunqi Li ulong hypercall_no; 16989d7eaa29SArthur Chunqi Li 16999d7eaa29SArthur Chunqi Li hypercall_no = hypercall_field & HYPERCALL_MASK; 17009d7eaa29SArthur Chunqi Li hypercall_field = 0; 17019d7eaa29SArthur Chunqi Li switch (hypercall_no) { 17029d7eaa29SArthur Chunqi Li case HYPERCALL_VMEXIT: 17039d7eaa29SArthur Chunqi Li return VMX_TEST_VMEXIT; 1704794c67a9SPeter Feiner case HYPERCALL_VMABORT: 1705794c67a9SPeter Feiner return VMX_TEST_VMABORT; 1706794c67a9SPeter Feiner case HYPERCALL_VMSKIP: 1707794c67a9SPeter Feiner return VMX_TEST_VMSKIP; 17089d7eaa29SArthur Chunqi Li default: 1709b006d7ebSAndrew Jones printf("ERROR : Invalid hypercall number : %ld\n", hypercall_no); 17109d7eaa29SArthur Chunqi Li } 17119d7eaa29SArthur Chunqi Li return VMX_TEST_EXIT; 17129d7eaa29SArthur Chunqi Li } 17139d7eaa29SArthur Chunqi Li 1714794c67a9SPeter Feiner static void continue_abort(void) 1715794c67a9SPeter Feiner { 1716794c67a9SPeter Feiner assert(!in_guest); 1717794c67a9SPeter Feiner printf("Host was here when guest aborted:\n"); 1718794c67a9SPeter Feiner dump_stack(); 1719794c67a9SPeter Feiner longjmp(abort_target, 1); 1720794c67a9SPeter Feiner abort(); 1721794c67a9SPeter Feiner } 1722794c67a9SPeter Feiner 1723794c67a9SPeter Feiner void __abort_test(void) 1724794c67a9SPeter Feiner { 1725794c67a9SPeter Feiner if (in_guest) 1726794c67a9SPeter Feiner hypercall(HYPERCALL_VMABORT); 1727794c67a9SPeter Feiner else 1728794c67a9SPeter Feiner longjmp(abort_target, 1); 1729794c67a9SPeter Feiner abort(); 1730794c67a9SPeter Feiner } 1731794c67a9SPeter Feiner 1732794c67a9SPeter Feiner static void continue_skip(void) 1733794c67a9SPeter Feiner { 1734794c67a9SPeter Feiner assert(!in_guest); 1735794c67a9SPeter Feiner longjmp(abort_target, 1); 1736794c67a9SPeter Feiner abort(); 1737794c67a9SPeter Feiner } 1738794c67a9SPeter Feiner 1739794c67a9SPeter Feiner void test_skip(const char *msg) 1740794c67a9SPeter Feiner { 1741794c67a9SPeter Feiner printf("%s skipping test: %s\n", in_guest ? "Guest" : "Host", msg); 1742794c67a9SPeter Feiner if (in_guest) 1743794c67a9SPeter Feiner hypercall(HYPERCALL_VMABORT); 1744794c67a9SPeter Feiner else 1745794c67a9SPeter Feiner longjmp(abort_target, 1); 1746794c67a9SPeter Feiner abort(); 1747794c67a9SPeter Feiner } 1748794c67a9SPeter Feiner 1749e0e2af90SSean Christopherson static int exit_handler(union exit_reason exit_reason) 17509d7eaa29SArthur Chunqi Li { 17519d7eaa29SArthur Chunqi Li int ret; 17529d7eaa29SArthur Chunqi Li 17539d7eaa29SArthur Chunqi Li current->exits++; 17541d9284d0SArthur Chunqi Li regs.rflags = vmcs_read(GUEST_RFLAGS); 175538e505ddSSean Christopherson if (is_hypercall(exit_reason)) 17569d7eaa29SArthur Chunqi Li ret = handle_hypercall(); 17579d7eaa29SArthur Chunqi Li else 1758e0e2af90SSean Christopherson ret = current->exit_handler(exit_reason); 17591d9284d0SArthur Chunqi Li vmcs_write(GUEST_RFLAGS, regs.rflags); 17603b50efe3SPeter Feiner 17619d7eaa29SArthur Chunqi Li return ret; 17629d7eaa29SArthur Chunqi Li } 17633b50efe3SPeter Feiner 17643b50efe3SPeter Feiner /* 17650e0ea94bSSean Christopherson * Tries to enter the guest, populates @result with VM-Fail, VM-Exit, entered, 17660e0ea94bSSean Christopherson * etc... 1767c76ddf06SPeter Feiner */ 1768273abd51SBill Wendling static noinline void vmx_enter_guest(struct vmentry_result *result) 17699d7eaa29SArthur Chunqi Li { 17700e0ea94bSSean Christopherson memset(result, 0, sizeof(*result)); 17714e809db5SPeter Feiner 1772794c67a9SPeter Feiner in_guest = 1; 17739d7eaa29SArthur Chunqi Li asm volatile ( 1774897d8365SPeter Feiner "mov %[HOST_RSP], %%rdi\n\t" 1775897d8365SPeter Feiner "vmwrite %%rsp, %%rdi\n\t" 17769d7eaa29SArthur Chunqi Li LOAD_GPR_C 177744417388SPaolo Bonzini "cmpb $0, %[launched]\n\t" 17789d7eaa29SArthur Chunqi Li "jne 1f\n\t" 17799d7eaa29SArthur Chunqi Li "vmlaunch\n\t" 17809d7eaa29SArthur Chunqi Li "jmp 2f\n\t" 17819d7eaa29SArthur Chunqi Li "1: " 17829d7eaa29SArthur Chunqi Li "vmresume\n\t" 17839d7eaa29SArthur Chunqi Li "2: " 1784f37cf4e2SPeter Feiner SAVE_GPR_C 1785897d8365SPeter Feiner "pushf\n\t" 1786897d8365SPeter Feiner "pop %%rdi\n\t" 17870e0ea94bSSean Christopherson "mov %%rdi, %[vm_fail_flags]\n\t" 17880e0ea94bSSean Christopherson "movl $1, %[vm_fail]\n\t" 1789f37cf4e2SPeter Feiner "jmp 3f\n\t" 17909d7eaa29SArthur Chunqi Li "vmx_return:\n\t" 17919d7eaa29SArthur Chunqi Li SAVE_GPR_C 1792f37cf4e2SPeter Feiner "3: \n\t" 17930e0ea94bSSean Christopherson : [vm_fail]"+m"(result->vm_fail), 17940e0ea94bSSean Christopherson [vm_fail_flags]"=m"(result->flags) 1795897d8365SPeter Feiner : [launched]"m"(launched), [HOST_RSP]"i"(HOST_RSP) 1796897d8365SPeter Feiner : "rdi", "memory", "cc" 17979d7eaa29SArthur Chunqi Li ); 1798794c67a9SPeter Feiner in_guest = 0; 17993b50efe3SPeter Feiner 18000e0ea94bSSean Christopherson result->vmlaunch = !launched; 18010e0ea94bSSean Christopherson result->instr = launched ? "vmresume" : "vmlaunch"; 18020e0ea94bSSean Christopherson result->exit_reason.full = result->vm_fail ? 0xdead : 18030e0ea94bSSean Christopherson vmcs_read(EXI_REASON); 18040e0ea94bSSean Christopherson result->entered = !result->vm_fail && 18050e0ea94bSSean Christopherson !result->exit_reason.failed_vmentry; 1806c76ddf06SPeter Feiner } 1807c76ddf06SPeter Feiner 18087db17e21SThomas Huth static int vmx_run(void) 1809c76ddf06SPeter Feiner { 18100e0ea94bSSean Christopherson struct vmentry_result result; 1811c76ddf06SPeter Feiner u32 ret; 1812c76ddf06SPeter Feiner 18130e0ea94bSSean Christopherson while (1) { 18140e0ea94bSSean Christopherson vmx_enter_guest(&result); 18150e0ea94bSSean Christopherson if (result.entered) { 18163b50efe3SPeter Feiner /* 18173b50efe3SPeter Feiner * VMCS isn't in "launched" state if there's been any 18183b50efe3SPeter Feiner * entry failure (early or otherwise). 18193b50efe3SPeter Feiner */ 18209d7eaa29SArthur Chunqi Li launched = 1; 1821e0e2af90SSean Christopherson ret = exit_handler(result.exit_reason); 1822db6f75d8SSean Christopherson } else if (current->entry_failure_handler) { 18230e0ea94bSSean Christopherson ret = current->entry_failure_handler(&result); 18243b50efe3SPeter Feiner } else { 1825db6f75d8SSean Christopherson ret = VMX_TEST_EXIT; 18269d7eaa29SArthur Chunqi Li } 18273b50efe3SPeter Feiner 18289d7eaa29SArthur Chunqi Li switch (ret) { 18293b50efe3SPeter Feiner case VMX_TEST_RESUME: 18303b50efe3SPeter Feiner continue; 18319d7eaa29SArthur Chunqi Li case VMX_TEST_VMEXIT: 1832794c67a9SPeter Feiner guest_finished = 1; 18339d7eaa29SArthur Chunqi Li return 0; 18343b50efe3SPeter Feiner case VMX_TEST_EXIT: 18359d7eaa29SArthur Chunqi Li break; 18369d7eaa29SArthur Chunqi Li default: 18373b50efe3SPeter Feiner printf("ERROR : Invalid %s_handler return val %d.\n", 18380e0ea94bSSean Christopherson result.entered ? "exit" : "entry_failure", 18393b50efe3SPeter Feiner ret); 18409d7eaa29SArthur Chunqi Li break; 18419d7eaa29SArthur Chunqi Li } 18423b50efe3SPeter Feiner 18430e0ea94bSSean Christopherson if (result.entered) 1844ef5d77a0SSean Christopherson print_vmexit_info(result.exit_reason); 18453b50efe3SPeter Feiner else 18460e0ea94bSSean Christopherson print_vmentry_failure_info(&result); 18473b50efe3SPeter Feiner abort(); 18483b50efe3SPeter Feiner } 18499d7eaa29SArthur Chunqi Li } 18509d7eaa29SArthur Chunqi Li 1851794c67a9SPeter Feiner static void run_teardown_step(struct test_teardown_step *step) 1852794c67a9SPeter Feiner { 1853794c67a9SPeter Feiner step->func(step->data); 1854794c67a9SPeter Feiner } 1855794c67a9SPeter Feiner 18569d7eaa29SArthur Chunqi Li static int test_run(struct vmx_test *test) 18579d7eaa29SArthur Chunqi Li { 1858794c67a9SPeter Feiner int r; 1859794c67a9SPeter Feiner 1860794c67a9SPeter Feiner /* Validate V2 interface. */ 1861794c67a9SPeter Feiner if (test->v2) { 1862794c67a9SPeter Feiner int ret = 0; 1863794c67a9SPeter Feiner if (test->init || test->guest_main || test->exit_handler || 1864794c67a9SPeter Feiner test->syscall_handler) { 1865198dfd0eSJanis Schoetterl-Glausch report_fail("V2 test cannot specify V1 callbacks."); 1866794c67a9SPeter Feiner ret = 1; 1867794c67a9SPeter Feiner } 1868794c67a9SPeter Feiner if (ret) 1869794c67a9SPeter Feiner return ret; 1870794c67a9SPeter Feiner } 1871794c67a9SPeter Feiner 18729d7eaa29SArthur Chunqi Li if (test->name == NULL) 18739d7eaa29SArthur Chunqi Li test->name = "(no name)"; 18749d7eaa29SArthur Chunqi Li if (vmx_on()) { 18759d7eaa29SArthur Chunqi Li printf("%s : vmxon failed.\n", __func__); 18769d7eaa29SArthur Chunqi Li return 1; 18779d7eaa29SArthur Chunqi Li } 1878794c67a9SPeter Feiner 18799d7eaa29SArthur Chunqi Li init_vmcs(&(test->vmcs)); 18809d7eaa29SArthur Chunqi Li /* Directly call test->init is ok here, init_vmcs has done 18819d7eaa29SArthur Chunqi Li vmcs init, vmclear and vmptrld*/ 1882c592c151SJan Kiszka if (test->init && test->init(test->vmcs) != VMX_TEST_START) 1883a0e30e71SPaolo Bonzini goto out; 1884794c67a9SPeter Feiner teardown_count = 0; 1885794c67a9SPeter Feiner v2_guest_main = NULL; 18869d7eaa29SArthur Chunqi Li test->exits = 0; 18879d7eaa29SArthur Chunqi Li current = test; 18889d7eaa29SArthur Chunqi Li regs = test->guest_regs; 1889a12e1d61SKrish Sadhukhan vmcs_write(GUEST_RFLAGS, regs.rflags | X86_EFLAGS_FIXED); 18909d7eaa29SArthur Chunqi Li launched = 0; 1891794c67a9SPeter Feiner guest_finished = 0; 18929d7eaa29SArthur Chunqi Li printf("\nTest suite: %s\n", test->name); 1893794c67a9SPeter Feiner 1894794c67a9SPeter Feiner r = setjmp(abort_target); 1895794c67a9SPeter Feiner if (r) { 1896794c67a9SPeter Feiner assert(!in_guest); 1897794c67a9SPeter Feiner goto out; 1898794c67a9SPeter Feiner } 1899794c67a9SPeter Feiner 1900794c67a9SPeter Feiner 1901794c67a9SPeter Feiner if (test->v2) 1902794c67a9SPeter Feiner test->v2(); 1903794c67a9SPeter Feiner else 19049d7eaa29SArthur Chunqi Li vmx_run(); 1905794c67a9SPeter Feiner 1906794c67a9SPeter Feiner while (teardown_count > 0) 1907794c67a9SPeter Feiner run_teardown_step(&teardown_steps[--teardown_count]); 1908794c67a9SPeter Feiner 1909794c67a9SPeter Feiner if (launched && !guest_finished) 1910198dfd0eSJanis Schoetterl-Glausch report_fail("Guest didn't run to completion."); 1911794c67a9SPeter Feiner 1912a0e30e71SPaolo Bonzini out: 19139d7eaa29SArthur Chunqi Li if (vmx_off()) { 19149d7eaa29SArthur Chunqi Li printf("%s : vmxoff failed.\n", __func__); 19159d7eaa29SArthur Chunqi Li return 1; 19169d7eaa29SArthur Chunqi Li } 19179d7eaa29SArthur Chunqi Li return 0; 19189d7eaa29SArthur Chunqi Li } 19199d7eaa29SArthur Chunqi Li 1920794c67a9SPeter Feiner /* 1921794c67a9SPeter Feiner * Add a teardown step. Executed after the test's main function returns. 1922794c67a9SPeter Feiner * Teardown steps executed in reverse order. 1923794c67a9SPeter Feiner */ 1924794c67a9SPeter Feiner void test_add_teardown(test_teardown_func func, void *data) 1925794c67a9SPeter Feiner { 1926794c67a9SPeter Feiner struct test_teardown_step *step; 1927794c67a9SPeter Feiner 1928794c67a9SPeter Feiner TEST_ASSERT_MSG(teardown_count < MAX_TEST_TEARDOWN_STEPS, 1929794c67a9SPeter Feiner "There are already %d teardown steps.", 1930794c67a9SPeter Feiner teardown_count); 1931794c67a9SPeter Feiner step = &teardown_steps[teardown_count++]; 1932794c67a9SPeter Feiner step->func = func; 1933794c67a9SPeter Feiner step->data = data; 1934794c67a9SPeter Feiner } 1935794c67a9SPeter Feiner 193654132d57SAaron Lewis static void __test_set_guest(test_guest_func func) 193754132d57SAaron Lewis { 193854132d57SAaron Lewis assert(current->v2); 193954132d57SAaron Lewis v2_guest_main = func; 194054132d57SAaron Lewis } 194154132d57SAaron Lewis 1942794c67a9SPeter Feiner /* 1943794c67a9SPeter Feiner * Set the target of the first enter_guest call. Can only be called once per 1944794c67a9SPeter Feiner * test. Must be called before first enter_guest call. 1945794c67a9SPeter Feiner */ 1946794c67a9SPeter Feiner void test_set_guest(test_guest_func func) 1947794c67a9SPeter Feiner { 1948794c67a9SPeter Feiner TEST_ASSERT_MSG(!v2_guest_main, "Already set guest func."); 194954132d57SAaron Lewis __test_set_guest(func); 195054132d57SAaron Lewis } 195154132d57SAaron Lewis 195254132d57SAaron Lewis /* 195354132d57SAaron Lewis * Set the target of the enter_guest call and reset the RIP so 'func' will 195454132d57SAaron Lewis * start from the beginning. This can be called multiple times per test. 195554132d57SAaron Lewis */ 195654132d57SAaron Lewis void test_override_guest(test_guest_func func) 195754132d57SAaron Lewis { 195854132d57SAaron Lewis __test_set_guest(func); 195954132d57SAaron Lewis init_vmcs_guest(); 1960794c67a9SPeter Feiner } 1961794c67a9SPeter Feiner 1962e57cd644SAaron Lewis void test_set_guest_finished(void) 1963e57cd644SAaron Lewis { 1964e57cd644SAaron Lewis guest_finished = 1; 1965e57cd644SAaron Lewis } 1966e57cd644SAaron Lewis 196738e505ddSSean Christopherson static void check_for_guest_termination(union exit_reason exit_reason) 19684ce739beSMarc Orr { 196938e505ddSSean Christopherson if (is_hypercall(exit_reason)) { 19704ce739beSMarc Orr int ret; 19714ce739beSMarc Orr 19724ce739beSMarc Orr ret = handle_hypercall(); 19734ce739beSMarc Orr switch (ret) { 19744ce739beSMarc Orr case VMX_TEST_VMEXIT: 19754ce739beSMarc Orr guest_finished = 1; 19764ce739beSMarc Orr break; 19774ce739beSMarc Orr case VMX_TEST_VMABORT: 19784ce739beSMarc Orr continue_abort(); 19794ce739beSMarc Orr break; 19804ce739beSMarc Orr case VMX_TEST_VMSKIP: 19814ce739beSMarc Orr continue_skip(); 19824ce739beSMarc Orr break; 19834ce739beSMarc Orr default: 19844ce739beSMarc Orr printf("ERROR : Invalid handle_hypercall return %d.\n", 19854ce739beSMarc Orr ret); 19864ce739beSMarc Orr abort(); 19874ce739beSMarc Orr } 19884ce739beSMarc Orr } 19894ce739beSMarc Orr } 19904ce739beSMarc Orr 1991794c67a9SPeter Feiner /* 1992794c67a9SPeter Feiner * Enters the guest (or launches it for the first time). Error to call once the 199374f7e9b2SKrish Sadhukhan * guest has returned (i.e., run past the end of its guest() function). 1994794c67a9SPeter Feiner */ 1995fdd5a394SSean Christopherson void __enter_guest(u8 abort_flag, struct vmentry_result *result) 1996794c67a9SPeter Feiner { 1997794c67a9SPeter Feiner TEST_ASSERT_MSG(v2_guest_main, 1998794c67a9SPeter Feiner "Never called test_set_guest_func!"); 1999794c67a9SPeter Feiner 2000794c67a9SPeter Feiner TEST_ASSERT_MSG(!guest_finished, 2001794c67a9SPeter Feiner "Called enter_guest() after guest returned."); 2002794c67a9SPeter Feiner 20030e0ea94bSSean Christopherson vmx_enter_guest(result); 200474f7e9b2SKrish Sadhukhan 20050e0ea94bSSean Christopherson if (result->vm_fail) { 20060e0ea94bSSean Christopherson if (abort_flag & ABORT_ON_EARLY_VMENTRY_FAIL) 20070e0ea94bSSean Christopherson goto do_abort; 20080e0ea94bSSean Christopherson return; 20090e0ea94bSSean Christopherson } 20100e0ea94bSSean Christopherson if (result->exit_reason.failed_vmentry) { 20110e0ea94bSSean Christopherson if ((abort_flag & ABORT_ON_INVALID_GUEST_STATE) || 20120e0ea94bSSean Christopherson result->exit_reason.basic != VMX_FAIL_STATE) 20130e0ea94bSSean Christopherson goto do_abort; 20140e0ea94bSSean Christopherson return; 2015794c67a9SPeter Feiner } 2016794c67a9SPeter Feiner 2017794c67a9SPeter Feiner launched = 1; 201838e505ddSSean Christopherson check_for_guest_termination(result->exit_reason); 20190e0ea94bSSean Christopherson return; 20200e0ea94bSSean Christopherson 20210e0ea94bSSean Christopherson do_abort: 20220e0ea94bSSean Christopherson print_vmentry_failure_info(result); 20230e0ea94bSSean Christopherson abort(); 202474f7e9b2SKrish Sadhukhan } 2025794c67a9SPeter Feiner 20264ce739beSMarc Orr void enter_guest_with_bad_controls(void) 20274ce739beSMarc Orr { 20280e0ea94bSSean Christopherson struct vmentry_result result; 20294ce739beSMarc Orr 20304ce739beSMarc Orr TEST_ASSERT_MSG(v2_guest_main, 20314ce739beSMarc Orr "Never called test_set_guest_func!"); 20324ce739beSMarc Orr 20334ce739beSMarc Orr TEST_ASSERT_MSG(!guest_finished, 20344ce739beSMarc Orr "Called enter_guest() after guest returned."); 20354ce739beSMarc Orr 20360e0ea94bSSean Christopherson __enter_guest(ABORT_ON_INVALID_GUEST_STATE, &result); 20370e0ea94bSSean Christopherson report(result.vm_fail, "VM-Fail occurred as expected"); 20380e0ea94bSSean Christopherson report((result.flags & VMX_ENTRY_FLAGS) == X86_EFLAGS_ZF, 20390e0ea94bSSean Christopherson "FLAGS set correctly on VM-Fail"); 2040a299895bSThomas Huth report(vmcs_read(VMX_INST_ERROR) == VMXERR_ENTRY_INVALID_CONTROL_FIELD, 2041a299895bSThomas Huth "VM-Inst Error # is %d (VM entry with invalid control field(s))", 20424ce739beSMarc Orr VMXERR_ENTRY_INVALID_CONTROL_FIELD); 2043794c67a9SPeter Feiner } 2044794c67a9SPeter Feiner 204574f7e9b2SKrish Sadhukhan void enter_guest(void) 204674f7e9b2SKrish Sadhukhan { 20470e0ea94bSSean Christopherson struct vmentry_result result; 204874f7e9b2SKrish Sadhukhan 204974f7e9b2SKrish Sadhukhan __enter_guest(ABORT_ON_EARLY_VMENTRY_FAIL | 20500e0ea94bSSean Christopherson ABORT_ON_INVALID_GUEST_STATE, &result); 205174f7e9b2SKrish Sadhukhan } 205274f7e9b2SKrish Sadhukhan 20533ee34093SArthur Chunqi Li extern struct vmx_test vmx_tests[]; 20549d7eaa29SArthur Chunqi Li 2055875b97b3SPeter Feiner static bool 2056875b97b3SPeter Feiner test_wanted(const char *name, const char *filters[], int filter_count) 20578029cac7SPeter Feiner { 2058875b97b3SPeter Feiner int i; 2059875b97b3SPeter Feiner bool positive = false; 2060875b97b3SPeter Feiner bool match = false; 2061875b97b3SPeter Feiner char clean_name[strlen(name) + 1]; 2062875b97b3SPeter Feiner char *c; 20638029cac7SPeter Feiner const char *n; 20648029cac7SPeter Feiner 20650e0ea94bSSean Christopherson printf("filter = %s, test = %s\n", filters[0], name); 20660e0ea94bSSean Christopherson 2067875b97b3SPeter Feiner /* Replace spaces with underscores. */ 2068875b97b3SPeter Feiner n = name; 2069875b97b3SPeter Feiner c = &clean_name[0]; 2070875b97b3SPeter Feiner do *c++ = (*n == ' ') ? '_' : *n; 2071875b97b3SPeter Feiner while (*n++); 2072875b97b3SPeter Feiner 2073875b97b3SPeter Feiner for (i = 0; i < filter_count; i++) { 2074875b97b3SPeter Feiner const char *filter = filters[i]; 2075875b97b3SPeter Feiner 2076875b97b3SPeter Feiner if (filter[0] == '-') { 2077875b97b3SPeter Feiner if (simple_glob(clean_name, filter + 1)) 2078875b97b3SPeter Feiner return false; 2079875b97b3SPeter Feiner } else { 2080875b97b3SPeter Feiner positive = true; 2081875b97b3SPeter Feiner match |= simple_glob(clean_name, filter); 2082875b97b3SPeter Feiner } 2083875b97b3SPeter Feiner } 2084875b97b3SPeter Feiner 2085875b97b3SPeter Feiner if (!positive || match) { 2086875b97b3SPeter Feiner matched++; 2087875b97b3SPeter Feiner return true; 2088875b97b3SPeter Feiner } else { 20898029cac7SPeter Feiner return false; 20908029cac7SPeter Feiner } 20918029cac7SPeter Feiner } 20928029cac7SPeter Feiner 2093875b97b3SPeter Feiner int main(int argc, const char *argv[]) 20949d7eaa29SArthur Chunqi Li { 20953ee34093SArthur Chunqi Li int i = 0; 20969d7eaa29SArthur Chunqi Li 20979d7eaa29SArthur Chunqi Li setup_vm(); 20983ee34093SArthur Chunqi Li hypercall_field = 0; 20999d7eaa29SArthur Chunqi Li 21007371c622SVitaly Kuznetsov /* We want xAPIC mode to test MMIO passthrough from L1 (us) to L2. */ 210174e79380SPaolo Bonzini smp_reset_apic(); 21027371c622SVitaly Kuznetsov 2103c04259ffSDavid Matlack argv++; 2104c04259ffSDavid Matlack argc--; 2105c04259ffSDavid Matlack 2106badc98caSKrish Sadhukhan if (!this_cpu_has(X86_FEATURE_VMX)) { 21073b127446SJan Kiszka printf("WARNING: vmx not supported, add '-cpu host'\n"); 21089d7eaa29SArthur Chunqi Li goto exit; 21099d7eaa29SArthur Chunqi Li } 211093f10d6fSLiran Alon init_bsp_vmx(); 2111c04259ffSDavid Matlack if (test_wanted("test_vmx_feature_control", argv, argc)) { 2112c04259ffSDavid Matlack /* Sets MSR_IA32_FEATURE_CONTROL to 0x5 */ 21133b127446SJan Kiszka if (test_vmx_feature_control() != 0) 21143b127446SJan Kiszka goto exit; 2115c04259ffSDavid Matlack } else { 2116883f3fccSLiran Alon enable_vmx(); 2117c04259ffSDavid Matlack } 2118c04259ffSDavid Matlack 2119c04259ffSDavid Matlack if (test_wanted("test_vmxon", argv, argc)) { 2120c04259ffSDavid Matlack /* Enables VMX */ 21219d7eaa29SArthur Chunqi Li if (test_vmxon() != 0) 21229d7eaa29SArthur Chunqi Li goto exit; 2123c04259ffSDavid Matlack } else { 2124c04259ffSDavid Matlack if (vmx_on()) { 2125198dfd0eSJanis Schoetterl-Glausch report_fail("vmxon"); 2126c04259ffSDavid Matlack goto exit; 2127c04259ffSDavid Matlack } 2128c04259ffSDavid Matlack } 2129c04259ffSDavid Matlack 2130c04259ffSDavid Matlack if (test_wanted("test_vmptrld", argv, argc)) 21319d7eaa29SArthur Chunqi Li test_vmptrld(); 2132c04259ffSDavid Matlack if (test_wanted("test_vmclear", argv, argc)) 21339d7eaa29SArthur Chunqi Li test_vmclear(); 2134c04259ffSDavid Matlack if (test_wanted("test_vmptrst", argv, argc)) 21359d7eaa29SArthur Chunqi Li test_vmptrst(); 2136ecd5b431SDavid Matlack if (test_wanted("test_vmwrite_vmread", argv, argc)) 2137ecd5b431SDavid Matlack test_vmwrite_vmread(); 213859161cfaSJim Mattson if (test_wanted("test_vmcs_high", argv, argc)) 213959161cfaSJim Mattson test_vmcs_high(); 21406b72cf76SDavid Matlack if (test_wanted("test_vmcs_lifecycle", argv, argc)) 21416b72cf76SDavid Matlack test_vmcs_lifecycle(); 2142c04259ffSDavid Matlack if (test_wanted("test_vmx_caps", argv, argc)) 214369c8d31cSJan Kiszka test_vmx_caps(); 21443652250bSSimon Smith if (test_wanted("test_vmread_flags_touch", argv, argc)) 21453652250bSSimon Smith test_vmread_flags_touch(); 21463652250bSSimon Smith if (test_wanted("test_vmwrite_flags_touch", argv, argc)) 21473652250bSSimon Smith test_vmwrite_flags_touch(); 21489d7eaa29SArthur Chunqi Li 214934439b1aSPeter Feiner /* Balance vmxon from test_vmxon. */ 215034439b1aSPeter Feiner vmx_off(); 215134439b1aSPeter Feiner 215234439b1aSPeter Feiner for (; vmx_tests[i].name != NULL; i++) { 2153c04259ffSDavid Matlack if (!test_wanted(vmx_tests[i].name, argv, argc)) 21548029cac7SPeter Feiner continue; 21559d7eaa29SArthur Chunqi Li if (test_run(&vmx_tests[i])) 21569d7eaa29SArthur Chunqi Li goto exit; 21578029cac7SPeter Feiner } 21588029cac7SPeter Feiner 21598029cac7SPeter Feiner if (!matched) 2160a299895bSThomas Huth report(matched, "command line didn't match any tests!"); 21619d7eaa29SArthur Chunqi Li 21629d7eaa29SArthur Chunqi Li exit: 2163f3cdd159SJan Kiszka return report_summary(); 21649d7eaa29SArthur Chunqi Li } 2165