17ada359dSArthur Chunqi Li /* 27ada359dSArthur Chunqi Li * x86/vmx.c : Framework for testing nested virtualization 37ada359dSArthur Chunqi Li * This is a framework to test nested VMX for KVM, which 47ada359dSArthur Chunqi Li * started as a project of GSoC 2013. All test cases should 57ada359dSArthur Chunqi Li * be located in x86/vmx_tests.c and framework related 67ada359dSArthur Chunqi Li * functions should be in this file. 77ada359dSArthur Chunqi Li * 87ada359dSArthur Chunqi Li * How to write test cases? 97ada359dSArthur Chunqi Li * Add callbacks of test suite in variant "vmx_tests". You can 107ada359dSArthur Chunqi Li * write: 117ada359dSArthur Chunqi Li * 1. init function used for initializing test suite 127ada359dSArthur Chunqi Li * 2. main function for codes running in L2 guest, 137ada359dSArthur Chunqi Li * 3. exit_handler to handle vmexit of L2 to L1 147ada359dSArthur Chunqi Li * 4. syscall handler to handle L2 syscall vmexit 157ada359dSArthur Chunqi Li * 5. vmenter fail handler to handle direct failure of vmenter 167ada359dSArthur Chunqi Li * 6. guest_regs is loaded when vmenter and saved when 177ada359dSArthur Chunqi Li * vmexit, you can read and set it in exit_handler 187ada359dSArthur Chunqi Li * If no special function is needed for a test suite, use 197ada359dSArthur Chunqi Li * coressponding basic_* functions as callback. More handlers 207ada359dSArthur Chunqi Li * can be added to "vmx_tests", see details of "struct vmx_test" 217ada359dSArthur Chunqi Li * and function test_run(). 227ada359dSArthur Chunqi Li * 237ada359dSArthur Chunqi Li * Currently, vmx test framework only set up one VCPU and one 247ada359dSArthur Chunqi Li * concurrent guest test environment with same paging for L2 and 257ada359dSArthur Chunqi Li * L1. For usage of EPT, only 1:1 mapped paging is used from VFN 267ada359dSArthur Chunqi Li * to PFN. 277ada359dSArthur Chunqi Li * 287ada359dSArthur Chunqi Li * Author : Arthur Chunqi Li <yzt356@gmail.com> 297ada359dSArthur Chunqi Li */ 307ada359dSArthur Chunqi Li 319d7eaa29SArthur Chunqi Li #include "libcflat.h" 329d7eaa29SArthur Chunqi Li #include "processor.h" 339d7eaa29SArthur Chunqi Li #include "vm.h" 349d7eaa29SArthur Chunqi Li #include "desc.h" 359d7eaa29SArthur Chunqi Li #include "vmx.h" 369d7eaa29SArthur Chunqi Li #include "msr.h" 379d7eaa29SArthur Chunqi Li #include "smp.h" 389d7eaa29SArthur Chunqi Li 39ce21d809SBandan Das u64 *vmxon_region; 409d7eaa29SArthur Chunqi Li struct vmcs *vmcs_root; 419d7eaa29SArthur Chunqi Li u32 vpid_cnt; 429d7eaa29SArthur Chunqi Li void *guest_stack, *guest_syscall_stack; 439d7eaa29SArthur Chunqi Li u32 ctrl_pin, ctrl_enter, ctrl_exit, ctrl_cpu[2]; 449d7eaa29SArthur Chunqi Li struct regs regs; 459d7eaa29SArthur Chunqi Li struct vmx_test *current; 463ee34093SArthur Chunqi Li u64 hypercall_field; 479d7eaa29SArthur Chunqi Li bool launched; 48c04259ffSDavid Matlack static int matched; 499d7eaa29SArthur Chunqi Li 503ee34093SArthur Chunqi Li union vmx_basic basic; 515f18e779SJan Kiszka union vmx_ctrl_msr ctrl_pin_rev; 525f18e779SJan Kiszka union vmx_ctrl_msr ctrl_cpu_rev[2]; 535f18e779SJan Kiszka union vmx_ctrl_msr ctrl_exit_rev; 545f18e779SJan Kiszka union vmx_ctrl_msr ctrl_enter_rev; 553ee34093SArthur Chunqi Li union vmx_ept_vpid ept_vpid; 563ee34093SArthur Chunqi Li 57337166aaSJan Kiszka extern struct descriptor_table_ptr gdt64_desc; 58337166aaSJan Kiszka extern struct descriptor_table_ptr idt_descr; 59337166aaSJan Kiszka extern struct descriptor_table_ptr tss_descr; 609d7eaa29SArthur Chunqi Li extern void *vmx_return; 619d7eaa29SArthur Chunqi Li extern void *entry_sysenter; 629d7eaa29SArthur Chunqi Li extern void *guest_entry; 639d7eaa29SArthur Chunqi Li 64ffb1a9e0SJan Kiszka static volatile u32 stage; 65ffb1a9e0SJan Kiszka 66ecd5b431SDavid Matlack struct vmcs_field { 67ecd5b431SDavid Matlack u64 mask; 68ecd5b431SDavid Matlack u64 encoding; 69ecd5b431SDavid Matlack }; 70ecd5b431SDavid Matlack 71ecd5b431SDavid Matlack #define MASK(_bits) GENMASK_ULL((_bits) - 1, 0) 72ecd5b431SDavid Matlack #define MASK_NATURAL MASK(sizeof(unsigned long) * 8) 73ecd5b431SDavid Matlack 74ecd5b431SDavid Matlack static struct vmcs_field vmcs_fields[] = { 75ecd5b431SDavid Matlack { MASK(16), VPID }, 76ecd5b431SDavid Matlack { MASK(16), PINV }, 77ecd5b431SDavid Matlack { MASK(16), EPTP_IDX }, 78ecd5b431SDavid Matlack 79ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_ES }, 80ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_CS }, 81ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_SS }, 82ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_DS }, 83ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_FS }, 84ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_GS }, 85ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_LDTR }, 86ecd5b431SDavid Matlack { MASK(16), GUEST_SEL_TR }, 87ecd5b431SDavid Matlack { MASK(16), GUEST_INT_STATUS }, 88ecd5b431SDavid Matlack 89ecd5b431SDavid Matlack { MASK(16), HOST_SEL_ES }, 90ecd5b431SDavid Matlack { MASK(16), HOST_SEL_CS }, 91ecd5b431SDavid Matlack { MASK(16), HOST_SEL_SS }, 92ecd5b431SDavid Matlack { MASK(16), HOST_SEL_DS }, 93ecd5b431SDavid Matlack { MASK(16), HOST_SEL_FS }, 94ecd5b431SDavid Matlack { MASK(16), HOST_SEL_GS }, 95ecd5b431SDavid Matlack { MASK(16), HOST_SEL_TR }, 96ecd5b431SDavid Matlack 97ecd5b431SDavid Matlack { MASK(64), IO_BITMAP_A }, 98ecd5b431SDavid Matlack { MASK(64), IO_BITMAP_B }, 99ecd5b431SDavid Matlack { MASK(64), MSR_BITMAP }, 100ecd5b431SDavid Matlack { MASK(64), EXIT_MSR_ST_ADDR }, 101ecd5b431SDavid Matlack { MASK(64), EXIT_MSR_LD_ADDR }, 102ecd5b431SDavid Matlack { MASK(64), ENTER_MSR_LD_ADDR }, 103ecd5b431SDavid Matlack { MASK(64), VMCS_EXEC_PTR }, 104ecd5b431SDavid Matlack { MASK(64), TSC_OFFSET }, 105ecd5b431SDavid Matlack { MASK(64), APIC_VIRT_ADDR }, 106ecd5b431SDavid Matlack { MASK(64), APIC_ACCS_ADDR }, 107ecd5b431SDavid Matlack { MASK(64), EPTP }, 108ecd5b431SDavid Matlack 109ecd5b431SDavid Matlack { 0 /* read-only */, INFO_PHYS_ADDR }, 110ecd5b431SDavid Matlack 111ecd5b431SDavid Matlack { MASK(64), VMCS_LINK_PTR }, 112ecd5b431SDavid Matlack { MASK(64), GUEST_DEBUGCTL }, 113ecd5b431SDavid Matlack { MASK(64), GUEST_EFER }, 114ecd5b431SDavid Matlack { MASK(64), GUEST_PAT }, 115ecd5b431SDavid Matlack { MASK(64), GUEST_PERF_GLOBAL_CTRL }, 116ecd5b431SDavid Matlack { MASK(64), GUEST_PDPTE }, 117ecd5b431SDavid Matlack 118ecd5b431SDavid Matlack { MASK(64), HOST_PAT }, 119ecd5b431SDavid Matlack { MASK(64), HOST_EFER }, 120ecd5b431SDavid Matlack { MASK(64), HOST_PERF_GLOBAL_CTRL }, 121ecd5b431SDavid Matlack 122ecd5b431SDavid Matlack { MASK(32), PIN_CONTROLS }, 123ecd5b431SDavid Matlack { MASK(32), CPU_EXEC_CTRL0 }, 124ecd5b431SDavid Matlack { MASK(32), EXC_BITMAP }, 125ecd5b431SDavid Matlack { MASK(32), PF_ERROR_MASK }, 126ecd5b431SDavid Matlack { MASK(32), PF_ERROR_MATCH }, 127ecd5b431SDavid Matlack { MASK(32), CR3_TARGET_COUNT }, 128ecd5b431SDavid Matlack { MASK(32), EXI_CONTROLS }, 129ecd5b431SDavid Matlack { MASK(32), EXI_MSR_ST_CNT }, 130ecd5b431SDavid Matlack { MASK(32), EXI_MSR_LD_CNT }, 131ecd5b431SDavid Matlack { MASK(32), ENT_CONTROLS }, 132ecd5b431SDavid Matlack { MASK(32), ENT_MSR_LD_CNT }, 133ecd5b431SDavid Matlack { MASK(32), ENT_INTR_INFO }, 134ecd5b431SDavid Matlack { MASK(32), ENT_INTR_ERROR }, 135ecd5b431SDavid Matlack { MASK(32), ENT_INST_LEN }, 136ecd5b431SDavid Matlack { MASK(32), TPR_THRESHOLD }, 137ecd5b431SDavid Matlack { MASK(32), CPU_EXEC_CTRL1 }, 138ecd5b431SDavid Matlack 139ecd5b431SDavid Matlack { 0 /* read-only */, VMX_INST_ERROR }, 140ecd5b431SDavid Matlack { 0 /* read-only */, EXI_REASON }, 141ecd5b431SDavid Matlack { 0 /* read-only */, EXI_INTR_INFO }, 142ecd5b431SDavid Matlack { 0 /* read-only */, EXI_INTR_ERROR }, 143ecd5b431SDavid Matlack { 0 /* read-only */, IDT_VECT_INFO }, 144ecd5b431SDavid Matlack { 0 /* read-only */, IDT_VECT_ERROR }, 145ecd5b431SDavid Matlack { 0 /* read-only */, EXI_INST_LEN }, 146ecd5b431SDavid Matlack { 0 /* read-only */, EXI_INST_INFO }, 147ecd5b431SDavid Matlack 148ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_ES }, 149ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_CS }, 150ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_SS }, 151ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_DS }, 152ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_FS }, 153ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_GS }, 154ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_LDTR }, 155ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_TR }, 156ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_GDTR }, 157ecd5b431SDavid Matlack { MASK(32), GUEST_LIMIT_IDTR }, 158ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_ES }, 159ecd5b431SDavid Matlack { 0x1f0ff, GUEST_AR_CS }, 160ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_SS }, 161ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_DS }, 162ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_FS }, 163ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_GS }, 164ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_LDTR }, 165ecd5b431SDavid Matlack { 0x1d0ff, GUEST_AR_TR }, 166ecd5b431SDavid Matlack { MASK(32), GUEST_INTR_STATE }, 167ecd5b431SDavid Matlack { MASK(32), GUEST_ACTV_STATE }, 168ecd5b431SDavid Matlack { MASK(32), GUEST_SMBASE }, 169ecd5b431SDavid Matlack { MASK(32), GUEST_SYSENTER_CS }, 170ecd5b431SDavid Matlack { MASK(32), PREEMPT_TIMER_VALUE }, 171ecd5b431SDavid Matlack 172ecd5b431SDavid Matlack { MASK(32), HOST_SYSENTER_CS }, 173ecd5b431SDavid Matlack 174ecd5b431SDavid Matlack { MASK_NATURAL, CR0_MASK }, 175ecd5b431SDavid Matlack { MASK_NATURAL, CR4_MASK }, 176ecd5b431SDavid Matlack { MASK_NATURAL, CR0_READ_SHADOW }, 177ecd5b431SDavid Matlack { MASK_NATURAL, CR4_READ_SHADOW }, 178ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_0 }, 179ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_1 }, 180ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_2 }, 181ecd5b431SDavid Matlack { MASK_NATURAL, CR3_TARGET_3 }, 182ecd5b431SDavid Matlack 183ecd5b431SDavid Matlack { 0 /* read-only */, EXI_QUALIFICATION }, 184ecd5b431SDavid Matlack { 0 /* read-only */, IO_RCX }, 185ecd5b431SDavid Matlack { 0 /* read-only */, IO_RSI }, 186ecd5b431SDavid Matlack { 0 /* read-only */, IO_RDI }, 187ecd5b431SDavid Matlack { 0 /* read-only */, IO_RIP }, 188ecd5b431SDavid Matlack { 0 /* read-only */, GUEST_LINEAR_ADDRESS }, 189ecd5b431SDavid Matlack 190ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_CR0 }, 191ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_CR3 }, 192ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_CR4 }, 193ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_ES }, 194ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_CS }, 195ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_SS }, 196ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_DS }, 197ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_FS }, 198ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_GS }, 199ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_LDTR }, 200ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_TR }, 201ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_GDTR }, 202ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_BASE_IDTR }, 203ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_DR7 }, 204ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_RSP }, 205ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_RIP }, 206ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_RFLAGS }, 207ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_PENDING_DEBUG }, 208ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_SYSENTER_ESP }, 209ecd5b431SDavid Matlack { MASK_NATURAL, GUEST_SYSENTER_EIP }, 210ecd5b431SDavid Matlack 211ecd5b431SDavid Matlack { MASK_NATURAL, HOST_CR0 }, 212ecd5b431SDavid Matlack { MASK_NATURAL, HOST_CR3 }, 213ecd5b431SDavid Matlack { MASK_NATURAL, HOST_CR4 }, 214ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_FS }, 215ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_GS }, 216ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_TR }, 217ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_GDTR }, 218ecd5b431SDavid Matlack { MASK_NATURAL, HOST_BASE_IDTR }, 219ecd5b431SDavid Matlack { MASK_NATURAL, HOST_SYSENTER_ESP }, 220ecd5b431SDavid Matlack { MASK_NATURAL, HOST_SYSENTER_EIP }, 221ecd5b431SDavid Matlack { MASK_NATURAL, HOST_RSP }, 222ecd5b431SDavid Matlack { MASK_NATURAL, HOST_RIP }, 223ecd5b431SDavid Matlack }; 224ecd5b431SDavid Matlack 225ecd5b431SDavid Matlack static inline u64 vmcs_field_value(struct vmcs_field *f, u8 cookie) 226ecd5b431SDavid Matlack { 227ecd5b431SDavid Matlack u64 value; 228ecd5b431SDavid Matlack 229ecd5b431SDavid Matlack /* Incorporate the cookie and the field encoding into the value. */ 230ecd5b431SDavid Matlack value = cookie; 231ecd5b431SDavid Matlack value |= (f->encoding << 8); 232ecd5b431SDavid Matlack value |= 0xdeadbeefull << 32; 233ecd5b431SDavid Matlack 234ecd5b431SDavid Matlack return value & f->mask; 235ecd5b431SDavid Matlack } 236ecd5b431SDavid Matlack 237ecd5b431SDavid Matlack static void set_vmcs_field(struct vmcs_field *f, u8 cookie) 238ecd5b431SDavid Matlack { 239ecd5b431SDavid Matlack vmcs_write(f->encoding, vmcs_field_value(f, cookie)); 240ecd5b431SDavid Matlack } 241ecd5b431SDavid Matlack 242ecd5b431SDavid Matlack static bool check_vmcs_field(struct vmcs_field *f, u8 cookie) 243ecd5b431SDavid Matlack { 244ecd5b431SDavid Matlack u64 expected; 245ecd5b431SDavid Matlack u64 actual; 246ecd5b431SDavid Matlack int ret; 247ecd5b431SDavid Matlack 248ecd5b431SDavid Matlack ret = vmcs_read_checking(f->encoding, &actual); 249ecd5b431SDavid Matlack assert(!(ret & X86_EFLAGS_CF)); 250ecd5b431SDavid Matlack /* Skip VMCS fields that aren't recognized by the CPU */ 251ecd5b431SDavid Matlack if (ret & X86_EFLAGS_ZF) 252ecd5b431SDavid Matlack return true; 253ecd5b431SDavid Matlack 254ecd5b431SDavid Matlack expected = vmcs_field_value(f, cookie); 255ecd5b431SDavid Matlack actual &= f->mask; 256ecd5b431SDavid Matlack 257ecd5b431SDavid Matlack if (expected == actual) 258ecd5b431SDavid Matlack return true; 259ecd5b431SDavid Matlack 260d4ab68adSDavid Matlack printf("FAIL: VMWRITE/VMREAD %lx (expected: %lx, actual: %lx)\n", 261ecd5b431SDavid Matlack f->encoding, (unsigned long) expected, (unsigned long) actual); 262ecd5b431SDavid Matlack 263ecd5b431SDavid Matlack return false; 264ecd5b431SDavid Matlack } 265ecd5b431SDavid Matlack 266ecd5b431SDavid Matlack static void set_all_vmcs_fields(u8 cookie) 267ecd5b431SDavid Matlack { 268ecd5b431SDavid Matlack int i; 269ecd5b431SDavid Matlack 270ecd5b431SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs_fields); i++) 271ecd5b431SDavid Matlack set_vmcs_field(&vmcs_fields[i], cookie); 272ecd5b431SDavid Matlack } 273ecd5b431SDavid Matlack 274ecd5b431SDavid Matlack static bool check_all_vmcs_fields(u8 cookie) 275ecd5b431SDavid Matlack { 276ecd5b431SDavid Matlack bool pass = true; 277ecd5b431SDavid Matlack int i; 278ecd5b431SDavid Matlack 279ecd5b431SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs_fields); i++) { 280ecd5b431SDavid Matlack if (!check_vmcs_field(&vmcs_fields[i], cookie)) 281ecd5b431SDavid Matlack pass = false; 282ecd5b431SDavid Matlack } 283ecd5b431SDavid Matlack 284ecd5b431SDavid Matlack return pass; 285ecd5b431SDavid Matlack } 286ecd5b431SDavid Matlack 287ecd5b431SDavid Matlack void test_vmwrite_vmread(void) 288ecd5b431SDavid Matlack { 289ecd5b431SDavid Matlack struct vmcs *vmcs = alloc_page(); 290ecd5b431SDavid Matlack 291ecd5b431SDavid Matlack memset(vmcs, 0, PAGE_SIZE); 292ecd5b431SDavid Matlack vmcs->revision_id = basic.revision; 293ecd5b431SDavid Matlack assert(!vmcs_clear(vmcs)); 294ecd5b431SDavid Matlack assert(!make_vmcs_current(vmcs)); 295ecd5b431SDavid Matlack 296ecd5b431SDavid Matlack set_all_vmcs_fields(0x42); 297ecd5b431SDavid Matlack report("VMWRITE/VMREAD", check_all_vmcs_fields(0x42)); 298ecd5b431SDavid Matlack 299ecd5b431SDavid Matlack assert(!vmcs_clear(vmcs)); 300ecd5b431SDavid Matlack free_page(vmcs); 301ecd5b431SDavid Matlack } 302ecd5b431SDavid Matlack 3036b72cf76SDavid Matlack void test_vmcs_lifecycle(void) 3046b72cf76SDavid Matlack { 3056b72cf76SDavid Matlack struct vmcs *vmcs[2] = {}; 3066b72cf76SDavid Matlack int i; 3076b72cf76SDavid Matlack 3086b72cf76SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 3096b72cf76SDavid Matlack vmcs[i] = alloc_page(); 3106b72cf76SDavid Matlack memset(vmcs[i], 0, PAGE_SIZE); 3116b72cf76SDavid Matlack vmcs[i]->revision_id = basic.revision; 3126b72cf76SDavid Matlack } 3136b72cf76SDavid Matlack 3146b72cf76SDavid Matlack #define VMPTRLD(_i) do { \ 3156b72cf76SDavid Matlack assert(_i < ARRAY_SIZE(vmcs)); \ 3166b72cf76SDavid Matlack assert(!make_vmcs_current(vmcs[_i])); \ 3176b72cf76SDavid Matlack printf("VMPTRLD VMCS%d\n", (_i)); \ 3186b72cf76SDavid Matlack } while (0) 3196b72cf76SDavid Matlack 3206b72cf76SDavid Matlack #define VMCLEAR(_i) do { \ 3216b72cf76SDavid Matlack assert(_i < ARRAY_SIZE(vmcs)); \ 3226b72cf76SDavid Matlack assert(!vmcs_clear(vmcs[_i])); \ 3236b72cf76SDavid Matlack printf("VMCLEAR VMCS%d\n", (_i)); \ 3246b72cf76SDavid Matlack } while (0) 3256b72cf76SDavid Matlack 3266b72cf76SDavid Matlack VMCLEAR(0); 3276b72cf76SDavid Matlack VMPTRLD(0); 3286b72cf76SDavid Matlack set_all_vmcs_fields(0); 3296b72cf76SDavid Matlack report("current:VMCS0 active:[VMCS0]", check_all_vmcs_fields(0)); 3306b72cf76SDavid Matlack 3316b72cf76SDavid Matlack VMCLEAR(0); 3326b72cf76SDavid Matlack VMPTRLD(0); 3336b72cf76SDavid Matlack report("current:VMCS0 active:[VMCS0]", check_all_vmcs_fields(0)); 3346b72cf76SDavid Matlack 3356b72cf76SDavid Matlack VMCLEAR(1); 3366b72cf76SDavid Matlack report("current:VMCS0 active:[VMCS0]", check_all_vmcs_fields(0)); 3376b72cf76SDavid Matlack 3386b72cf76SDavid Matlack VMPTRLD(1); 3396b72cf76SDavid Matlack set_all_vmcs_fields(1); 3406b72cf76SDavid Matlack report("current:VMCS1 active:[VMCS0,VCMS1]", check_all_vmcs_fields(1)); 3416b72cf76SDavid Matlack 3426b72cf76SDavid Matlack VMPTRLD(0); 3436b72cf76SDavid Matlack report("current:VMCS0 active:[VMCS0,VCMS1]", check_all_vmcs_fields(0)); 3446b72cf76SDavid Matlack VMPTRLD(1); 3456b72cf76SDavid Matlack report("current:VMCS1 active:[VMCS0,VCMS1]", check_all_vmcs_fields(1)); 3466b72cf76SDavid Matlack VMPTRLD(1); 3476b72cf76SDavid Matlack report("current:VMCS1 active:[VMCS0,VCMS1]", check_all_vmcs_fields(1)); 3486b72cf76SDavid Matlack 3496b72cf76SDavid Matlack VMCLEAR(0); 3506b72cf76SDavid Matlack report("current:VMCS1 active:[VCMS1]", check_all_vmcs_fields(1)); 3516b72cf76SDavid Matlack 352d4ab68adSDavid Matlack /* VMPTRLD should not erase VMWRITEs to the current VMCS */ 353d4ab68adSDavid Matlack set_all_vmcs_fields(2); 354d4ab68adSDavid Matlack VMPTRLD(1); 355d4ab68adSDavid Matlack report("current:VMCS1 active:[VCMS1]", check_all_vmcs_fields(2)); 356d4ab68adSDavid Matlack 3576b72cf76SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 3586b72cf76SDavid Matlack VMCLEAR(i); 3596b72cf76SDavid Matlack free_page(vmcs[i]); 3606b72cf76SDavid Matlack } 3616b72cf76SDavid Matlack 3626b72cf76SDavid Matlack #undef VMPTRLD 3636b72cf76SDavid Matlack #undef VMCLEAR 3646b72cf76SDavid Matlack } 3656b72cf76SDavid Matlack 366ffb1a9e0SJan Kiszka void vmx_set_test_stage(u32 s) 367ffb1a9e0SJan Kiszka { 368ffb1a9e0SJan Kiszka barrier(); 369ffb1a9e0SJan Kiszka stage = s; 370ffb1a9e0SJan Kiszka barrier(); 371ffb1a9e0SJan Kiszka } 372ffb1a9e0SJan Kiszka 373ffb1a9e0SJan Kiszka u32 vmx_get_test_stage(void) 374ffb1a9e0SJan Kiszka { 375ffb1a9e0SJan Kiszka u32 s; 376ffb1a9e0SJan Kiszka 377ffb1a9e0SJan Kiszka barrier(); 378ffb1a9e0SJan Kiszka s = stage; 379ffb1a9e0SJan Kiszka barrier(); 380ffb1a9e0SJan Kiszka return s; 381ffb1a9e0SJan Kiszka } 382ffb1a9e0SJan Kiszka 383ffb1a9e0SJan Kiszka void vmx_inc_test_stage(void) 384ffb1a9e0SJan Kiszka { 385ffb1a9e0SJan Kiszka barrier(); 386ffb1a9e0SJan Kiszka stage++; 387ffb1a9e0SJan Kiszka barrier(); 388ffb1a9e0SJan Kiszka } 389ffb1a9e0SJan Kiszka 3909d7eaa29SArthur Chunqi Li /* entry_sysenter */ 3919d7eaa29SArthur Chunqi Li asm( 3929d7eaa29SArthur Chunqi Li ".align 4, 0x90\n\t" 3939d7eaa29SArthur Chunqi Li ".globl entry_sysenter\n\t" 3949d7eaa29SArthur Chunqi Li "entry_sysenter:\n\t" 3959d7eaa29SArthur Chunqi Li SAVE_GPR 3969d7eaa29SArthur Chunqi Li " and $0xf, %rax\n\t" 3979d7eaa29SArthur Chunqi Li " mov %rax, %rdi\n\t" 3989d7eaa29SArthur Chunqi Li " call syscall_handler\n\t" 3999d7eaa29SArthur Chunqi Li LOAD_GPR 4009d7eaa29SArthur Chunqi Li " vmresume\n\t" 4019d7eaa29SArthur Chunqi Li ); 4029d7eaa29SArthur Chunqi Li 4039d7eaa29SArthur Chunqi Li static void __attribute__((__used__)) syscall_handler(u64 syscall_no) 4049d7eaa29SArthur Chunqi Li { 405d5315e3dSJan Kiszka if (current->syscall_handler) 4069d7eaa29SArthur Chunqi Li current->syscall_handler(syscall_no); 4079d7eaa29SArthur Chunqi Li } 4089d7eaa29SArthur Chunqi Li 4099d7eaa29SArthur Chunqi Li static inline int vmx_on() 4109d7eaa29SArthur Chunqi Li { 4119d7eaa29SArthur Chunqi Li bool ret; 412a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 413a739f560SBandan Das asm volatile ("push %1; popf; vmxon %2; setbe %0\n\t" 414a739f560SBandan Das : "=q" (ret) : "q" (rflags), "m" (vmxon_region) : "cc"); 4159d7eaa29SArthur Chunqi Li return ret; 4169d7eaa29SArthur Chunqi Li } 4179d7eaa29SArthur Chunqi Li 4189d7eaa29SArthur Chunqi Li static inline int vmx_off() 4199d7eaa29SArthur Chunqi Li { 4209d7eaa29SArthur Chunqi Li bool ret; 421a739f560SBandan Das u64 rflags = read_rflags() | X86_EFLAGS_CF | X86_EFLAGS_ZF; 422a739f560SBandan Das 423a739f560SBandan Das asm volatile("push %1; popf; vmxoff; setbe %0\n\t" 424a739f560SBandan Das : "=q"(ret) : "q" (rflags) : "cc"); 4259d7eaa29SArthur Chunqi Li return ret; 4269d7eaa29SArthur Chunqi Li } 4279d7eaa29SArthur Chunqi Li 4283ee34093SArthur Chunqi Li void print_vmexit_info() 4299d7eaa29SArthur Chunqi Li { 4309d7eaa29SArthur Chunqi Li u64 guest_rip, guest_rsp; 4319d7eaa29SArthur Chunqi Li ulong reason = vmcs_read(EXI_REASON) & 0xff; 4329d7eaa29SArthur Chunqi Li ulong exit_qual = vmcs_read(EXI_QUALIFICATION); 4339d7eaa29SArthur Chunqi Li guest_rip = vmcs_read(GUEST_RIP); 4349d7eaa29SArthur Chunqi Li guest_rsp = vmcs_read(GUEST_RSP); 4359d7eaa29SArthur Chunqi Li printf("VMEXIT info:\n"); 436b006d7ebSAndrew Jones printf("\tvmexit reason = %ld\n", reason); 437b006d7ebSAndrew Jones printf("\texit qualification = 0x%lx\n", exit_qual); 438b006d7ebSAndrew Jones printf("\tBit 31 of reason = %lx\n", (vmcs_read(EXI_REASON) >> 31) & 1); 439b006d7ebSAndrew Jones printf("\tguest_rip = 0x%lx\n", guest_rip); 440b006d7ebSAndrew Jones printf("\tRAX=0x%lx RBX=0x%lx RCX=0x%lx RDX=0x%lx\n", 4419d7eaa29SArthur Chunqi Li regs.rax, regs.rbx, regs.rcx, regs.rdx); 442b006d7ebSAndrew Jones printf("\tRSP=0x%lx RBP=0x%lx RSI=0x%lx RDI=0x%lx\n", 4439d7eaa29SArthur Chunqi Li guest_rsp, regs.rbp, regs.rsi, regs.rdi); 444b006d7ebSAndrew Jones printf("\tR8 =0x%lx R9 =0x%lx R10=0x%lx R11=0x%lx\n", 4459d7eaa29SArthur Chunqi Li regs.r8, regs.r9, regs.r10, regs.r11); 446b006d7ebSAndrew Jones printf("\tR12=0x%lx R13=0x%lx R14=0x%lx R15=0x%lx\n", 4479d7eaa29SArthur Chunqi Li regs.r12, regs.r13, regs.r14, regs.r15); 4489d7eaa29SArthur Chunqi Li } 4499d7eaa29SArthur Chunqi Li 4503b50efe3SPeter Feiner void 4513b50efe3SPeter Feiner print_vmentry_failure_info(struct vmentry_failure *failure) { 4523b50efe3SPeter Feiner if (failure->early) { 4533b50efe3SPeter Feiner printf("Early %s failure: ", failure->instr); 4543b50efe3SPeter Feiner switch (failure->flags & VMX_ENTRY_FLAGS) { 455ce154ba8SPaolo Bonzini case X86_EFLAGS_CF: 4563b50efe3SPeter Feiner printf("current-VMCS pointer is not valid.\n"); 4573b50efe3SPeter Feiner break; 458ce154ba8SPaolo Bonzini case X86_EFLAGS_ZF: 4593b50efe3SPeter Feiner printf("error number is %ld. See Intel 30.4.\n", 4603b50efe3SPeter Feiner vmcs_read(VMX_INST_ERROR)); 4613b50efe3SPeter Feiner break; 4623b50efe3SPeter Feiner default: 4633b50efe3SPeter Feiner printf("unexpected flags %lx!\n", failure->flags); 4643b50efe3SPeter Feiner } 4653b50efe3SPeter Feiner } else { 4663b50efe3SPeter Feiner u64 reason = vmcs_read(EXI_REASON); 4673b50efe3SPeter Feiner u64 qual = vmcs_read(EXI_QUALIFICATION); 4683b50efe3SPeter Feiner 4693b50efe3SPeter Feiner printf("Non-early %s failure (reason=0x%lx, qual=0x%lx): ", 4703b50efe3SPeter Feiner failure->instr, reason, qual); 4713b50efe3SPeter Feiner 4723b50efe3SPeter Feiner switch (reason & 0xff) { 4733b50efe3SPeter Feiner case VMX_FAIL_STATE: 4743b50efe3SPeter Feiner printf("invalid guest state\n"); 4753b50efe3SPeter Feiner break; 4763b50efe3SPeter Feiner case VMX_FAIL_MSR: 4773b50efe3SPeter Feiner printf("MSR loading\n"); 4783b50efe3SPeter Feiner break; 4793b50efe3SPeter Feiner case VMX_FAIL_MCHECK: 4803b50efe3SPeter Feiner printf("machine-check event\n"); 4813b50efe3SPeter Feiner break; 4823b50efe3SPeter Feiner default: 4833b50efe3SPeter Feiner printf("unexpected basic exit reason %ld\n", 4843b50efe3SPeter Feiner reason & 0xff); 4853b50efe3SPeter Feiner } 4863b50efe3SPeter Feiner 4873b50efe3SPeter Feiner if (!(reason & VMX_ENTRY_FAILURE)) 4883b50efe3SPeter Feiner printf("\tVMX_ENTRY_FAILURE BIT NOT SET!\n"); 4893b50efe3SPeter Feiner 4903b50efe3SPeter Feiner if (reason & 0x7fff0000) 4913b50efe3SPeter Feiner printf("\tRESERVED BITS SET!\n"); 4923b50efe3SPeter Feiner } 4933b50efe3SPeter Feiner } 4943b50efe3SPeter Feiner 4952f6828d7SDavid Matlack /* 4962f6828d7SDavid Matlack * VMCLEAR should ensures all VMCS state is flushed to the VMCS 4972f6828d7SDavid Matlack * region in memory. 4982f6828d7SDavid Matlack */ 4992f6828d7SDavid Matlack static void test_vmclear_flushing(void) 5002f6828d7SDavid Matlack { 5012f6828d7SDavid Matlack struct vmcs *vmcs[3] = {}; 5022f6828d7SDavid Matlack int i; 5032f6828d7SDavid Matlack 5042f6828d7SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 5052f6828d7SDavid Matlack vmcs[i] = alloc_page(); 5062f6828d7SDavid Matlack memset(vmcs[i], 0, PAGE_SIZE); 5072f6828d7SDavid Matlack } 5082f6828d7SDavid Matlack 5092f6828d7SDavid Matlack vmcs[0]->revision_id = basic.revision; 5102f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[0])); 5112f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[0])); 5122f6828d7SDavid Matlack set_all_vmcs_fields(0x86); 5132f6828d7SDavid Matlack 5142f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[0])); 5152f6828d7SDavid Matlack memcpy(vmcs[1], vmcs[0], basic.size); 5162f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[1])); 5172f6828d7SDavid Matlack report("test vmclear flush (current VMCS)", check_all_vmcs_fields(0x86)); 5182f6828d7SDavid Matlack 5192f6828d7SDavid Matlack set_all_vmcs_fields(0x87); 5202f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[0])); 5212f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[1])); 5222f6828d7SDavid Matlack memcpy(vmcs[2], vmcs[1], basic.size); 5232f6828d7SDavid Matlack assert(!make_vmcs_current(vmcs[2])); 5242f6828d7SDavid Matlack report("test vmclear flush (!current VMCS)", check_all_vmcs_fields(0x87)); 5252f6828d7SDavid Matlack 5262f6828d7SDavid Matlack for (i = 0; i < ARRAY_SIZE(vmcs); i++) { 5272f6828d7SDavid Matlack assert(!vmcs_clear(vmcs[i])); 5282f6828d7SDavid Matlack free_page(vmcs[i]); 5292f6828d7SDavid Matlack } 5302f6828d7SDavid Matlack } 5313b50efe3SPeter Feiner 5329d7eaa29SArthur Chunqi Li static void test_vmclear(void) 5339d7eaa29SArthur Chunqi Li { 534daeec979SBandan Das struct vmcs *tmp_root; 535e2cf1c9dSEduardo Habkost int width = cpuid_maxphyaddr(); 536daeec979SBandan Das 537daeec979SBandan Das /* 538daeec979SBandan Das * Note- The tests below do not necessarily have a 539daeec979SBandan Das * valid VMCS, but that's ok since the invalid vmcs 540daeec979SBandan Das * is only used for a specific test and is discarded 541daeec979SBandan Das * without touching its contents 542daeec979SBandan Das */ 543daeec979SBandan Das 544daeec979SBandan Das /* Unaligned page access */ 545daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs_root + 1); 546daeec979SBandan Das report("test vmclear with unaligned vmcs", 547daeec979SBandan Das vmcs_clear(tmp_root) == 1); 548daeec979SBandan Das 549daeec979SBandan Das /* gpa bits beyond physical address width are set*/ 550daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs_root | 551daeec979SBandan Das ((u64)1 << (width+1))); 552daeec979SBandan Das report("test vmclear with vmcs address bits set beyond physical address width", 553daeec979SBandan Das vmcs_clear(tmp_root) == 1); 554daeec979SBandan Das 555daeec979SBandan Das /* Pass VMXON region */ 556daeec979SBandan Das tmp_root = (struct vmcs *)vmxon_region; 557daeec979SBandan Das report("test vmclear with vmxon region", 558daeec979SBandan Das vmcs_clear(tmp_root) == 1); 559daeec979SBandan Das 560daeec979SBandan Das /* Valid VMCS */ 561daeec979SBandan Das report("test vmclear with valid vmcs region", vmcs_clear(vmcs_root) == 0); 562daeec979SBandan Das 5632f6828d7SDavid Matlack test_vmclear_flushing(); 5649d7eaa29SArthur Chunqi Li } 5659d7eaa29SArthur Chunqi Li 5669d7eaa29SArthur Chunqi Li static void __attribute__((__used__)) guest_main(void) 5679d7eaa29SArthur Chunqi Li { 5689d7eaa29SArthur Chunqi Li current->guest_main(); 5699d7eaa29SArthur Chunqi Li } 5709d7eaa29SArthur Chunqi Li 5719d7eaa29SArthur Chunqi Li /* guest_entry */ 5729d7eaa29SArthur Chunqi Li asm( 5739d7eaa29SArthur Chunqi Li ".align 4, 0x90\n\t" 5749d7eaa29SArthur Chunqi Li ".globl entry_guest\n\t" 5759d7eaa29SArthur Chunqi Li "guest_entry:\n\t" 5769d7eaa29SArthur Chunqi Li " call guest_main\n\t" 5779d7eaa29SArthur Chunqi Li " mov $1, %edi\n\t" 5789d7eaa29SArthur Chunqi Li " call hypercall\n\t" 5799d7eaa29SArthur Chunqi Li ); 5809d7eaa29SArthur Chunqi Li 5816884af61SArthur Chunqi Li /* EPT paging structure related functions */ 58269c531c8SPeter Feiner /* split_large_ept_entry: Split a 2M/1G large page into 512 smaller PTEs. 58369c531c8SPeter Feiner @ptep : large page table entry to split 58469c531c8SPeter Feiner @level : level of ptep (2 or 3) 58569c531c8SPeter Feiner */ 58669c531c8SPeter Feiner static void split_large_ept_entry(unsigned long *ptep, int level) 58769c531c8SPeter Feiner { 58869c531c8SPeter Feiner unsigned long *new_pt; 58969c531c8SPeter Feiner unsigned long gpa; 59069c531c8SPeter Feiner unsigned long pte; 59169c531c8SPeter Feiner unsigned long prototype; 59269c531c8SPeter Feiner int i; 59369c531c8SPeter Feiner 59469c531c8SPeter Feiner pte = *ptep; 59569c531c8SPeter Feiner assert(pte & EPT_PRESENT); 59669c531c8SPeter Feiner assert(pte & EPT_LARGE_PAGE); 59769c531c8SPeter Feiner assert(level == 2 || level == 3); 59869c531c8SPeter Feiner 59969c531c8SPeter Feiner new_pt = alloc_page(); 60069c531c8SPeter Feiner assert(new_pt); 60169c531c8SPeter Feiner memset(new_pt, 0, PAGE_SIZE); 60269c531c8SPeter Feiner 60369c531c8SPeter Feiner prototype = pte & ~EPT_ADDR_MASK; 60469c531c8SPeter Feiner if (level == 2) 60569c531c8SPeter Feiner prototype &= ~EPT_LARGE_PAGE; 60669c531c8SPeter Feiner 60769c531c8SPeter Feiner gpa = pte & EPT_ADDR_MASK; 60869c531c8SPeter Feiner for (i = 0; i < EPT_PGDIR_ENTRIES; i++) { 60969c531c8SPeter Feiner new_pt[i] = prototype | gpa; 61069c531c8SPeter Feiner gpa += 1ul << EPT_LEVEL_SHIFT(level - 1); 61169c531c8SPeter Feiner } 61269c531c8SPeter Feiner 61369c531c8SPeter Feiner pte &= ~EPT_LARGE_PAGE; 61469c531c8SPeter Feiner pte &= ~EPT_ADDR_MASK; 61569c531c8SPeter Feiner pte |= virt_to_phys(new_pt); 61669c531c8SPeter Feiner 61769c531c8SPeter Feiner *ptep = pte; 61869c531c8SPeter Feiner } 61969c531c8SPeter Feiner 6206884af61SArthur Chunqi Li /* install_ept_entry : Install a page to a given level in EPT 6216884af61SArthur Chunqi Li @pml4 : addr of pml4 table 6226884af61SArthur Chunqi Li @pte_level : level of PTE to set 6236884af61SArthur Chunqi Li @guest_addr : physical address of guest 6246884af61SArthur Chunqi Li @pte : pte value to set 6256884af61SArthur Chunqi Li @pt_page : address of page table, NULL for a new page 6266884af61SArthur Chunqi Li */ 6276884af61SArthur Chunqi Li void install_ept_entry(unsigned long *pml4, 6286884af61SArthur Chunqi Li int pte_level, 6296884af61SArthur Chunqi Li unsigned long guest_addr, 6306884af61SArthur Chunqi Li unsigned long pte, 6316884af61SArthur Chunqi Li unsigned long *pt_page) 6326884af61SArthur Chunqi Li { 6336884af61SArthur Chunqi Li int level; 6346884af61SArthur Chunqi Li unsigned long *pt = pml4; 6356884af61SArthur Chunqi Li unsigned offset; 6366884af61SArthur Chunqi Li 6376884af61SArthur Chunqi Li for (level = EPT_PAGE_LEVEL; level > pte_level; --level) { 638a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(level)) 6396884af61SArthur Chunqi Li & EPT_PGDIR_MASK; 6406884af61SArthur Chunqi Li if (!(pt[offset] & (EPT_PRESENT))) { 6416884af61SArthur Chunqi Li unsigned long *new_pt = pt_page; 6426884af61SArthur Chunqi Li if (!new_pt) 6436884af61SArthur Chunqi Li new_pt = alloc_page(); 6446884af61SArthur Chunqi Li else 6456884af61SArthur Chunqi Li pt_page = 0; 6466884af61SArthur Chunqi Li memset(new_pt, 0, PAGE_SIZE); 6476884af61SArthur Chunqi Li pt[offset] = virt_to_phys(new_pt) 6486884af61SArthur Chunqi Li | EPT_RA | EPT_WA | EPT_EA; 64969c531c8SPeter Feiner } else if (pt[offset] & EPT_LARGE_PAGE) 65069c531c8SPeter Feiner split_large_ept_entry(&pt[offset], level); 65100b5c590SPeter Feiner pt = phys_to_virt(pt[offset] & EPT_ADDR_MASK); 6526884af61SArthur Chunqi Li } 653a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(level)) & EPT_PGDIR_MASK; 6546884af61SArthur Chunqi Li pt[offset] = pte; 6556884af61SArthur Chunqi Li } 6566884af61SArthur Chunqi Li 6576884af61SArthur Chunqi Li /* Map a page, @perm is the permission of the page */ 6586884af61SArthur Chunqi Li void install_ept(unsigned long *pml4, 6596884af61SArthur Chunqi Li unsigned long phys, 6606884af61SArthur Chunqi Li unsigned long guest_addr, 6616884af61SArthur Chunqi Li u64 perm) 6626884af61SArthur Chunqi Li { 6636884af61SArthur Chunqi Li install_ept_entry(pml4, 1, guest_addr, (phys & PAGE_MASK) | perm, 0); 6646884af61SArthur Chunqi Li } 6656884af61SArthur Chunqi Li 6666884af61SArthur Chunqi Li /* Map a 1G-size page */ 6676884af61SArthur Chunqi Li void install_1g_ept(unsigned long *pml4, 6686884af61SArthur Chunqi Li unsigned long phys, 6696884af61SArthur Chunqi Li unsigned long guest_addr, 6706884af61SArthur Chunqi Li u64 perm) 6716884af61SArthur Chunqi Li { 6726884af61SArthur Chunqi Li install_ept_entry(pml4, 3, guest_addr, 6736884af61SArthur Chunqi Li (phys & PAGE_MASK) | perm | EPT_LARGE_PAGE, 0); 6746884af61SArthur Chunqi Li } 6756884af61SArthur Chunqi Li 6766884af61SArthur Chunqi Li /* Map a 2M-size page */ 6776884af61SArthur Chunqi Li void install_2m_ept(unsigned long *pml4, 6786884af61SArthur Chunqi Li unsigned long phys, 6796884af61SArthur Chunqi Li unsigned long guest_addr, 6806884af61SArthur Chunqi Li u64 perm) 6816884af61SArthur Chunqi Li { 6826884af61SArthur Chunqi Li install_ept_entry(pml4, 2, guest_addr, 6836884af61SArthur Chunqi Li (phys & PAGE_MASK) | perm | EPT_LARGE_PAGE, 0); 6846884af61SArthur Chunqi Li } 6856884af61SArthur Chunqi Li 6866884af61SArthur Chunqi Li /* setup_ept_range : Setup a range of 1:1 mapped page to EPT paging structure. 6876884af61SArthur Chunqi Li @start : start address of guest page 6886884af61SArthur Chunqi Li @len : length of address to be mapped 6896884af61SArthur Chunqi Li @map_1g : whether 1G page map is used 6906884af61SArthur Chunqi Li @map_2m : whether 2M page map is used 6916884af61SArthur Chunqi Li @perm : permission for every page 6926884af61SArthur Chunqi Li */ 693b947e241SJan Kiszka void setup_ept_range(unsigned long *pml4, unsigned long start, 6946884af61SArthur Chunqi Li unsigned long len, int map_1g, int map_2m, u64 perm) 6956884af61SArthur Chunqi Li { 6966884af61SArthur Chunqi Li u64 phys = start; 6976884af61SArthur Chunqi Li u64 max = (u64)len + (u64)start; 6986884af61SArthur Chunqi Li 6996884af61SArthur Chunqi Li if (map_1g) { 7006884af61SArthur Chunqi Li while (phys + PAGE_SIZE_1G <= max) { 7016884af61SArthur Chunqi Li install_1g_ept(pml4, phys, phys, perm); 7026884af61SArthur Chunqi Li phys += PAGE_SIZE_1G; 7036884af61SArthur Chunqi Li } 7046884af61SArthur Chunqi Li } 7056884af61SArthur Chunqi Li if (map_2m) { 7066884af61SArthur Chunqi Li while (phys + PAGE_SIZE_2M <= max) { 7076884af61SArthur Chunqi Li install_2m_ept(pml4, phys, phys, perm); 7086884af61SArthur Chunqi Li phys += PAGE_SIZE_2M; 7096884af61SArthur Chunqi Li } 7106884af61SArthur Chunqi Li } 7116884af61SArthur Chunqi Li while (phys + PAGE_SIZE <= max) { 7126884af61SArthur Chunqi Li install_ept(pml4, phys, phys, perm); 7136884af61SArthur Chunqi Li phys += PAGE_SIZE; 7146884af61SArthur Chunqi Li } 7156884af61SArthur Chunqi Li } 7166884af61SArthur Chunqi Li 7176884af61SArthur Chunqi Li /* get_ept_pte : Get the PTE of a given level in EPT, 7186884af61SArthur Chunqi Li @level == 1 means get the latest level*/ 7196884af61SArthur Chunqi Li unsigned long get_ept_pte(unsigned long *pml4, 7206884af61SArthur Chunqi Li unsigned long guest_addr, int level) 7216884af61SArthur Chunqi Li { 7226884af61SArthur Chunqi Li int l; 7236884af61SArthur Chunqi Li unsigned long *pt = pml4, pte; 7246884af61SArthur Chunqi Li unsigned offset; 7256884af61SArthur Chunqi Li 7262ca6f1f3SPaolo Bonzini if (level < 1 || level > 3) 7272ca6f1f3SPaolo Bonzini return -1; 7282ca6f1f3SPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 729a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 7306884af61SArthur Chunqi Li pte = pt[offset]; 7316884af61SArthur Chunqi Li if (!(pte & (EPT_PRESENT))) 7326884af61SArthur Chunqi Li return 0; 7336884af61SArthur Chunqi Li if (l == level) 7342ca6f1f3SPaolo Bonzini break; 7356884af61SArthur Chunqi Li if (l < 4 && (pte & EPT_LARGE_PAGE)) 7366884af61SArthur Chunqi Li return pte; 73700b5c590SPeter Feiner pt = (unsigned long *)(pte & EPT_ADDR_MASK); 7386884af61SArthur Chunqi Li } 739a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 7406884af61SArthur Chunqi Li pte = pt[offset]; 7416884af61SArthur Chunqi Li return pte; 7426884af61SArthur Chunqi Li } 7436884af61SArthur Chunqi Li 744521820dbSPaolo Bonzini static void clear_ept_ad_pte(unsigned long *pml4, unsigned long guest_addr) 745521820dbSPaolo Bonzini { 746521820dbSPaolo Bonzini int l; 747521820dbSPaolo Bonzini unsigned long *pt = pml4; 748521820dbSPaolo Bonzini u64 pte; 749521820dbSPaolo Bonzini unsigned offset; 750521820dbSPaolo Bonzini 751521820dbSPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 752521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 753521820dbSPaolo Bonzini pt[offset] &= ~(EPT_ACCESS_FLAG|EPT_DIRTY_FLAG); 754521820dbSPaolo Bonzini pte = pt[offset]; 755521820dbSPaolo Bonzini if (l == 1 || (l < 4 && (pte & EPT_LARGE_PAGE))) 756521820dbSPaolo Bonzini break; 757521820dbSPaolo Bonzini pt = (unsigned long *)(pte & EPT_ADDR_MASK); 758521820dbSPaolo Bonzini } 759521820dbSPaolo Bonzini } 760521820dbSPaolo Bonzini 761521820dbSPaolo Bonzini /* clear_ept_ad : Clear EPT A/D bits for the page table walk and the 762521820dbSPaolo Bonzini final GPA of a guest address. */ 763521820dbSPaolo Bonzini void clear_ept_ad(unsigned long *pml4, u64 guest_cr3, 764521820dbSPaolo Bonzini unsigned long guest_addr) 765521820dbSPaolo Bonzini { 766521820dbSPaolo Bonzini int l; 767521820dbSPaolo Bonzini unsigned long *pt = (unsigned long *)guest_cr3, gpa; 768521820dbSPaolo Bonzini u64 pte, offset_in_page; 769521820dbSPaolo Bonzini unsigned offset; 770521820dbSPaolo Bonzini 771521820dbSPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 772521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 773521820dbSPaolo Bonzini 774521820dbSPaolo Bonzini clear_ept_ad_pte(pml4, (u64) &pt[offset]); 775521820dbSPaolo Bonzini pte = pt[offset]; 776521820dbSPaolo Bonzini if (l == 1 || (l < 4 && (pte & PT_PAGE_SIZE_MASK))) 777521820dbSPaolo Bonzini break; 778521820dbSPaolo Bonzini if (!(pte & PT_PRESENT_MASK)) 779521820dbSPaolo Bonzini return; 780521820dbSPaolo Bonzini pt = (unsigned long *)(pte & PT_ADDR_MASK); 781521820dbSPaolo Bonzini } 782521820dbSPaolo Bonzini 783521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 784521820dbSPaolo Bonzini offset_in_page = guest_addr & ((1 << EPT_LEVEL_SHIFT(l)) - 1); 785521820dbSPaolo Bonzini gpa = (pt[offset] & PT_ADDR_MASK) | (guest_addr & offset_in_page); 786521820dbSPaolo Bonzini clear_ept_ad_pte(pml4, gpa); 787521820dbSPaolo Bonzini } 788521820dbSPaolo Bonzini 789521820dbSPaolo Bonzini /* check_ept_ad : Check the content of EPT A/D bits for the page table 790521820dbSPaolo Bonzini walk and the final GPA of a guest address. */ 791521820dbSPaolo Bonzini void check_ept_ad(unsigned long *pml4, u64 guest_cr3, 792521820dbSPaolo Bonzini unsigned long guest_addr, int expected_gpa_ad, 793521820dbSPaolo Bonzini int expected_pt_ad) 794521820dbSPaolo Bonzini { 795521820dbSPaolo Bonzini int l; 796521820dbSPaolo Bonzini unsigned long *pt = (unsigned long *)guest_cr3, gpa; 797521820dbSPaolo Bonzini u64 ept_pte, pte, offset_in_page; 798521820dbSPaolo Bonzini unsigned offset; 799521820dbSPaolo Bonzini bool bad_pt_ad = false; 800521820dbSPaolo Bonzini 801521820dbSPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 802521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 803521820dbSPaolo Bonzini 804521820dbSPaolo Bonzini ept_pte = get_ept_pte(pml4, (u64) &pt[offset], 1); 805521820dbSPaolo Bonzini if (ept_pte == 0) 806521820dbSPaolo Bonzini return; 807521820dbSPaolo Bonzini 808521820dbSPaolo Bonzini if (!bad_pt_ad) { 809521820dbSPaolo Bonzini bad_pt_ad |= (ept_pte & (EPT_ACCESS_FLAG|EPT_DIRTY_FLAG)) != expected_pt_ad; 810521820dbSPaolo Bonzini if (bad_pt_ad) 811521820dbSPaolo Bonzini report("EPT - guest level %d page table A=%d/D=%d", 812521820dbSPaolo Bonzini false, l, 813521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_ACCESS_FLAG), 814521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_DIRTY_FLAG)); 815521820dbSPaolo Bonzini } 816521820dbSPaolo Bonzini 817521820dbSPaolo Bonzini pte = pt[offset]; 818521820dbSPaolo Bonzini if (l == 1 || (l < 4 && (pte & PT_PAGE_SIZE_MASK))) 819521820dbSPaolo Bonzini break; 820521820dbSPaolo Bonzini if (!(pte & PT_PRESENT_MASK)) 821521820dbSPaolo Bonzini return; 822521820dbSPaolo Bonzini pt = (unsigned long *)(pte & PT_ADDR_MASK); 823521820dbSPaolo Bonzini } 824521820dbSPaolo Bonzini 825521820dbSPaolo Bonzini if (!bad_pt_ad) 826521820dbSPaolo Bonzini report("EPT - guest page table structures A=%d/D=%d", 827521820dbSPaolo Bonzini true, 828521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_ACCESS_FLAG), 829521820dbSPaolo Bonzini !!(expected_pt_ad & EPT_DIRTY_FLAG)); 830521820dbSPaolo Bonzini 831521820dbSPaolo Bonzini offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 832521820dbSPaolo Bonzini offset_in_page = guest_addr & ((1 << EPT_LEVEL_SHIFT(l)) - 1); 833521820dbSPaolo Bonzini gpa = (pt[offset] & PT_ADDR_MASK) | (guest_addr & offset_in_page); 834521820dbSPaolo Bonzini 835521820dbSPaolo Bonzini ept_pte = get_ept_pte(pml4, gpa, 1); 836521820dbSPaolo Bonzini report("EPT - guest physical address A=%d/D=%d", 837521820dbSPaolo Bonzini (ept_pte & (EPT_ACCESS_FLAG|EPT_DIRTY_FLAG)) == expected_gpa_ad, 838521820dbSPaolo Bonzini !!(expected_gpa_ad & EPT_ACCESS_FLAG), 839521820dbSPaolo Bonzini !!(expected_gpa_ad & EPT_DIRTY_FLAG)); 840521820dbSPaolo Bonzini } 841521820dbSPaolo Bonzini 842521820dbSPaolo Bonzini 8432f888fccSBandan Das void ept_sync(int type, u64 eptp) 8442f888fccSBandan Das { 8452f888fccSBandan Das switch (type) { 8462f888fccSBandan Das case INVEPT_SINGLE: 8472f888fccSBandan Das if (ept_vpid.val & EPT_CAP_INVEPT_SINGLE) { 8482f888fccSBandan Das invept(INVEPT_SINGLE, eptp); 8492f888fccSBandan Das break; 8502f888fccSBandan Das } 8512f888fccSBandan Das /* else fall through */ 8522f888fccSBandan Das case INVEPT_GLOBAL: 8532f888fccSBandan Das if (ept_vpid.val & EPT_CAP_INVEPT_ALL) { 8542f888fccSBandan Das invept(INVEPT_GLOBAL, eptp); 8552f888fccSBandan Das break; 8562f888fccSBandan Das } 8572f888fccSBandan Das /* else fall through */ 8582f888fccSBandan Das default: 8592f888fccSBandan Das printf("WARNING: invept is not supported!\n"); 8602f888fccSBandan Das } 8612f888fccSBandan Das } 8622f888fccSBandan Das 8636884af61SArthur Chunqi Li int set_ept_pte(unsigned long *pml4, unsigned long guest_addr, 8646884af61SArthur Chunqi Li int level, u64 pte_val) 8656884af61SArthur Chunqi Li { 8666884af61SArthur Chunqi Li int l; 8676884af61SArthur Chunqi Li unsigned long *pt = pml4; 8686884af61SArthur Chunqi Li unsigned offset; 8696884af61SArthur Chunqi Li 8706884af61SArthur Chunqi Li if (level < 1 || level > 3) 8716884af61SArthur Chunqi Li return -1; 8722ca6f1f3SPaolo Bonzini for (l = EPT_PAGE_LEVEL; ; --l) { 873a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 8742ca6f1f3SPaolo Bonzini if (l == level) 8752ca6f1f3SPaolo Bonzini break; 8766884af61SArthur Chunqi Li if (!(pt[offset] & (EPT_PRESENT))) 8776884af61SArthur Chunqi Li return -1; 87800b5c590SPeter Feiner pt = (unsigned long *)(pt[offset] & EPT_ADDR_MASK); 8796884af61SArthur Chunqi Li } 880a969e087SPeter Feiner offset = (guest_addr >> EPT_LEVEL_SHIFT(l)) & EPT_PGDIR_MASK; 8816884af61SArthur Chunqi Li pt[offset] = pte_val; 8826884af61SArthur Chunqi Li return 0; 8836884af61SArthur Chunqi Li } 8846884af61SArthur Chunqi Li 885b093c6ceSWanpeng Li void vpid_sync(int type, u16 vpid) 886b093c6ceSWanpeng Li { 887b093c6ceSWanpeng Li switch(type) { 888b093c6ceSWanpeng Li case INVVPID_SINGLE: 889b093c6ceSWanpeng Li if (ept_vpid.val & VPID_CAP_INVVPID_SINGLE) { 890b093c6ceSWanpeng Li invvpid(INVVPID_SINGLE, vpid, 0); 891b093c6ceSWanpeng Li break; 892b093c6ceSWanpeng Li } 893b093c6ceSWanpeng Li case INVVPID_ALL: 894b093c6ceSWanpeng Li if (ept_vpid.val & VPID_CAP_INVVPID_ALL) { 895b093c6ceSWanpeng Li invvpid(INVVPID_ALL, vpid, 0); 896b093c6ceSWanpeng Li break; 897b093c6ceSWanpeng Li } 898b093c6ceSWanpeng Li default: 899b093c6ceSWanpeng Li printf("WARNING: invvpid is not supported\n"); 900b093c6ceSWanpeng Li } 901b093c6ceSWanpeng Li } 9026884af61SArthur Chunqi Li 9039d7eaa29SArthur Chunqi Li static void init_vmcs_ctrl(void) 9049d7eaa29SArthur Chunqi Li { 9059d7eaa29SArthur Chunqi Li /* 26.2 CHECKS ON VMX CONTROLS AND HOST-STATE AREA */ 9069d7eaa29SArthur Chunqi Li /* 26.2.1.1 */ 9079d7eaa29SArthur Chunqi Li vmcs_write(PIN_CONTROLS, ctrl_pin); 9089d7eaa29SArthur Chunqi Li /* Disable VMEXIT of IO instruction */ 9099d7eaa29SArthur Chunqi Li vmcs_write(CPU_EXEC_CTRL0, ctrl_cpu[0]); 9109d7eaa29SArthur Chunqi Li if (ctrl_cpu_rev[0].set & CPU_SECONDARY) { 9116884af61SArthur Chunqi Li ctrl_cpu[1] = (ctrl_cpu[1] | ctrl_cpu_rev[1].set) & 9126884af61SArthur Chunqi Li ctrl_cpu_rev[1].clr; 9139d7eaa29SArthur Chunqi Li vmcs_write(CPU_EXEC_CTRL1, ctrl_cpu[1]); 9149d7eaa29SArthur Chunqi Li } 9159d7eaa29SArthur Chunqi Li vmcs_write(CR3_TARGET_COUNT, 0); 9169d7eaa29SArthur Chunqi Li vmcs_write(VPID, ++vpid_cnt); 9179d7eaa29SArthur Chunqi Li } 9189d7eaa29SArthur Chunqi Li 9199d7eaa29SArthur Chunqi Li static void init_vmcs_host(void) 9209d7eaa29SArthur Chunqi Li { 9219d7eaa29SArthur Chunqi Li /* 26.2 CHECKS ON VMX CONTROLS AND HOST-STATE AREA */ 9229d7eaa29SArthur Chunqi Li /* 26.2.1.2 */ 9239d7eaa29SArthur Chunqi Li vmcs_write(HOST_EFER, rdmsr(MSR_EFER)); 9249d7eaa29SArthur Chunqi Li 9259d7eaa29SArthur Chunqi Li /* 26.2.1.3 */ 9269d7eaa29SArthur Chunqi Li vmcs_write(ENT_CONTROLS, ctrl_enter); 9279d7eaa29SArthur Chunqi Li vmcs_write(EXI_CONTROLS, ctrl_exit); 9289d7eaa29SArthur Chunqi Li 9299d7eaa29SArthur Chunqi Li /* 26.2.2 */ 9309d7eaa29SArthur Chunqi Li vmcs_write(HOST_CR0, read_cr0()); 9319d7eaa29SArthur Chunqi Li vmcs_write(HOST_CR3, read_cr3()); 9329d7eaa29SArthur Chunqi Li vmcs_write(HOST_CR4, read_cr4()); 9339d7eaa29SArthur Chunqi Li vmcs_write(HOST_SYSENTER_EIP, (u64)(&entry_sysenter)); 93469d8fe0eSPaolo Bonzini vmcs_write(HOST_SYSENTER_CS, KERNEL_CS); 9359d7eaa29SArthur Chunqi Li 9369d7eaa29SArthur Chunqi Li /* 26.2.3 */ 93769d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_CS, KERNEL_CS); 93869d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_SS, KERNEL_DS); 93969d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_DS, KERNEL_DS); 94069d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_ES, KERNEL_DS); 94169d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_FS, KERNEL_DS); 94269d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_GS, KERNEL_DS); 94369d8fe0eSPaolo Bonzini vmcs_write(HOST_SEL_TR, TSS_MAIN); 944337166aaSJan Kiszka vmcs_write(HOST_BASE_TR, tss_descr.base); 945337166aaSJan Kiszka vmcs_write(HOST_BASE_GDTR, gdt64_desc.base); 946337166aaSJan Kiszka vmcs_write(HOST_BASE_IDTR, idt_descr.base); 9479d7eaa29SArthur Chunqi Li vmcs_write(HOST_BASE_FS, 0); 9489d7eaa29SArthur Chunqi Li vmcs_write(HOST_BASE_GS, 0); 9499d7eaa29SArthur Chunqi Li 9509d7eaa29SArthur Chunqi Li /* Set other vmcs area */ 9519d7eaa29SArthur Chunqi Li vmcs_write(PF_ERROR_MASK, 0); 9529d7eaa29SArthur Chunqi Li vmcs_write(PF_ERROR_MATCH, 0); 9539d7eaa29SArthur Chunqi Li vmcs_write(VMCS_LINK_PTR, ~0ul); 9549d7eaa29SArthur Chunqi Li vmcs_write(VMCS_LINK_PTR_HI, ~0ul); 9559d7eaa29SArthur Chunqi Li vmcs_write(HOST_RIP, (u64)(&vmx_return)); 9569d7eaa29SArthur Chunqi Li } 9579d7eaa29SArthur Chunqi Li 9589d7eaa29SArthur Chunqi Li static void init_vmcs_guest(void) 9599d7eaa29SArthur Chunqi Li { 9609d7eaa29SArthur Chunqi Li /* 26.3 CHECKING AND LOADING GUEST STATE */ 9619d7eaa29SArthur Chunqi Li ulong guest_cr0, guest_cr4, guest_cr3; 9629d7eaa29SArthur Chunqi Li /* 26.3.1.1 */ 9639d7eaa29SArthur Chunqi Li guest_cr0 = read_cr0(); 9649d7eaa29SArthur Chunqi Li guest_cr4 = read_cr4(); 9659d7eaa29SArthur Chunqi Li guest_cr3 = read_cr3(); 9669d7eaa29SArthur Chunqi Li if (ctrl_enter & ENT_GUEST_64) { 9679d7eaa29SArthur Chunqi Li guest_cr0 |= X86_CR0_PG; 9689d7eaa29SArthur Chunqi Li guest_cr4 |= X86_CR4_PAE; 9699d7eaa29SArthur Chunqi Li } 9709d7eaa29SArthur Chunqi Li if ((ctrl_enter & ENT_GUEST_64) == 0) 9719d7eaa29SArthur Chunqi Li guest_cr4 &= (~X86_CR4_PCIDE); 9729d7eaa29SArthur Chunqi Li if (guest_cr0 & X86_CR0_PG) 9739d7eaa29SArthur Chunqi Li guest_cr0 |= X86_CR0_PE; 9749d7eaa29SArthur Chunqi Li vmcs_write(GUEST_CR0, guest_cr0); 9759d7eaa29SArthur Chunqi Li vmcs_write(GUEST_CR3, guest_cr3); 9769d7eaa29SArthur Chunqi Li vmcs_write(GUEST_CR4, guest_cr4); 97769d8fe0eSPaolo Bonzini vmcs_write(GUEST_SYSENTER_CS, KERNEL_CS); 9789d7eaa29SArthur Chunqi Li vmcs_write(GUEST_SYSENTER_ESP, 9799d7eaa29SArthur Chunqi Li (u64)(guest_syscall_stack + PAGE_SIZE - 1)); 9809d7eaa29SArthur Chunqi Li vmcs_write(GUEST_SYSENTER_EIP, (u64)(&entry_sysenter)); 9819d7eaa29SArthur Chunqi Li vmcs_write(GUEST_DR7, 0); 9829d7eaa29SArthur Chunqi Li vmcs_write(GUEST_EFER, rdmsr(MSR_EFER)); 9839d7eaa29SArthur Chunqi Li 9849d7eaa29SArthur Chunqi Li /* 26.3.1.2 */ 98569d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_CS, KERNEL_CS); 98669d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_SS, KERNEL_DS); 98769d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_DS, KERNEL_DS); 98869d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_ES, KERNEL_DS); 98969d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_FS, KERNEL_DS); 99069d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_GS, KERNEL_DS); 99169d8fe0eSPaolo Bonzini vmcs_write(GUEST_SEL_TR, TSS_MAIN); 9929d7eaa29SArthur Chunqi Li vmcs_write(GUEST_SEL_LDTR, 0); 9939d7eaa29SArthur Chunqi Li 9949d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_CS, 0); 9959d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_ES, 0); 9969d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_SS, 0); 9979d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_DS, 0); 9989d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_FS, 0); 9999d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_GS, 0); 1000337166aaSJan Kiszka vmcs_write(GUEST_BASE_TR, tss_descr.base); 10019d7eaa29SArthur Chunqi Li vmcs_write(GUEST_BASE_LDTR, 0); 10029d7eaa29SArthur Chunqi Li 10039d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_CS, 0xFFFFFFFF); 10049d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_DS, 0xFFFFFFFF); 10059d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_ES, 0xFFFFFFFF); 10069d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_SS, 0xFFFFFFFF); 10079d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_FS, 0xFFFFFFFF); 10089d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_GS, 0xFFFFFFFF); 10099d7eaa29SArthur Chunqi Li vmcs_write(GUEST_LIMIT_LDTR, 0xffff); 1010337166aaSJan Kiszka vmcs_write(GUEST_LIMIT_TR, tss_descr.limit); 10119d7eaa29SArthur Chunqi Li 10129d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_CS, 0xa09b); 10139d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_DS, 0xc093); 10149d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_ES, 0xc093); 10159d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_FS, 0xc093); 10169d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_GS, 0xc093); 10179d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_SS, 0xc093); 10189d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_LDTR, 0x82); 10199d7eaa29SArthur Chunqi Li vmcs_write(GUEST_AR_TR, 0x8b); 10209d7eaa29SArthur Chunqi Li 10219d7eaa29SArthur Chunqi Li /* 26.3.1.3 */ 1022337166aaSJan Kiszka vmcs_write(GUEST_BASE_GDTR, gdt64_desc.base); 1023337166aaSJan Kiszka vmcs_write(GUEST_BASE_IDTR, idt_descr.base); 1024337166aaSJan Kiszka vmcs_write(GUEST_LIMIT_GDTR, gdt64_desc.limit); 1025337166aaSJan Kiszka vmcs_write(GUEST_LIMIT_IDTR, idt_descr.limit); 10269d7eaa29SArthur Chunqi Li 10279d7eaa29SArthur Chunqi Li /* 26.3.1.4 */ 10289d7eaa29SArthur Chunqi Li vmcs_write(GUEST_RIP, (u64)(&guest_entry)); 10299d7eaa29SArthur Chunqi Li vmcs_write(GUEST_RSP, (u64)(guest_stack + PAGE_SIZE - 1)); 10309d7eaa29SArthur Chunqi Li vmcs_write(GUEST_RFLAGS, 0x2); 10319d7eaa29SArthur Chunqi Li 10329d7eaa29SArthur Chunqi Li /* 26.3.1.5 */ 103317ba0dd0SJan Kiszka vmcs_write(GUEST_ACTV_STATE, ACTV_ACTIVE); 10349d7eaa29SArthur Chunqi Li vmcs_write(GUEST_INTR_STATE, 0); 10359d7eaa29SArthur Chunqi Li } 10369d7eaa29SArthur Chunqi Li 10379d7eaa29SArthur Chunqi Li static int init_vmcs(struct vmcs **vmcs) 10389d7eaa29SArthur Chunqi Li { 10399d7eaa29SArthur Chunqi Li *vmcs = alloc_page(); 10409d7eaa29SArthur Chunqi Li memset(*vmcs, 0, PAGE_SIZE); 10419d7eaa29SArthur Chunqi Li (*vmcs)->revision_id = basic.revision; 10429d7eaa29SArthur Chunqi Li /* vmclear first to init vmcs */ 10439d7eaa29SArthur Chunqi Li if (vmcs_clear(*vmcs)) { 10449d7eaa29SArthur Chunqi Li printf("%s : vmcs_clear error\n", __func__); 10459d7eaa29SArthur Chunqi Li return 1; 10469d7eaa29SArthur Chunqi Li } 10479d7eaa29SArthur Chunqi Li 10489d7eaa29SArthur Chunqi Li if (make_vmcs_current(*vmcs)) { 10499d7eaa29SArthur Chunqi Li printf("%s : make_vmcs_current error\n", __func__); 10509d7eaa29SArthur Chunqi Li return 1; 10519d7eaa29SArthur Chunqi Li } 10529d7eaa29SArthur Chunqi Li 10539d7eaa29SArthur Chunqi Li /* All settings to pin/exit/enter/cpu 10549d7eaa29SArthur Chunqi Li control fields should be placed here */ 10559d7eaa29SArthur Chunqi Li ctrl_pin |= PIN_EXTINT | PIN_NMI | PIN_VIRT_NMI; 10569d7eaa29SArthur Chunqi Li ctrl_exit = EXI_LOAD_EFER | EXI_HOST_64; 10579d7eaa29SArthur Chunqi Li ctrl_enter = (ENT_LOAD_EFER | ENT_GUEST_64); 10589d7eaa29SArthur Chunqi Li /* DIsable IO instruction VMEXIT now */ 10599d7eaa29SArthur Chunqi Li ctrl_cpu[0] &= (~(CPU_IO | CPU_IO_BITMAP)); 10609d7eaa29SArthur Chunqi Li ctrl_cpu[1] = 0; 10619d7eaa29SArthur Chunqi Li 10629d7eaa29SArthur Chunqi Li ctrl_pin = (ctrl_pin | ctrl_pin_rev.set) & ctrl_pin_rev.clr; 10639d7eaa29SArthur Chunqi Li ctrl_enter = (ctrl_enter | ctrl_enter_rev.set) & ctrl_enter_rev.clr; 10649d7eaa29SArthur Chunqi Li ctrl_exit = (ctrl_exit | ctrl_exit_rev.set) & ctrl_exit_rev.clr; 10659d7eaa29SArthur Chunqi Li ctrl_cpu[0] = (ctrl_cpu[0] | ctrl_cpu_rev[0].set) & ctrl_cpu_rev[0].clr; 10669d7eaa29SArthur Chunqi Li 10679d7eaa29SArthur Chunqi Li init_vmcs_ctrl(); 10689d7eaa29SArthur Chunqi Li init_vmcs_host(); 10699d7eaa29SArthur Chunqi Li init_vmcs_guest(); 10709d7eaa29SArthur Chunqi Li return 0; 10719d7eaa29SArthur Chunqi Li } 10729d7eaa29SArthur Chunqi Li 10739d7eaa29SArthur Chunqi Li static void init_vmx(void) 10749d7eaa29SArthur Chunqi Li { 10753ee34093SArthur Chunqi Li ulong fix_cr0_set, fix_cr0_clr; 10763ee34093SArthur Chunqi Li ulong fix_cr4_set, fix_cr4_clr; 10773ee34093SArthur Chunqi Li 10789d7eaa29SArthur Chunqi Li vmxon_region = alloc_page(); 10799d7eaa29SArthur Chunqi Li memset(vmxon_region, 0, PAGE_SIZE); 10809d7eaa29SArthur Chunqi Li 10819d7eaa29SArthur Chunqi Li fix_cr0_set = rdmsr(MSR_IA32_VMX_CR0_FIXED0); 10829d7eaa29SArthur Chunqi Li fix_cr0_clr = rdmsr(MSR_IA32_VMX_CR0_FIXED1); 10839d7eaa29SArthur Chunqi Li fix_cr4_set = rdmsr(MSR_IA32_VMX_CR4_FIXED0); 10849d7eaa29SArthur Chunqi Li fix_cr4_clr = rdmsr(MSR_IA32_VMX_CR4_FIXED1); 10859d7eaa29SArthur Chunqi Li basic.val = rdmsr(MSR_IA32_VMX_BASIC); 10869d7eaa29SArthur Chunqi Li ctrl_pin_rev.val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_PIN 10879d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_PINBASED_CTLS); 10889d7eaa29SArthur Chunqi Li ctrl_exit_rev.val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_EXIT 10899d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_EXIT_CTLS); 10909d7eaa29SArthur Chunqi Li ctrl_enter_rev.val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_ENTRY 10919d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_ENTRY_CTLS); 10929d7eaa29SArthur Chunqi Li ctrl_cpu_rev[0].val = rdmsr(basic.ctrl ? MSR_IA32_VMX_TRUE_PROC 10939d7eaa29SArthur Chunqi Li : MSR_IA32_VMX_PROCBASED_CTLS); 10946884af61SArthur Chunqi Li if ((ctrl_cpu_rev[0].clr & CPU_SECONDARY) != 0) 10959d7eaa29SArthur Chunqi Li ctrl_cpu_rev[1].val = rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2); 10966884af61SArthur Chunqi Li else 10976884af61SArthur Chunqi Li ctrl_cpu_rev[1].val = 0; 10986884af61SArthur Chunqi Li if ((ctrl_cpu_rev[1].clr & (CPU_EPT | CPU_VPID)) != 0) 10999d7eaa29SArthur Chunqi Li ept_vpid.val = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP); 11006884af61SArthur Chunqi Li else 11016884af61SArthur Chunqi Li ept_vpid.val = 0; 11029d7eaa29SArthur Chunqi Li 11039d7eaa29SArthur Chunqi Li write_cr0((read_cr0() & fix_cr0_clr) | fix_cr0_set); 11049d7eaa29SArthur Chunqi Li write_cr4((read_cr4() & fix_cr4_clr) | fix_cr4_set | X86_CR4_VMXE); 11059d7eaa29SArthur Chunqi Li 11069d7eaa29SArthur Chunqi Li *vmxon_region = basic.revision; 11079d7eaa29SArthur Chunqi Li 11089d7eaa29SArthur Chunqi Li guest_stack = alloc_page(); 11099d7eaa29SArthur Chunqi Li memset(guest_stack, 0, PAGE_SIZE); 11109d7eaa29SArthur Chunqi Li guest_syscall_stack = alloc_page(); 11119d7eaa29SArthur Chunqi Li memset(guest_syscall_stack, 0, PAGE_SIZE); 11129d7eaa29SArthur Chunqi Li } 11139d7eaa29SArthur Chunqi Li 1114e3f363c4SJan Kiszka static void do_vmxon_off(void *data) 11159d7eaa29SArthur Chunqi Li { 11163b127446SJan Kiszka vmx_on(); 11173b127446SJan Kiszka vmx_off(); 111803f37ef2SPaolo Bonzini } 11193b127446SJan Kiszka 1120e3f363c4SJan Kiszka static void do_write_feature_control(void *data) 11213b127446SJan Kiszka { 11223b127446SJan Kiszka wrmsr(MSR_IA32_FEATURE_CONTROL, 0); 112303f37ef2SPaolo Bonzini } 11243b127446SJan Kiszka 11253b127446SJan Kiszka static int test_vmx_feature_control(void) 11263b127446SJan Kiszka { 11273b127446SJan Kiszka u64 ia32_feature_control; 11283b127446SJan Kiszka bool vmx_enabled; 11293b127446SJan Kiszka 11303b127446SJan Kiszka ia32_feature_control = rdmsr(MSR_IA32_FEATURE_CONTROL); 11313b127446SJan Kiszka vmx_enabled = ((ia32_feature_control & 0x5) == 0x5); 11323b127446SJan Kiszka if ((ia32_feature_control & 0x5) == 0x5) { 11333b127446SJan Kiszka printf("VMX enabled and locked by BIOS\n"); 11343b127446SJan Kiszka return 0; 11353b127446SJan Kiszka } else if (ia32_feature_control & 0x1) { 11363b127446SJan Kiszka printf("ERROR: VMX locked out by BIOS!?\n"); 11373b127446SJan Kiszka return 1; 11383b127446SJan Kiszka } 11393b127446SJan Kiszka 11403b127446SJan Kiszka wrmsr(MSR_IA32_FEATURE_CONTROL, 0); 11413b127446SJan Kiszka report("test vmxon with FEATURE_CONTROL cleared", 1142e3f363c4SJan Kiszka test_for_exception(GP_VECTOR, &do_vmxon_off, NULL)); 11433b127446SJan Kiszka 11443b127446SJan Kiszka wrmsr(MSR_IA32_FEATURE_CONTROL, 0x4); 11453b127446SJan Kiszka report("test vmxon without FEATURE_CONTROL lock", 1146e3f363c4SJan Kiszka test_for_exception(GP_VECTOR, &do_vmxon_off, NULL)); 11473b127446SJan Kiszka 11483b127446SJan Kiszka wrmsr(MSR_IA32_FEATURE_CONTROL, 0x5); 11493b127446SJan Kiszka vmx_enabled = ((rdmsr(MSR_IA32_FEATURE_CONTROL) & 0x5) == 0x5); 11503b127446SJan Kiszka report("test enable VMX in FEATURE_CONTROL", vmx_enabled); 11513b127446SJan Kiszka 11523b127446SJan Kiszka report("test FEATURE_CONTROL lock bit", 1153e3f363c4SJan Kiszka test_for_exception(GP_VECTOR, &do_write_feature_control, NULL)); 11543b127446SJan Kiszka 11553b127446SJan Kiszka return !vmx_enabled; 11569d7eaa29SArthur Chunqi Li } 11579d7eaa29SArthur Chunqi Li 11589d7eaa29SArthur Chunqi Li static int test_vmxon(void) 11599d7eaa29SArthur Chunqi Li { 1160ce21d809SBandan Das int ret, ret1; 1161ce21d809SBandan Das u64 *tmp_region = vmxon_region; 1162e2cf1c9dSEduardo Habkost int width = cpuid_maxphyaddr(); 11639d7eaa29SArthur Chunqi Li 1164ce21d809SBandan Das /* Unaligned page access */ 1165ce21d809SBandan Das vmxon_region = (u64 *)((intptr_t)vmxon_region + 1); 1166ce21d809SBandan Das ret1 = vmx_on(); 1167ce21d809SBandan Das report("test vmxon with unaligned vmxon region", ret1); 1168ce21d809SBandan Das if (!ret1) { 1169ce21d809SBandan Das ret = 1; 1170ce21d809SBandan Das goto out; 1171ce21d809SBandan Das } 1172ce21d809SBandan Das 1173ce21d809SBandan Das /* gpa bits beyond physical address width are set*/ 1174ce21d809SBandan Das vmxon_region = (u64 *)((intptr_t)tmp_region | ((u64)1 << (width+1))); 1175ce21d809SBandan Das ret1 = vmx_on(); 1176ce21d809SBandan Das report("test vmxon with bits set beyond physical address width", ret1); 1177ce21d809SBandan Das if (!ret1) { 1178ce21d809SBandan Das ret = 1; 1179ce21d809SBandan Das goto out; 1180ce21d809SBandan Das } 1181ce21d809SBandan Das 1182ce21d809SBandan Das /* invalid revision indentifier */ 1183ce21d809SBandan Das vmxon_region = tmp_region; 1184ce21d809SBandan Das *vmxon_region = 0xba9da9; 1185ce21d809SBandan Das ret1 = vmx_on(); 1186ce21d809SBandan Das report("test vmxon with invalid revision identifier", ret1); 1187ce21d809SBandan Das if (!ret1) { 1188ce21d809SBandan Das ret = 1; 1189ce21d809SBandan Das goto out; 1190ce21d809SBandan Das } 1191ce21d809SBandan Das 1192ce21d809SBandan Das /* and finally a valid region */ 1193ce21d809SBandan Das *vmxon_region = basic.revision; 11949d7eaa29SArthur Chunqi Li ret = vmx_on(); 1195ce21d809SBandan Das report("test vmxon with valid vmxon region", !ret); 1196ce21d809SBandan Das 1197ce21d809SBandan Das out: 11989d7eaa29SArthur Chunqi Li return ret; 11999d7eaa29SArthur Chunqi Li } 12009d7eaa29SArthur Chunqi Li 12019d7eaa29SArthur Chunqi Li static void test_vmptrld(void) 12029d7eaa29SArthur Chunqi Li { 1203daeec979SBandan Das struct vmcs *vmcs, *tmp_root; 1204e2cf1c9dSEduardo Habkost int width = cpuid_maxphyaddr(); 12059d7eaa29SArthur Chunqi Li 12069d7eaa29SArthur Chunqi Li vmcs = alloc_page(); 12079d7eaa29SArthur Chunqi Li vmcs->revision_id = basic.revision; 1208daeec979SBandan Das 1209daeec979SBandan Das /* Unaligned page access */ 1210daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs + 1); 1211daeec979SBandan Das report("test vmptrld with unaligned vmcs", 12129c305952SPaolo Bonzini make_vmcs_current(tmp_root) == 1); 1213daeec979SBandan Das 1214daeec979SBandan Das /* gpa bits beyond physical address width are set*/ 1215daeec979SBandan Das tmp_root = (struct vmcs *)((intptr_t)vmcs | 1216daeec979SBandan Das ((u64)1 << (width+1))); 1217daeec979SBandan Das report("test vmptrld with vmcs address bits set beyond physical address width", 12189c305952SPaolo Bonzini make_vmcs_current(tmp_root) == 1); 1219daeec979SBandan Das 1220daeec979SBandan Das /* Pass VMXON region */ 1221799a84f8SGanShun make_vmcs_current(vmcs); 1222daeec979SBandan Das tmp_root = (struct vmcs *)vmxon_region; 1223daeec979SBandan Das report("test vmptrld with vmxon region", 12249c305952SPaolo Bonzini make_vmcs_current(tmp_root) == 1); 1225799a84f8SGanShun report("test vmptrld with vmxon region vm-instruction error", 1226799a84f8SGanShun vmcs_read(VMX_INST_ERROR) == VMXERR_VMPTRLD_VMXON_POINTER); 1227daeec979SBandan Das 1228daeec979SBandan Das report("test vmptrld with valid vmcs region", make_vmcs_current(vmcs) == 0); 12299d7eaa29SArthur Chunqi Li } 12309d7eaa29SArthur Chunqi Li 12319d7eaa29SArthur Chunqi Li static void test_vmptrst(void) 12329d7eaa29SArthur Chunqi Li { 12339d7eaa29SArthur Chunqi Li int ret; 12349d7eaa29SArthur Chunqi Li struct vmcs *vmcs1, *vmcs2; 12359d7eaa29SArthur Chunqi Li 12369d7eaa29SArthur Chunqi Li vmcs1 = alloc_page(); 12379d7eaa29SArthur Chunqi Li memset(vmcs1, 0, PAGE_SIZE); 12389d7eaa29SArthur Chunqi Li init_vmcs(&vmcs1); 12399d7eaa29SArthur Chunqi Li ret = vmcs_save(&vmcs2); 12409d7eaa29SArthur Chunqi Li report("test vmptrst", (!ret) && (vmcs1 == vmcs2)); 12419d7eaa29SArthur Chunqi Li } 12429d7eaa29SArthur Chunqi Li 124369c8d31cSJan Kiszka struct vmx_ctl_msr { 124469c8d31cSJan Kiszka const char *name; 124569c8d31cSJan Kiszka u32 index, true_index; 124669c8d31cSJan Kiszka u32 default1; 124769c8d31cSJan Kiszka } vmx_ctl_msr[] = { 124869c8d31cSJan Kiszka { "MSR_IA32_VMX_PINBASED_CTLS", MSR_IA32_VMX_PINBASED_CTLS, 124969c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_PIN, 0x16 }, 125069c8d31cSJan Kiszka { "MSR_IA32_VMX_PROCBASED_CTLS", MSR_IA32_VMX_PROCBASED_CTLS, 125169c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_PROC, 0x401e172 }, 125269c8d31cSJan Kiszka { "MSR_IA32_VMX_PROCBASED_CTLS2", MSR_IA32_VMX_PROCBASED_CTLS2, 125369c8d31cSJan Kiszka MSR_IA32_VMX_PROCBASED_CTLS2, 0 }, 125469c8d31cSJan Kiszka { "MSR_IA32_VMX_EXIT_CTLS", MSR_IA32_VMX_EXIT_CTLS, 125569c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_EXIT, 0x36dff }, 125669c8d31cSJan Kiszka { "MSR_IA32_VMX_ENTRY_CTLS", MSR_IA32_VMX_ENTRY_CTLS, 125769c8d31cSJan Kiszka MSR_IA32_VMX_TRUE_ENTRY, 0x11ff }, 125869c8d31cSJan Kiszka }; 125969c8d31cSJan Kiszka 126069c8d31cSJan Kiszka static void test_vmx_caps(void) 126169c8d31cSJan Kiszka { 126269c8d31cSJan Kiszka u64 val, default1, fixed0, fixed1; 126369c8d31cSJan Kiszka union vmx_ctrl_msr ctrl, true_ctrl; 126469c8d31cSJan Kiszka unsigned int n; 126569c8d31cSJan Kiszka bool ok; 126669c8d31cSJan Kiszka 126769c8d31cSJan Kiszka printf("\nTest suite: VMX capability reporting\n"); 126869c8d31cSJan Kiszka 126969c8d31cSJan Kiszka report("MSR_IA32_VMX_BASIC", 127069c8d31cSJan Kiszka (basic.revision & (1ul << 31)) == 0 && 127169c8d31cSJan Kiszka basic.size > 0 && basic.size <= 4096 && 127269c8d31cSJan Kiszka (basic.type == 0 || basic.type == 6) && 127369c8d31cSJan Kiszka basic.reserved1 == 0 && basic.reserved2 == 0); 127469c8d31cSJan Kiszka 127569c8d31cSJan Kiszka val = rdmsr(MSR_IA32_VMX_MISC); 127669c8d31cSJan Kiszka report("MSR_IA32_VMX_MISC", 127769c8d31cSJan Kiszka (!(ctrl_cpu_rev[1].clr & CPU_URG) || val & (1ul << 5)) && 127869c8d31cSJan Kiszka ((val >> 16) & 0x1ff) <= 256 && 127969c8d31cSJan Kiszka (val & 0xc0007e00) == 0); 128069c8d31cSJan Kiszka 128169c8d31cSJan Kiszka for (n = 0; n < ARRAY_SIZE(vmx_ctl_msr); n++) { 128269c8d31cSJan Kiszka ctrl.val = rdmsr(vmx_ctl_msr[n].index); 128369c8d31cSJan Kiszka default1 = vmx_ctl_msr[n].default1; 128469c8d31cSJan Kiszka ok = (ctrl.set & default1) == default1; 128569c8d31cSJan Kiszka ok = ok && (ctrl.set & ~ctrl.clr) == 0; 128669c8d31cSJan Kiszka if (ok && basic.ctrl) { 128769c8d31cSJan Kiszka true_ctrl.val = rdmsr(vmx_ctl_msr[n].true_index); 128869c8d31cSJan Kiszka ok = ctrl.clr == true_ctrl.clr; 128969c8d31cSJan Kiszka ok = ok && ctrl.set == (true_ctrl.set | default1); 129069c8d31cSJan Kiszka } 129169c8d31cSJan Kiszka report(vmx_ctl_msr[n].name, ok); 129269c8d31cSJan Kiszka } 129369c8d31cSJan Kiszka 129469c8d31cSJan Kiszka fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0); 129569c8d31cSJan Kiszka fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1); 129669c8d31cSJan Kiszka report("MSR_IA32_VMX_IA32_VMX_CR0_FIXED0/1", 129769c8d31cSJan Kiszka ((fixed0 ^ fixed1) & ~fixed1) == 0); 129869c8d31cSJan Kiszka 129969c8d31cSJan Kiszka fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0); 130069c8d31cSJan Kiszka fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1); 130169c8d31cSJan Kiszka report("MSR_IA32_VMX_IA32_VMX_CR4_FIXED0/1", 130269c8d31cSJan Kiszka ((fixed0 ^ fixed1) & ~fixed1) == 0); 130369c8d31cSJan Kiszka 130469c8d31cSJan Kiszka val = rdmsr(MSR_IA32_VMX_VMCS_ENUM); 130569c8d31cSJan Kiszka report("MSR_IA32_VMX_VMCS_ENUM", 130669c8d31cSJan Kiszka (val & 0x3e) >= 0x2a && 130769c8d31cSJan Kiszka (val & 0xfffffffffffffc01Ull) == 0); 130869c8d31cSJan Kiszka 130969c8d31cSJan Kiszka val = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP); 131069c8d31cSJan Kiszka report("MSR_IA32_VMX_EPT_VPID_CAP", 1311625f52abSPaolo Bonzini (val & 0xfffff07ef98cbebeUll) == 0); 131269c8d31cSJan Kiszka } 131369c8d31cSJan Kiszka 13149d7eaa29SArthur Chunqi Li /* This function can only be called in guest */ 13159d7eaa29SArthur Chunqi Li static void __attribute__((__used__)) hypercall(u32 hypercall_no) 13169d7eaa29SArthur Chunqi Li { 13179d7eaa29SArthur Chunqi Li u64 val = 0; 13189d7eaa29SArthur Chunqi Li val = (hypercall_no & HYPERCALL_MASK) | HYPERCALL_BIT; 13199d7eaa29SArthur Chunqi Li hypercall_field = val; 13209d7eaa29SArthur Chunqi Li asm volatile("vmcall\n\t"); 13219d7eaa29SArthur Chunqi Li } 13229d7eaa29SArthur Chunqi Li 13239d7eaa29SArthur Chunqi Li static bool is_hypercall() 13249d7eaa29SArthur Chunqi Li { 13259d7eaa29SArthur Chunqi Li ulong reason, hyper_bit; 13269d7eaa29SArthur Chunqi Li 13279d7eaa29SArthur Chunqi Li reason = vmcs_read(EXI_REASON) & 0xff; 13289d7eaa29SArthur Chunqi Li hyper_bit = hypercall_field & HYPERCALL_BIT; 13299d7eaa29SArthur Chunqi Li if (reason == VMX_VMCALL && hyper_bit) 13309d7eaa29SArthur Chunqi Li return true; 13319d7eaa29SArthur Chunqi Li return false; 13329d7eaa29SArthur Chunqi Li } 13339d7eaa29SArthur Chunqi Li 13349d7eaa29SArthur Chunqi Li static int handle_hypercall() 13359d7eaa29SArthur Chunqi Li { 13369d7eaa29SArthur Chunqi Li ulong hypercall_no; 13379d7eaa29SArthur Chunqi Li 13389d7eaa29SArthur Chunqi Li hypercall_no = hypercall_field & HYPERCALL_MASK; 13399d7eaa29SArthur Chunqi Li hypercall_field = 0; 13409d7eaa29SArthur Chunqi Li switch (hypercall_no) { 13419d7eaa29SArthur Chunqi Li case HYPERCALL_VMEXIT: 13429d7eaa29SArthur Chunqi Li return VMX_TEST_VMEXIT; 13439d7eaa29SArthur Chunqi Li default: 1344b006d7ebSAndrew Jones printf("ERROR : Invalid hypercall number : %ld\n", hypercall_no); 13459d7eaa29SArthur Chunqi Li } 13469d7eaa29SArthur Chunqi Li return VMX_TEST_EXIT; 13479d7eaa29SArthur Chunqi Li } 13489d7eaa29SArthur Chunqi Li 13499d7eaa29SArthur Chunqi Li static int exit_handler() 13509d7eaa29SArthur Chunqi Li { 13519d7eaa29SArthur Chunqi Li int ret; 13529d7eaa29SArthur Chunqi Li 13539d7eaa29SArthur Chunqi Li current->exits++; 13541d9284d0SArthur Chunqi Li regs.rflags = vmcs_read(GUEST_RFLAGS); 13559d7eaa29SArthur Chunqi Li if (is_hypercall()) 13569d7eaa29SArthur Chunqi Li ret = handle_hypercall(); 13579d7eaa29SArthur Chunqi Li else 13589d7eaa29SArthur Chunqi Li ret = current->exit_handler(); 13591d9284d0SArthur Chunqi Li vmcs_write(GUEST_RFLAGS, regs.rflags); 13603b50efe3SPeter Feiner 13619d7eaa29SArthur Chunqi Li return ret; 13629d7eaa29SArthur Chunqi Li } 13633b50efe3SPeter Feiner 13643b50efe3SPeter Feiner /* 13653b50efe3SPeter Feiner * Called if vmlaunch or vmresume fails. 13663b50efe3SPeter Feiner * @early - failure due to "VMX controls and host-state area" (26.2) 13673b50efe3SPeter Feiner * @vmlaunch - was this a vmlaunch or vmresume 13683b50efe3SPeter Feiner * @rflags - host rflags 13693b50efe3SPeter Feiner */ 13703b50efe3SPeter Feiner static int 13713b50efe3SPeter Feiner entry_failure_handler(struct vmentry_failure *failure) 13723b50efe3SPeter Feiner { 13733b50efe3SPeter Feiner if (current->entry_failure_handler) 13743b50efe3SPeter Feiner return current->entry_failure_handler(failure); 13753b50efe3SPeter Feiner else 13763b50efe3SPeter Feiner return VMX_TEST_EXIT; 13779d7eaa29SArthur Chunqi Li } 13789d7eaa29SArthur Chunqi Li 1379*c76ddf06SPeter Feiner /* 1380*c76ddf06SPeter Feiner * Tries to enter the guest. Returns true iff entry succeeded. Otherwise, 1381*c76ddf06SPeter Feiner * populates @failure. 1382*c76ddf06SPeter Feiner */ 1383*c76ddf06SPeter Feiner static bool vmx_enter_guest(struct vmentry_failure *failure) 13849d7eaa29SArthur Chunqi Li { 1385*c76ddf06SPeter Feiner failure->early = 0; 13864e809db5SPeter Feiner 13879d7eaa29SArthur Chunqi Li asm volatile ( 1388897d8365SPeter Feiner "mov %[HOST_RSP], %%rdi\n\t" 1389897d8365SPeter Feiner "vmwrite %%rsp, %%rdi\n\t" 13909d7eaa29SArthur Chunqi Li LOAD_GPR_C 139144417388SPaolo Bonzini "cmpb $0, %[launched]\n\t" 13929d7eaa29SArthur Chunqi Li "jne 1f\n\t" 13939d7eaa29SArthur Chunqi Li "vmlaunch\n\t" 13949d7eaa29SArthur Chunqi Li "jmp 2f\n\t" 13959d7eaa29SArthur Chunqi Li "1: " 13969d7eaa29SArthur Chunqi Li "vmresume\n\t" 13979d7eaa29SArthur Chunqi Li "2: " 1398f37cf4e2SPeter Feiner SAVE_GPR_C 1399897d8365SPeter Feiner "pushf\n\t" 1400897d8365SPeter Feiner "pop %%rdi\n\t" 1401*c76ddf06SPeter Feiner "mov %%rdi, %[failure_flags]\n\t" 1402*c76ddf06SPeter Feiner "movl $1, %[failure_flags]\n\t" 1403f37cf4e2SPeter Feiner "jmp 3f\n\t" 14049d7eaa29SArthur Chunqi Li "vmx_return:\n\t" 14059d7eaa29SArthur Chunqi Li SAVE_GPR_C 1406f37cf4e2SPeter Feiner "3: \n\t" 1407*c76ddf06SPeter Feiner : [failure_early]"+m"(failure->early), 1408*c76ddf06SPeter Feiner [failure_flags]"=m"(failure->flags) 1409897d8365SPeter Feiner : [launched]"m"(launched), [HOST_RSP]"i"(HOST_RSP) 1410897d8365SPeter Feiner : "rdi", "memory", "cc" 14119d7eaa29SArthur Chunqi Li ); 14123b50efe3SPeter Feiner 1413*c76ddf06SPeter Feiner failure->vmlaunch = !launched; 1414*c76ddf06SPeter Feiner failure->instr = launched ? "vmresume" : "vmlaunch"; 1415*c76ddf06SPeter Feiner 1416*c76ddf06SPeter Feiner return !failure->early && !(vmcs_read(EXI_REASON) & VMX_ENTRY_FAILURE); 1417*c76ddf06SPeter Feiner } 1418*c76ddf06SPeter Feiner 1419*c76ddf06SPeter Feiner static int vmx_run() 1420*c76ddf06SPeter Feiner { 1421*c76ddf06SPeter Feiner while (1) { 1422*c76ddf06SPeter Feiner u32 ret; 1423*c76ddf06SPeter Feiner bool entered; 1424*c76ddf06SPeter Feiner struct vmentry_failure failure; 1425*c76ddf06SPeter Feiner 1426*c76ddf06SPeter Feiner entered = vmx_enter_guest(&failure); 14273b50efe3SPeter Feiner 14283b50efe3SPeter Feiner if (entered) { 14293b50efe3SPeter Feiner /* 14303b50efe3SPeter Feiner * VMCS isn't in "launched" state if there's been any 14313b50efe3SPeter Feiner * entry failure (early or otherwise). 14323b50efe3SPeter Feiner */ 14339d7eaa29SArthur Chunqi Li launched = 1; 14349d7eaa29SArthur Chunqi Li ret = exit_handler(); 14353b50efe3SPeter Feiner } else { 14363b50efe3SPeter Feiner ret = entry_failure_handler(&failure); 14379d7eaa29SArthur Chunqi Li } 14383b50efe3SPeter Feiner 14399d7eaa29SArthur Chunqi Li switch (ret) { 14403b50efe3SPeter Feiner case VMX_TEST_RESUME: 14413b50efe3SPeter Feiner continue; 14429d7eaa29SArthur Chunqi Li case VMX_TEST_VMEXIT: 14439d7eaa29SArthur Chunqi Li return 0; 14443b50efe3SPeter Feiner case VMX_TEST_EXIT: 14459d7eaa29SArthur Chunqi Li break; 14469d7eaa29SArthur Chunqi Li default: 14473b50efe3SPeter Feiner printf("ERROR : Invalid %s_handler return val %d.\n", 14483b50efe3SPeter Feiner entered ? "exit" : "entry_failure", 14493b50efe3SPeter Feiner ret); 14509d7eaa29SArthur Chunqi Li break; 14519d7eaa29SArthur Chunqi Li } 14523b50efe3SPeter Feiner 14533b50efe3SPeter Feiner if (entered) 14543b50efe3SPeter Feiner print_vmexit_info(); 14553b50efe3SPeter Feiner else 14563b50efe3SPeter Feiner print_vmentry_failure_info(&failure); 14573b50efe3SPeter Feiner abort(); 14583b50efe3SPeter Feiner } 14599d7eaa29SArthur Chunqi Li } 14609d7eaa29SArthur Chunqi Li 14619d7eaa29SArthur Chunqi Li static int test_run(struct vmx_test *test) 14629d7eaa29SArthur Chunqi Li { 14639d7eaa29SArthur Chunqi Li if (test->name == NULL) 14649d7eaa29SArthur Chunqi Li test->name = "(no name)"; 14659d7eaa29SArthur Chunqi Li if (vmx_on()) { 14669d7eaa29SArthur Chunqi Li printf("%s : vmxon failed.\n", __func__); 14679d7eaa29SArthur Chunqi Li return 1; 14689d7eaa29SArthur Chunqi Li } 14699d7eaa29SArthur Chunqi Li init_vmcs(&(test->vmcs)); 14709d7eaa29SArthur Chunqi Li /* Directly call test->init is ok here, init_vmcs has done 14719d7eaa29SArthur Chunqi Li vmcs init, vmclear and vmptrld*/ 1472c592c151SJan Kiszka if (test->init && test->init(test->vmcs) != VMX_TEST_START) 1473a0e30e71SPaolo Bonzini goto out; 14749d7eaa29SArthur Chunqi Li test->exits = 0; 14759d7eaa29SArthur Chunqi Li current = test; 14769d7eaa29SArthur Chunqi Li regs = test->guest_regs; 14779d7eaa29SArthur Chunqi Li vmcs_write(GUEST_RFLAGS, regs.rflags | 0x2); 14789d7eaa29SArthur Chunqi Li launched = 0; 14799d7eaa29SArthur Chunqi Li printf("\nTest suite: %s\n", test->name); 14809d7eaa29SArthur Chunqi Li vmx_run(); 1481a0e30e71SPaolo Bonzini out: 14829d7eaa29SArthur Chunqi Li if (vmx_off()) { 14839d7eaa29SArthur Chunqi Li printf("%s : vmxoff failed.\n", __func__); 14849d7eaa29SArthur Chunqi Li return 1; 14859d7eaa29SArthur Chunqi Li } 14869d7eaa29SArthur Chunqi Li return 0; 14879d7eaa29SArthur Chunqi Li } 14889d7eaa29SArthur Chunqi Li 14893ee34093SArthur Chunqi Li extern struct vmx_test vmx_tests[]; 14909d7eaa29SArthur Chunqi Li 1491875b97b3SPeter Feiner static bool 1492875b97b3SPeter Feiner test_wanted(const char *name, const char *filters[], int filter_count) 14938029cac7SPeter Feiner { 1494875b97b3SPeter Feiner int i; 1495875b97b3SPeter Feiner bool positive = false; 1496875b97b3SPeter Feiner bool match = false; 1497875b97b3SPeter Feiner char clean_name[strlen(name) + 1]; 1498875b97b3SPeter Feiner char *c; 14998029cac7SPeter Feiner const char *n; 15008029cac7SPeter Feiner 1501875b97b3SPeter Feiner /* Replace spaces with underscores. */ 1502875b97b3SPeter Feiner n = name; 1503875b97b3SPeter Feiner c = &clean_name[0]; 1504875b97b3SPeter Feiner do *c++ = (*n == ' ') ? '_' : *n; 1505875b97b3SPeter Feiner while (*n++); 1506875b97b3SPeter Feiner 1507875b97b3SPeter Feiner for (i = 0; i < filter_count; i++) { 1508875b97b3SPeter Feiner const char *filter = filters[i]; 1509875b97b3SPeter Feiner 1510875b97b3SPeter Feiner if (filter[0] == '-') { 1511875b97b3SPeter Feiner if (simple_glob(clean_name, filter + 1)) 1512875b97b3SPeter Feiner return false; 1513875b97b3SPeter Feiner } else { 1514875b97b3SPeter Feiner positive = true; 1515875b97b3SPeter Feiner match |= simple_glob(clean_name, filter); 1516875b97b3SPeter Feiner } 1517875b97b3SPeter Feiner } 1518875b97b3SPeter Feiner 1519875b97b3SPeter Feiner if (!positive || match) { 1520875b97b3SPeter Feiner matched++; 1521875b97b3SPeter Feiner return true; 1522875b97b3SPeter Feiner } else { 15238029cac7SPeter Feiner return false; 15248029cac7SPeter Feiner } 15258029cac7SPeter Feiner } 15268029cac7SPeter Feiner 1527875b97b3SPeter Feiner int main(int argc, const char *argv[]) 15289d7eaa29SArthur Chunqi Li { 15293ee34093SArthur Chunqi Li int i = 0; 15309d7eaa29SArthur Chunqi Li 15319d7eaa29SArthur Chunqi Li setup_vm(); 15329d7eaa29SArthur Chunqi Li setup_idt(); 15333ee34093SArthur Chunqi Li hypercall_field = 0; 15349d7eaa29SArthur Chunqi Li 1535c04259ffSDavid Matlack argv++; 1536c04259ffSDavid Matlack argc--; 1537c04259ffSDavid Matlack 15383b127446SJan Kiszka if (!(cpuid(1).c & (1 << 5))) { 15393b127446SJan Kiszka printf("WARNING: vmx not supported, add '-cpu host'\n"); 15409d7eaa29SArthur Chunqi Li goto exit; 15419d7eaa29SArthur Chunqi Li } 15429d7eaa29SArthur Chunqi Li init_vmx(); 1543c04259ffSDavid Matlack if (test_wanted("test_vmx_feature_control", argv, argc)) { 1544c04259ffSDavid Matlack /* Sets MSR_IA32_FEATURE_CONTROL to 0x5 */ 15453b127446SJan Kiszka if (test_vmx_feature_control() != 0) 15463b127446SJan Kiszka goto exit; 1547c04259ffSDavid Matlack } else { 1548c04259ffSDavid Matlack if ((rdmsr(MSR_IA32_FEATURE_CONTROL) & 0x5) != 0x5) 1549c04259ffSDavid Matlack wrmsr(MSR_IA32_FEATURE_CONTROL, 0x5); 1550c04259ffSDavid Matlack } 1551c04259ffSDavid Matlack 1552c04259ffSDavid Matlack if (test_wanted("test_vmxon", argv, argc)) { 1553c04259ffSDavid Matlack /* Enables VMX */ 15549d7eaa29SArthur Chunqi Li if (test_vmxon() != 0) 15559d7eaa29SArthur Chunqi Li goto exit; 1556c04259ffSDavid Matlack } else { 1557c04259ffSDavid Matlack if (vmx_on()) { 1558c04259ffSDavid Matlack report("vmxon", 0); 1559c04259ffSDavid Matlack goto exit; 1560c04259ffSDavid Matlack } 1561c04259ffSDavid Matlack } 1562c04259ffSDavid Matlack 1563c04259ffSDavid Matlack if (test_wanted("test_vmptrld", argv, argc)) 15649d7eaa29SArthur Chunqi Li test_vmptrld(); 1565c04259ffSDavid Matlack if (test_wanted("test_vmclear", argv, argc)) 15669d7eaa29SArthur Chunqi Li test_vmclear(); 1567c04259ffSDavid Matlack if (test_wanted("test_vmptrst", argv, argc)) 15689d7eaa29SArthur Chunqi Li test_vmptrst(); 1569ecd5b431SDavid Matlack if (test_wanted("test_vmwrite_vmread", argv, argc)) 1570ecd5b431SDavid Matlack test_vmwrite_vmread(); 15716b72cf76SDavid Matlack if (test_wanted("test_vmcs_lifecycle", argv, argc)) 15726b72cf76SDavid Matlack test_vmcs_lifecycle(); 1573c04259ffSDavid Matlack if (test_wanted("test_vmx_caps", argv, argc)) 157469c8d31cSJan Kiszka test_vmx_caps(); 15759d7eaa29SArthur Chunqi Li 157634439b1aSPeter Feiner /* Balance vmxon from test_vmxon. */ 157734439b1aSPeter Feiner vmx_off(); 157834439b1aSPeter Feiner 157934439b1aSPeter Feiner for (; vmx_tests[i].name != NULL; i++) { 1580c04259ffSDavid Matlack if (!test_wanted(vmx_tests[i].name, argv, argc)) 15818029cac7SPeter Feiner continue; 15829d7eaa29SArthur Chunqi Li if (test_run(&vmx_tests[i])) 15839d7eaa29SArthur Chunqi Li goto exit; 15848029cac7SPeter Feiner } 15858029cac7SPeter Feiner 15868029cac7SPeter Feiner if (!matched) 15878029cac7SPeter Feiner report("command line didn't match any tests!", matched); 15889d7eaa29SArthur Chunqi Li 15899d7eaa29SArthur Chunqi Li exit: 1590f3cdd159SJan Kiszka return report_summary(); 15919d7eaa29SArthur Chunqi Li } 1592