xref: /kvm-unit-tests/x86/svm_tests.c (revision 4770e9c8d23615f08ea3a0ae817b1c719e6f604f)
1ad879127SKrish Sadhukhan #include "svm.h"
2ad879127SKrish Sadhukhan #include "libcflat.h"
3ad879127SKrish Sadhukhan #include "processor.h"
4ad879127SKrish Sadhukhan #include "desc.h"
5ad879127SKrish Sadhukhan #include "msr.h"
6ad879127SKrish Sadhukhan #include "vm.h"
7ad879127SKrish Sadhukhan #include "smp.h"
8ad879127SKrish Sadhukhan #include "types.h"
9ad879127SKrish Sadhukhan #include "alloc_page.h"
10ad879127SKrish Sadhukhan #include "isr.h"
11ad879127SKrish Sadhukhan #include "apic.h"
129da1f4d8SCathy Avery #include "delay.h"
13ad879127SKrish Sadhukhan 
14ad879127SKrish Sadhukhan #define SVM_EXIT_MAX_DR_INTERCEPT 0x3f
15ad879127SKrish Sadhukhan 
16ad879127SKrish Sadhukhan static void *scratch_page;
17ad879127SKrish Sadhukhan 
18ad879127SKrish Sadhukhan #define LATENCY_RUNS 1000000
19ad879127SKrish Sadhukhan 
20*4770e9c8SCathy Avery extern u16 cpu_online_count;
21*4770e9c8SCathy Avery 
22ad879127SKrish Sadhukhan u64 tsc_start;
23ad879127SKrish Sadhukhan u64 tsc_end;
24ad879127SKrish Sadhukhan 
25ad879127SKrish Sadhukhan u64 vmrun_sum, vmexit_sum;
26ad879127SKrish Sadhukhan u64 vmsave_sum, vmload_sum;
27ad879127SKrish Sadhukhan u64 stgi_sum, clgi_sum;
28ad879127SKrish Sadhukhan u64 latvmrun_max;
29ad879127SKrish Sadhukhan u64 latvmrun_min;
30ad879127SKrish Sadhukhan u64 latvmexit_max;
31ad879127SKrish Sadhukhan u64 latvmexit_min;
32ad879127SKrish Sadhukhan u64 latvmload_max;
33ad879127SKrish Sadhukhan u64 latvmload_min;
34ad879127SKrish Sadhukhan u64 latvmsave_max;
35ad879127SKrish Sadhukhan u64 latvmsave_min;
36ad879127SKrish Sadhukhan u64 latstgi_max;
37ad879127SKrish Sadhukhan u64 latstgi_min;
38ad879127SKrish Sadhukhan u64 latclgi_max;
39ad879127SKrish Sadhukhan u64 latclgi_min;
40ad879127SKrish Sadhukhan u64 runs;
41ad879127SKrish Sadhukhan 
42ad879127SKrish Sadhukhan static void null_test(struct svm_test *test)
43ad879127SKrish Sadhukhan {
44ad879127SKrish Sadhukhan }
45ad879127SKrish Sadhukhan 
46ad879127SKrish Sadhukhan static bool null_check(struct svm_test *test)
47ad879127SKrish Sadhukhan {
48096cf7feSPaolo Bonzini     return vmcb->control.exit_code == SVM_EXIT_VMMCALL;
49ad879127SKrish Sadhukhan }
50ad879127SKrish Sadhukhan 
51ad879127SKrish Sadhukhan static void prepare_no_vmrun_int(struct svm_test *test)
52ad879127SKrish Sadhukhan {
53096cf7feSPaolo Bonzini     vmcb->control.intercept &= ~(1ULL << INTERCEPT_VMRUN);
54ad879127SKrish Sadhukhan }
55ad879127SKrish Sadhukhan 
56ad879127SKrish Sadhukhan static bool check_no_vmrun_int(struct svm_test *test)
57ad879127SKrish Sadhukhan {
58096cf7feSPaolo Bonzini     return vmcb->control.exit_code == SVM_EXIT_ERR;
59ad879127SKrish Sadhukhan }
60ad879127SKrish Sadhukhan 
61ad879127SKrish Sadhukhan static void test_vmrun(struct svm_test *test)
62ad879127SKrish Sadhukhan {
63096cf7feSPaolo Bonzini     asm volatile ("vmrun %0" : : "a"(virt_to_phys(vmcb)));
64ad879127SKrish Sadhukhan }
65ad879127SKrish Sadhukhan 
66ad879127SKrish Sadhukhan static bool check_vmrun(struct svm_test *test)
67ad879127SKrish Sadhukhan {
68096cf7feSPaolo Bonzini     return vmcb->control.exit_code == SVM_EXIT_VMRUN;
69ad879127SKrish Sadhukhan }
70ad879127SKrish Sadhukhan 
71401299a5SPaolo Bonzini static void prepare_rsm_intercept(struct svm_test *test)
72401299a5SPaolo Bonzini {
73401299a5SPaolo Bonzini     default_prepare(test);
74401299a5SPaolo Bonzini     vmcb->control.intercept |= 1 << INTERCEPT_RSM;
75401299a5SPaolo Bonzini     vmcb->control.intercept_exceptions |= (1ULL << UD_VECTOR);
76401299a5SPaolo Bonzini }
77401299a5SPaolo Bonzini 
78401299a5SPaolo Bonzini static void test_rsm_intercept(struct svm_test *test)
79401299a5SPaolo Bonzini {
80401299a5SPaolo Bonzini     asm volatile ("rsm" : : : "memory");
81401299a5SPaolo Bonzini }
82401299a5SPaolo Bonzini 
83401299a5SPaolo Bonzini static bool check_rsm_intercept(struct svm_test *test)
84401299a5SPaolo Bonzini {
85401299a5SPaolo Bonzini     return get_test_stage(test) == 2;
86401299a5SPaolo Bonzini }
87401299a5SPaolo Bonzini 
88401299a5SPaolo Bonzini static bool finished_rsm_intercept(struct svm_test *test)
89401299a5SPaolo Bonzini {
90401299a5SPaolo Bonzini     switch (get_test_stage(test)) {
91401299a5SPaolo Bonzini     case 0:
92401299a5SPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_RSM) {
93401299a5SPaolo Bonzini             report(false, "VMEXIT not due to rsm. Exit reason 0x%x",
94401299a5SPaolo Bonzini                    vmcb->control.exit_code);
95401299a5SPaolo Bonzini             return true;
96401299a5SPaolo Bonzini         }
97401299a5SPaolo Bonzini         vmcb->control.intercept &= ~(1 << INTERCEPT_RSM);
98401299a5SPaolo Bonzini         inc_test_stage(test);
99401299a5SPaolo Bonzini         break;
100401299a5SPaolo Bonzini 
101401299a5SPaolo Bonzini     case 1:
102401299a5SPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_EXCP_BASE + UD_VECTOR) {
103401299a5SPaolo Bonzini             report(false, "VMEXIT not due to #UD. Exit reason 0x%x",
104401299a5SPaolo Bonzini                    vmcb->control.exit_code);
105401299a5SPaolo Bonzini             return true;
106401299a5SPaolo Bonzini         }
107401299a5SPaolo Bonzini         vmcb->save.rip += 2;
108401299a5SPaolo Bonzini         inc_test_stage(test);
109401299a5SPaolo Bonzini         break;
110401299a5SPaolo Bonzini 
111401299a5SPaolo Bonzini     default:
112401299a5SPaolo Bonzini         return true;
113401299a5SPaolo Bonzini     }
114401299a5SPaolo Bonzini     return get_test_stage(test) == 2;
115401299a5SPaolo Bonzini }
116401299a5SPaolo Bonzini 
117ad879127SKrish Sadhukhan static void prepare_cr3_intercept(struct svm_test *test)
118ad879127SKrish Sadhukhan {
119ad879127SKrish Sadhukhan     default_prepare(test);
120096cf7feSPaolo Bonzini     vmcb->control.intercept_cr_read |= 1 << 3;
121ad879127SKrish Sadhukhan }
122ad879127SKrish Sadhukhan 
123ad879127SKrish Sadhukhan static void test_cr3_intercept(struct svm_test *test)
124ad879127SKrish Sadhukhan {
125ad879127SKrish Sadhukhan     asm volatile ("mov %%cr3, %0" : "=r"(test->scratch) : : "memory");
126ad879127SKrish Sadhukhan }
127ad879127SKrish Sadhukhan 
128ad879127SKrish Sadhukhan static bool check_cr3_intercept(struct svm_test *test)
129ad879127SKrish Sadhukhan {
130096cf7feSPaolo Bonzini     return vmcb->control.exit_code == SVM_EXIT_READ_CR3;
131ad879127SKrish Sadhukhan }
132ad879127SKrish Sadhukhan 
133ad879127SKrish Sadhukhan static bool check_cr3_nointercept(struct svm_test *test)
134ad879127SKrish Sadhukhan {
135ad879127SKrish Sadhukhan     return null_check(test) && test->scratch == read_cr3();
136ad879127SKrish Sadhukhan }
137ad879127SKrish Sadhukhan 
138ad879127SKrish Sadhukhan static void corrupt_cr3_intercept_bypass(void *_test)
139ad879127SKrish Sadhukhan {
140ad879127SKrish Sadhukhan     struct svm_test *test = _test;
141ad879127SKrish Sadhukhan     extern volatile u32 mmio_insn;
142ad879127SKrish Sadhukhan 
143ad879127SKrish Sadhukhan     while (!__sync_bool_compare_and_swap(&test->scratch, 1, 2))
144ad879127SKrish Sadhukhan         pause();
145ad879127SKrish Sadhukhan     pause();
146ad879127SKrish Sadhukhan     pause();
147ad879127SKrish Sadhukhan     pause();
148ad879127SKrish Sadhukhan     mmio_insn = 0x90d8200f;  // mov %cr3, %rax; nop
149ad879127SKrish Sadhukhan }
150ad879127SKrish Sadhukhan 
151ad879127SKrish Sadhukhan static void prepare_cr3_intercept_bypass(struct svm_test *test)
152ad879127SKrish Sadhukhan {
153ad879127SKrish Sadhukhan     default_prepare(test);
154096cf7feSPaolo Bonzini     vmcb->control.intercept_cr_read |= 1 << 3;
155ad879127SKrish Sadhukhan     on_cpu_async(1, corrupt_cr3_intercept_bypass, test);
156ad879127SKrish Sadhukhan }
157ad879127SKrish Sadhukhan 
158ad879127SKrish Sadhukhan static void test_cr3_intercept_bypass(struct svm_test *test)
159ad879127SKrish Sadhukhan {
160ad879127SKrish Sadhukhan     ulong a = 0xa0000;
161ad879127SKrish Sadhukhan 
162ad879127SKrish Sadhukhan     test->scratch = 1;
163ad879127SKrish Sadhukhan     while (test->scratch != 2)
164ad879127SKrish Sadhukhan         barrier();
165ad879127SKrish Sadhukhan 
166ad879127SKrish Sadhukhan     asm volatile ("mmio_insn: mov %0, (%0); nop"
167ad879127SKrish Sadhukhan                   : "+a"(a) : : "memory");
168ad879127SKrish Sadhukhan     test->scratch = a;
169ad879127SKrish Sadhukhan }
170ad879127SKrish Sadhukhan 
171ad879127SKrish Sadhukhan static void prepare_dr_intercept(struct svm_test *test)
172ad879127SKrish Sadhukhan {
173ad879127SKrish Sadhukhan     default_prepare(test);
174096cf7feSPaolo Bonzini     vmcb->control.intercept_dr_read = 0xff;
175096cf7feSPaolo Bonzini     vmcb->control.intercept_dr_write = 0xff;
176ad879127SKrish Sadhukhan }
177ad879127SKrish Sadhukhan 
178ad879127SKrish Sadhukhan static void test_dr_intercept(struct svm_test *test)
179ad879127SKrish Sadhukhan {
180ad879127SKrish Sadhukhan     unsigned int i, failcnt = 0;
181ad879127SKrish Sadhukhan 
182ad879127SKrish Sadhukhan     /* Loop testing debug register reads */
183ad879127SKrish Sadhukhan     for (i = 0; i < 8; i++) {
184ad879127SKrish Sadhukhan 
185ad879127SKrish Sadhukhan         switch (i) {
186ad879127SKrish Sadhukhan         case 0:
187ad879127SKrish Sadhukhan             asm volatile ("mov %%dr0, %0" : "=r"(test->scratch) : : "memory");
188ad879127SKrish Sadhukhan             break;
189ad879127SKrish Sadhukhan         case 1:
190ad879127SKrish Sadhukhan             asm volatile ("mov %%dr1, %0" : "=r"(test->scratch) : : "memory");
191ad879127SKrish Sadhukhan             break;
192ad879127SKrish Sadhukhan         case 2:
193ad879127SKrish Sadhukhan             asm volatile ("mov %%dr2, %0" : "=r"(test->scratch) : : "memory");
194ad879127SKrish Sadhukhan             break;
195ad879127SKrish Sadhukhan         case 3:
196ad879127SKrish Sadhukhan             asm volatile ("mov %%dr3, %0" : "=r"(test->scratch) : : "memory");
197ad879127SKrish Sadhukhan             break;
198ad879127SKrish Sadhukhan         case 4:
199ad879127SKrish Sadhukhan             asm volatile ("mov %%dr4, %0" : "=r"(test->scratch) : : "memory");
200ad879127SKrish Sadhukhan             break;
201ad879127SKrish Sadhukhan         case 5:
202ad879127SKrish Sadhukhan             asm volatile ("mov %%dr5, %0" : "=r"(test->scratch) : : "memory");
203ad879127SKrish Sadhukhan             break;
204ad879127SKrish Sadhukhan         case 6:
205ad879127SKrish Sadhukhan             asm volatile ("mov %%dr6, %0" : "=r"(test->scratch) : : "memory");
206ad879127SKrish Sadhukhan             break;
207ad879127SKrish Sadhukhan         case 7:
208ad879127SKrish Sadhukhan             asm volatile ("mov %%dr7, %0" : "=r"(test->scratch) : : "memory");
209ad879127SKrish Sadhukhan             break;
210ad879127SKrish Sadhukhan         }
211ad879127SKrish Sadhukhan 
212ad879127SKrish Sadhukhan         if (test->scratch != i) {
213ad879127SKrish Sadhukhan             report(false, "dr%u read intercept", i);
214ad879127SKrish Sadhukhan             failcnt++;
215ad879127SKrish Sadhukhan         }
216ad879127SKrish Sadhukhan     }
217ad879127SKrish Sadhukhan 
218ad879127SKrish Sadhukhan     /* Loop testing debug register writes */
219ad879127SKrish Sadhukhan     for (i = 0; i < 8; i++) {
220ad879127SKrish Sadhukhan 
221ad879127SKrish Sadhukhan         switch (i) {
222ad879127SKrish Sadhukhan         case 0:
223ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr0" : : "r"(test->scratch) : "memory");
224ad879127SKrish Sadhukhan             break;
225ad879127SKrish Sadhukhan         case 1:
226ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr1" : : "r"(test->scratch) : "memory");
227ad879127SKrish Sadhukhan             break;
228ad879127SKrish Sadhukhan         case 2:
229ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr2" : : "r"(test->scratch) : "memory");
230ad879127SKrish Sadhukhan             break;
231ad879127SKrish Sadhukhan         case 3:
232ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr3" : : "r"(test->scratch) : "memory");
233ad879127SKrish Sadhukhan             break;
234ad879127SKrish Sadhukhan         case 4:
235ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr4" : : "r"(test->scratch) : "memory");
236ad879127SKrish Sadhukhan             break;
237ad879127SKrish Sadhukhan         case 5:
238ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr5" : : "r"(test->scratch) : "memory");
239ad879127SKrish Sadhukhan             break;
240ad879127SKrish Sadhukhan         case 6:
241ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr6" : : "r"(test->scratch) : "memory");
242ad879127SKrish Sadhukhan             break;
243ad879127SKrish Sadhukhan         case 7:
244ad879127SKrish Sadhukhan             asm volatile ("mov %0, %%dr7" : : "r"(test->scratch) : "memory");
245ad879127SKrish Sadhukhan             break;
246ad879127SKrish Sadhukhan         }
247ad879127SKrish Sadhukhan 
248ad879127SKrish Sadhukhan         if (test->scratch != i) {
249ad879127SKrish Sadhukhan             report(false, "dr%u write intercept", i);
250ad879127SKrish Sadhukhan             failcnt++;
251ad879127SKrish Sadhukhan         }
252ad879127SKrish Sadhukhan     }
253ad879127SKrish Sadhukhan 
254ad879127SKrish Sadhukhan     test->scratch = failcnt;
255ad879127SKrish Sadhukhan }
256ad879127SKrish Sadhukhan 
257ad879127SKrish Sadhukhan static bool dr_intercept_finished(struct svm_test *test)
258ad879127SKrish Sadhukhan {
259096cf7feSPaolo Bonzini     ulong n = (vmcb->control.exit_code - SVM_EXIT_READ_DR0);
260ad879127SKrish Sadhukhan 
261ad879127SKrish Sadhukhan     /* Only expect DR intercepts */
262ad879127SKrish Sadhukhan     if (n > (SVM_EXIT_MAX_DR_INTERCEPT - SVM_EXIT_READ_DR0))
263ad879127SKrish Sadhukhan         return true;
264ad879127SKrish Sadhukhan 
265ad879127SKrish Sadhukhan     /*
266ad879127SKrish Sadhukhan      * Compute debug register number.
267ad879127SKrish Sadhukhan      * Per Appendix C "SVM Intercept Exit Codes" of AMD64 Architecture
268ad879127SKrish Sadhukhan      * Programmer's Manual Volume 2 - System Programming:
269ad879127SKrish Sadhukhan      * http://support.amd.com/TechDocs/24593.pdf
270ad879127SKrish Sadhukhan      * there are 16 VMEXIT codes each for DR read and write.
271ad879127SKrish Sadhukhan      */
272ad879127SKrish Sadhukhan     test->scratch = (n % 16);
273ad879127SKrish Sadhukhan 
274ad879127SKrish Sadhukhan     /* Jump over MOV instruction */
275096cf7feSPaolo Bonzini     vmcb->save.rip += 3;
276ad879127SKrish Sadhukhan 
277ad879127SKrish Sadhukhan     return false;
278ad879127SKrish Sadhukhan }
279ad879127SKrish Sadhukhan 
280ad879127SKrish Sadhukhan static bool check_dr_intercept(struct svm_test *test)
281ad879127SKrish Sadhukhan {
282ad879127SKrish Sadhukhan     return !test->scratch;
283ad879127SKrish Sadhukhan }
284ad879127SKrish Sadhukhan 
285ad879127SKrish Sadhukhan static bool next_rip_supported(void)
286ad879127SKrish Sadhukhan {
287ad879127SKrish Sadhukhan     return this_cpu_has(X86_FEATURE_NRIPS);
288ad879127SKrish Sadhukhan }
289ad879127SKrish Sadhukhan 
290ad879127SKrish Sadhukhan static void prepare_next_rip(struct svm_test *test)
291ad879127SKrish Sadhukhan {
292096cf7feSPaolo Bonzini     vmcb->control.intercept |= (1ULL << INTERCEPT_RDTSC);
293ad879127SKrish Sadhukhan }
294ad879127SKrish Sadhukhan 
295ad879127SKrish Sadhukhan 
296ad879127SKrish Sadhukhan static void test_next_rip(struct svm_test *test)
297ad879127SKrish Sadhukhan {
298ad879127SKrish Sadhukhan     asm volatile ("rdtsc\n\t"
299ad879127SKrish Sadhukhan                   ".globl exp_next_rip\n\t"
300ad879127SKrish Sadhukhan                   "exp_next_rip:\n\t" ::: "eax", "edx");
301ad879127SKrish Sadhukhan }
302ad879127SKrish Sadhukhan 
303ad879127SKrish Sadhukhan static bool check_next_rip(struct svm_test *test)
304ad879127SKrish Sadhukhan {
305ad879127SKrish Sadhukhan     extern char exp_next_rip;
306ad879127SKrish Sadhukhan     unsigned long address = (unsigned long)&exp_next_rip;
307ad879127SKrish Sadhukhan 
308096cf7feSPaolo Bonzini     return address == vmcb->control.next_rip;
309ad879127SKrish Sadhukhan }
310ad879127SKrish Sadhukhan 
311ad879127SKrish Sadhukhan extern u8 *msr_bitmap;
312ad879127SKrish Sadhukhan 
313ad879127SKrish Sadhukhan static void prepare_msr_intercept(struct svm_test *test)
314ad879127SKrish Sadhukhan {
315ad879127SKrish Sadhukhan     default_prepare(test);
316096cf7feSPaolo Bonzini     vmcb->control.intercept |= (1ULL << INTERCEPT_MSR_PROT);
317096cf7feSPaolo Bonzini     vmcb->control.intercept_exceptions |= (1ULL << GP_VECTOR);
318ad879127SKrish Sadhukhan     memset(msr_bitmap, 0xff, MSR_BITMAP_SIZE);
319ad879127SKrish Sadhukhan }
320ad879127SKrish Sadhukhan 
321ad879127SKrish Sadhukhan static void test_msr_intercept(struct svm_test *test)
322ad879127SKrish Sadhukhan {
323ad879127SKrish Sadhukhan     unsigned long msr_value = 0xef8056791234abcd; /* Arbitrary value */
324ad879127SKrish Sadhukhan     unsigned long msr_index;
325ad879127SKrish Sadhukhan 
326ad879127SKrish Sadhukhan     for (msr_index = 0; msr_index <= 0xc0011fff; msr_index++) {
327ad879127SKrish Sadhukhan         if (msr_index == 0xC0010131 /* MSR_SEV_STATUS */) {
328ad879127SKrish Sadhukhan             /*
329ad879127SKrish Sadhukhan              * Per section 15.34.10 "SEV_STATUS MSR" of AMD64 Architecture
330ad879127SKrish Sadhukhan              * Programmer's Manual volume 2 - System Programming:
331ad879127SKrish Sadhukhan              * http://support.amd.com/TechDocs/24593.pdf
332ad879127SKrish Sadhukhan              * SEV_STATUS MSR (C001_0131) is a non-interceptable MSR.
333ad879127SKrish Sadhukhan              */
334ad879127SKrish Sadhukhan             continue;
335ad879127SKrish Sadhukhan         }
336ad879127SKrish Sadhukhan 
337ad879127SKrish Sadhukhan         /* Skips gaps between supported MSR ranges */
338ad879127SKrish Sadhukhan         if (msr_index == 0x2000)
339ad879127SKrish Sadhukhan             msr_index = 0xc0000000;
340ad879127SKrish Sadhukhan         else if (msr_index == 0xc0002000)
341ad879127SKrish Sadhukhan             msr_index = 0xc0010000;
342ad879127SKrish Sadhukhan 
343ad879127SKrish Sadhukhan         test->scratch = -1;
344ad879127SKrish Sadhukhan 
345ad879127SKrish Sadhukhan         rdmsr(msr_index);
346ad879127SKrish Sadhukhan 
347ad879127SKrish Sadhukhan         /* Check that a read intercept occurred for MSR at msr_index */
348ad879127SKrish Sadhukhan         if (test->scratch != msr_index)
349ad879127SKrish Sadhukhan             report(false, "MSR 0x%lx read intercept", msr_index);
350ad879127SKrish Sadhukhan 
351ad879127SKrish Sadhukhan         /*
352ad879127SKrish Sadhukhan          * Poor man approach to generate a value that
353ad879127SKrish Sadhukhan          * seems arbitrary each time around the loop.
354ad879127SKrish Sadhukhan          */
355ad879127SKrish Sadhukhan         msr_value += (msr_value << 1);
356ad879127SKrish Sadhukhan 
357ad879127SKrish Sadhukhan         wrmsr(msr_index, msr_value);
358ad879127SKrish Sadhukhan 
359ad879127SKrish Sadhukhan         /* Check that a write intercept occurred for MSR with msr_value */
360ad879127SKrish Sadhukhan         if (test->scratch != msr_value)
361ad879127SKrish Sadhukhan             report(false, "MSR 0x%lx write intercept", msr_index);
362ad879127SKrish Sadhukhan     }
363ad879127SKrish Sadhukhan 
364ad879127SKrish Sadhukhan     test->scratch = -2;
365ad879127SKrish Sadhukhan }
366ad879127SKrish Sadhukhan 
367ad879127SKrish Sadhukhan static bool msr_intercept_finished(struct svm_test *test)
368ad879127SKrish Sadhukhan {
369096cf7feSPaolo Bonzini     u32 exit_code = vmcb->control.exit_code;
370ad879127SKrish Sadhukhan     u64 exit_info_1;
371ad879127SKrish Sadhukhan     u8 *opcode;
372ad879127SKrish Sadhukhan 
373ad879127SKrish Sadhukhan     if (exit_code == SVM_EXIT_MSR) {
374096cf7feSPaolo Bonzini         exit_info_1 = vmcb->control.exit_info_1;
375ad879127SKrish Sadhukhan     } else {
376ad879127SKrish Sadhukhan         /*
377ad879127SKrish Sadhukhan          * If #GP exception occurs instead, check that it was
378ad879127SKrish Sadhukhan          * for RDMSR/WRMSR and set exit_info_1 accordingly.
379ad879127SKrish Sadhukhan          */
380ad879127SKrish Sadhukhan 
381ad879127SKrish Sadhukhan         if (exit_code != (SVM_EXIT_EXCP_BASE + GP_VECTOR))
382ad879127SKrish Sadhukhan             return true;
383ad879127SKrish Sadhukhan 
384096cf7feSPaolo Bonzini         opcode = (u8 *)vmcb->save.rip;
385ad879127SKrish Sadhukhan         if (opcode[0] != 0x0f)
386ad879127SKrish Sadhukhan             return true;
387ad879127SKrish Sadhukhan 
388ad879127SKrish Sadhukhan         switch (opcode[1]) {
389ad879127SKrish Sadhukhan         case 0x30: /* WRMSR */
390ad879127SKrish Sadhukhan             exit_info_1 = 1;
391ad879127SKrish Sadhukhan             break;
392ad879127SKrish Sadhukhan         case 0x32: /* RDMSR */
393ad879127SKrish Sadhukhan             exit_info_1 = 0;
394ad879127SKrish Sadhukhan             break;
395ad879127SKrish Sadhukhan         default:
396ad879127SKrish Sadhukhan             return true;
397ad879127SKrish Sadhukhan         }
398ad879127SKrish Sadhukhan 
399ad879127SKrish Sadhukhan         /*
400ad879127SKrish Sadhukhan          * Warn that #GP exception occured instead.
401ad879127SKrish Sadhukhan          * RCX holds the MSR index.
402ad879127SKrish Sadhukhan          */
403ad879127SKrish Sadhukhan         printf("%s 0x%lx #GP exception\n",
404ad879127SKrish Sadhukhan             exit_info_1 ? "WRMSR" : "RDMSR", get_regs().rcx);
405ad879127SKrish Sadhukhan     }
406ad879127SKrish Sadhukhan 
407ad879127SKrish Sadhukhan     /* Jump over RDMSR/WRMSR instruction */
408096cf7feSPaolo Bonzini     vmcb->save.rip += 2;
409ad879127SKrish Sadhukhan 
410ad879127SKrish Sadhukhan     /*
411ad879127SKrish Sadhukhan      * Test whether the intercept was for RDMSR/WRMSR.
412ad879127SKrish Sadhukhan      * For RDMSR, test->scratch is set to the MSR index;
413ad879127SKrish Sadhukhan      *      RCX holds the MSR index.
414ad879127SKrish Sadhukhan      * For WRMSR, test->scratch is set to the MSR value;
415ad879127SKrish Sadhukhan      *      RDX holds the upper 32 bits of the MSR value,
416ad879127SKrish Sadhukhan      *      while RAX hold its lower 32 bits.
417ad879127SKrish Sadhukhan      */
418ad879127SKrish Sadhukhan     if (exit_info_1)
419ad879127SKrish Sadhukhan         test->scratch =
420096cf7feSPaolo Bonzini             ((get_regs().rdx << 32) | (vmcb->save.rax & 0xffffffff));
421ad879127SKrish Sadhukhan     else
422ad879127SKrish Sadhukhan         test->scratch = get_regs().rcx;
423ad879127SKrish Sadhukhan 
424ad879127SKrish Sadhukhan     return false;
425ad879127SKrish Sadhukhan }
426ad879127SKrish Sadhukhan 
427ad879127SKrish Sadhukhan static bool check_msr_intercept(struct svm_test *test)
428ad879127SKrish Sadhukhan {
429ad879127SKrish Sadhukhan     memset(msr_bitmap, 0, MSR_BITMAP_SIZE);
430ad879127SKrish Sadhukhan     return (test->scratch == -2);
431ad879127SKrish Sadhukhan }
432ad879127SKrish Sadhukhan 
433ad879127SKrish Sadhukhan static void prepare_mode_switch(struct svm_test *test)
434ad879127SKrish Sadhukhan {
435096cf7feSPaolo Bonzini     vmcb->control.intercept_exceptions |= (1ULL << GP_VECTOR)
436ad879127SKrish Sadhukhan                                              |  (1ULL << UD_VECTOR)
437ad879127SKrish Sadhukhan                                              |  (1ULL << DF_VECTOR)
438ad879127SKrish Sadhukhan                                              |  (1ULL << PF_VECTOR);
439ad879127SKrish Sadhukhan     test->scratch = 0;
440ad879127SKrish Sadhukhan }
441ad879127SKrish Sadhukhan 
442ad879127SKrish Sadhukhan static void test_mode_switch(struct svm_test *test)
443ad879127SKrish Sadhukhan {
444ad879127SKrish Sadhukhan     asm volatile("	cli\n"
445ad879127SKrish Sadhukhan 		 "	ljmp *1f\n" /* jump to 32-bit code segment */
446ad879127SKrish Sadhukhan 		 "1:\n"
447ad879127SKrish Sadhukhan 		 "	.long 2f\n"
448ad879127SKrish Sadhukhan 		 "	.long " xstr(KERNEL_CS32) "\n"
449ad879127SKrish Sadhukhan 		 ".code32\n"
450ad879127SKrish Sadhukhan 		 "2:\n"
451ad879127SKrish Sadhukhan 		 "	movl %%cr0, %%eax\n"
452ad879127SKrish Sadhukhan 		 "	btcl  $31, %%eax\n" /* clear PG */
453ad879127SKrish Sadhukhan 		 "	movl %%eax, %%cr0\n"
454ad879127SKrish Sadhukhan 		 "	movl $0xc0000080, %%ecx\n" /* EFER */
455ad879127SKrish Sadhukhan 		 "	rdmsr\n"
456ad879127SKrish Sadhukhan 		 "	btcl $8, %%eax\n" /* clear LME */
457ad879127SKrish Sadhukhan 		 "	wrmsr\n"
458ad879127SKrish Sadhukhan 		 "	movl %%cr4, %%eax\n"
459ad879127SKrish Sadhukhan 		 "	btcl $5, %%eax\n" /* clear PAE */
460ad879127SKrish Sadhukhan 		 "	movl %%eax, %%cr4\n"
461ad879127SKrish Sadhukhan 		 "	movw %[ds16], %%ax\n"
462ad879127SKrish Sadhukhan 		 "	movw %%ax, %%ds\n"
463ad879127SKrish Sadhukhan 		 "	ljmpl %[cs16], $3f\n" /* jump to 16 bit protected-mode */
464ad879127SKrish Sadhukhan 		 ".code16\n"
465ad879127SKrish Sadhukhan 		 "3:\n"
466ad879127SKrish Sadhukhan 		 "	movl %%cr0, %%eax\n"
467ad879127SKrish Sadhukhan 		 "	btcl $0, %%eax\n" /* clear PE  */
468ad879127SKrish Sadhukhan 		 "	movl %%eax, %%cr0\n"
469ad879127SKrish Sadhukhan 		 "	ljmpl $0, $4f\n"   /* jump to real-mode */
470ad879127SKrish Sadhukhan 		 "4:\n"
471ad879127SKrish Sadhukhan 		 "	vmmcall\n"
472ad879127SKrish Sadhukhan 		 "	movl %%cr0, %%eax\n"
473ad879127SKrish Sadhukhan 		 "	btsl $0, %%eax\n" /* set PE  */
474ad879127SKrish Sadhukhan 		 "	movl %%eax, %%cr0\n"
475ad879127SKrish Sadhukhan 		 "	ljmpl %[cs32], $5f\n" /* back to protected mode */
476ad879127SKrish Sadhukhan 		 ".code32\n"
477ad879127SKrish Sadhukhan 		 "5:\n"
478ad879127SKrish Sadhukhan 		 "	movl %%cr4, %%eax\n"
479ad879127SKrish Sadhukhan 		 "	btsl $5, %%eax\n" /* set PAE */
480ad879127SKrish Sadhukhan 		 "	movl %%eax, %%cr4\n"
481ad879127SKrish Sadhukhan 		 "	movl $0xc0000080, %%ecx\n" /* EFER */
482ad879127SKrish Sadhukhan 		 "	rdmsr\n"
483ad879127SKrish Sadhukhan 		 "	btsl $8, %%eax\n" /* set LME */
484ad879127SKrish Sadhukhan 		 "	wrmsr\n"
485ad879127SKrish Sadhukhan 		 "	movl %%cr0, %%eax\n"
486ad879127SKrish Sadhukhan 		 "	btsl  $31, %%eax\n" /* set PG */
487ad879127SKrish Sadhukhan 		 "	movl %%eax, %%cr0\n"
488ad879127SKrish Sadhukhan 		 "	ljmpl %[cs64], $6f\n"    /* back to long mode */
489ad879127SKrish Sadhukhan 		 ".code64\n\t"
490ad879127SKrish Sadhukhan 		 "6:\n"
491ad879127SKrish Sadhukhan 		 "	vmmcall\n"
492ad879127SKrish Sadhukhan 		 :: [cs16] "i"(KERNEL_CS16), [ds16] "i"(KERNEL_DS16),
493ad879127SKrish Sadhukhan 		    [cs32] "i"(KERNEL_CS32), [cs64] "i"(KERNEL_CS64)
494ad879127SKrish Sadhukhan 		 : "rax", "rbx", "rcx", "rdx", "memory");
495ad879127SKrish Sadhukhan }
496ad879127SKrish Sadhukhan 
497ad879127SKrish Sadhukhan static bool mode_switch_finished(struct svm_test *test)
498ad879127SKrish Sadhukhan {
499ad879127SKrish Sadhukhan     u64 cr0, cr4, efer;
500ad879127SKrish Sadhukhan 
501096cf7feSPaolo Bonzini     cr0  = vmcb->save.cr0;
502096cf7feSPaolo Bonzini     cr4  = vmcb->save.cr4;
503096cf7feSPaolo Bonzini     efer = vmcb->save.efer;
504ad879127SKrish Sadhukhan 
505ad879127SKrish Sadhukhan     /* Only expect VMMCALL intercepts */
506096cf7feSPaolo Bonzini     if (vmcb->control.exit_code != SVM_EXIT_VMMCALL)
507ad879127SKrish Sadhukhan 	    return true;
508ad879127SKrish Sadhukhan 
509ad879127SKrish Sadhukhan     /* Jump over VMMCALL instruction */
510096cf7feSPaolo Bonzini     vmcb->save.rip += 3;
511ad879127SKrish Sadhukhan 
512ad879127SKrish Sadhukhan     /* Do sanity checks */
513ad879127SKrish Sadhukhan     switch (test->scratch) {
514ad879127SKrish Sadhukhan     case 0:
515ad879127SKrish Sadhukhan         /* Test should be in real mode now - check for this */
516ad879127SKrish Sadhukhan         if ((cr0  & 0x80000001) || /* CR0.PG, CR0.PE */
517ad879127SKrish Sadhukhan             (cr4  & 0x00000020) || /* CR4.PAE */
518ad879127SKrish Sadhukhan             (efer & 0x00000500))   /* EFER.LMA, EFER.LME */
519ad879127SKrish Sadhukhan                 return true;
520ad879127SKrish Sadhukhan         break;
521ad879127SKrish Sadhukhan     case 2:
522ad879127SKrish Sadhukhan         /* Test should be back in long-mode now - check for this */
523ad879127SKrish Sadhukhan         if (((cr0  & 0x80000001) != 0x80000001) || /* CR0.PG, CR0.PE */
524ad879127SKrish Sadhukhan             ((cr4  & 0x00000020) != 0x00000020) || /* CR4.PAE */
525ad879127SKrish Sadhukhan             ((efer & 0x00000500) != 0x00000500))   /* EFER.LMA, EFER.LME */
526ad879127SKrish Sadhukhan 		    return true;
527ad879127SKrish Sadhukhan 	break;
528ad879127SKrish Sadhukhan     }
529ad879127SKrish Sadhukhan 
530ad879127SKrish Sadhukhan     /* one step forward */
531ad879127SKrish Sadhukhan     test->scratch += 1;
532ad879127SKrish Sadhukhan 
533ad879127SKrish Sadhukhan     return test->scratch == 2;
534ad879127SKrish Sadhukhan }
535ad879127SKrish Sadhukhan 
536ad879127SKrish Sadhukhan static bool check_mode_switch(struct svm_test *test)
537ad879127SKrish Sadhukhan {
538ad879127SKrish Sadhukhan 	return test->scratch == 2;
539ad879127SKrish Sadhukhan }
540ad879127SKrish Sadhukhan 
541ad879127SKrish Sadhukhan extern u8 *io_bitmap;
542ad879127SKrish Sadhukhan 
543ad879127SKrish Sadhukhan static void prepare_ioio(struct svm_test *test)
544ad879127SKrish Sadhukhan {
545096cf7feSPaolo Bonzini     vmcb->control.intercept |= (1ULL << INTERCEPT_IOIO_PROT);
546ad879127SKrish Sadhukhan     test->scratch = 0;
547ad879127SKrish Sadhukhan     memset(io_bitmap, 0, 8192);
548ad879127SKrish Sadhukhan     io_bitmap[8192] = 0xFF;
549ad879127SKrish Sadhukhan }
550ad879127SKrish Sadhukhan 
551ad879127SKrish Sadhukhan static void test_ioio(struct svm_test *test)
552ad879127SKrish Sadhukhan {
553ad879127SKrish Sadhukhan     // stage 0, test IO pass
554ad879127SKrish Sadhukhan     inb(0x5000);
555ad879127SKrish Sadhukhan     outb(0x0, 0x5000);
556ad879127SKrish Sadhukhan     if (get_test_stage(test) != 0)
557ad879127SKrish Sadhukhan         goto fail;
558ad879127SKrish Sadhukhan 
559ad879127SKrish Sadhukhan     // test IO width, in/out
560ad879127SKrish Sadhukhan     io_bitmap[0] = 0xFF;
561ad879127SKrish Sadhukhan     inc_test_stage(test);
562ad879127SKrish Sadhukhan     inb(0x0);
563ad879127SKrish Sadhukhan     if (get_test_stage(test) != 2)
564ad879127SKrish Sadhukhan         goto fail;
565ad879127SKrish Sadhukhan 
566ad879127SKrish Sadhukhan     outw(0x0, 0x0);
567ad879127SKrish Sadhukhan     if (get_test_stage(test) != 3)
568ad879127SKrish Sadhukhan         goto fail;
569ad879127SKrish Sadhukhan 
570ad879127SKrish Sadhukhan     inl(0x0);
571ad879127SKrish Sadhukhan     if (get_test_stage(test) != 4)
572ad879127SKrish Sadhukhan         goto fail;
573ad879127SKrish Sadhukhan 
574ad879127SKrish Sadhukhan     // test low/high IO port
575ad879127SKrish Sadhukhan     io_bitmap[0x5000 / 8] = (1 << (0x5000 % 8));
576ad879127SKrish Sadhukhan     inb(0x5000);
577ad879127SKrish Sadhukhan     if (get_test_stage(test) != 5)
578ad879127SKrish Sadhukhan         goto fail;
579ad879127SKrish Sadhukhan 
580ad879127SKrish Sadhukhan     io_bitmap[0x9000 / 8] = (1 << (0x9000 % 8));
581ad879127SKrish Sadhukhan     inw(0x9000);
582ad879127SKrish Sadhukhan     if (get_test_stage(test) != 6)
583ad879127SKrish Sadhukhan         goto fail;
584ad879127SKrish Sadhukhan 
585ad879127SKrish Sadhukhan     // test partial pass
586ad879127SKrish Sadhukhan     io_bitmap[0x5000 / 8] = (1 << (0x5000 % 8));
587ad879127SKrish Sadhukhan     inl(0x4FFF);
588ad879127SKrish Sadhukhan     if (get_test_stage(test) != 7)
589ad879127SKrish Sadhukhan         goto fail;
590ad879127SKrish Sadhukhan 
591ad879127SKrish Sadhukhan     // test across pages
592ad879127SKrish Sadhukhan     inc_test_stage(test);
593ad879127SKrish Sadhukhan     inl(0x7FFF);
594ad879127SKrish Sadhukhan     if (get_test_stage(test) != 8)
595ad879127SKrish Sadhukhan         goto fail;
596ad879127SKrish Sadhukhan 
597ad879127SKrish Sadhukhan     inc_test_stage(test);
598ad879127SKrish Sadhukhan     io_bitmap[0x8000 / 8] = 1 << (0x8000 % 8);
599ad879127SKrish Sadhukhan     inl(0x7FFF);
600ad879127SKrish Sadhukhan     if (get_test_stage(test) != 10)
601ad879127SKrish Sadhukhan         goto fail;
602ad879127SKrish Sadhukhan 
603ad879127SKrish Sadhukhan     io_bitmap[0] = 0;
604ad879127SKrish Sadhukhan     inl(0xFFFF);
605ad879127SKrish Sadhukhan     if (get_test_stage(test) != 11)
606ad879127SKrish Sadhukhan         goto fail;
607ad879127SKrish Sadhukhan 
608ad879127SKrish Sadhukhan     io_bitmap[0] = 0xFF;
609ad879127SKrish Sadhukhan     io_bitmap[8192] = 0;
610ad879127SKrish Sadhukhan     inl(0xFFFF);
611ad879127SKrish Sadhukhan     inc_test_stage(test);
612ad879127SKrish Sadhukhan     if (get_test_stage(test) != 12)
613ad879127SKrish Sadhukhan         goto fail;
614ad879127SKrish Sadhukhan 
615ad879127SKrish Sadhukhan     return;
616ad879127SKrish Sadhukhan 
617ad879127SKrish Sadhukhan fail:
618ad879127SKrish Sadhukhan     report(false, "stage %d", get_test_stage(test));
619ad879127SKrish Sadhukhan     test->scratch = -1;
620ad879127SKrish Sadhukhan }
621ad879127SKrish Sadhukhan 
622ad879127SKrish Sadhukhan static bool ioio_finished(struct svm_test *test)
623ad879127SKrish Sadhukhan {
624ad879127SKrish Sadhukhan     unsigned port, size;
625ad879127SKrish Sadhukhan 
626ad879127SKrish Sadhukhan     /* Only expect IOIO intercepts */
627096cf7feSPaolo Bonzini     if (vmcb->control.exit_code == SVM_EXIT_VMMCALL)
628ad879127SKrish Sadhukhan         return true;
629ad879127SKrish Sadhukhan 
630096cf7feSPaolo Bonzini     if (vmcb->control.exit_code != SVM_EXIT_IOIO)
631ad879127SKrish Sadhukhan         return true;
632ad879127SKrish Sadhukhan 
633ad879127SKrish Sadhukhan     /* one step forward */
634ad879127SKrish Sadhukhan     test->scratch += 1;
635ad879127SKrish Sadhukhan 
636096cf7feSPaolo Bonzini     port = vmcb->control.exit_info_1 >> 16;
637096cf7feSPaolo Bonzini     size = (vmcb->control.exit_info_1 >> SVM_IOIO_SIZE_SHIFT) & 7;
638ad879127SKrish Sadhukhan 
639ad879127SKrish Sadhukhan     while (size--) {
640ad879127SKrish Sadhukhan         io_bitmap[port / 8] &= ~(1 << (port & 7));
641ad879127SKrish Sadhukhan         port++;
642ad879127SKrish Sadhukhan     }
643ad879127SKrish Sadhukhan 
644ad879127SKrish Sadhukhan     return false;
645ad879127SKrish Sadhukhan }
646ad879127SKrish Sadhukhan 
647ad879127SKrish Sadhukhan static bool check_ioio(struct svm_test *test)
648ad879127SKrish Sadhukhan {
649ad879127SKrish Sadhukhan     memset(io_bitmap, 0, 8193);
650ad879127SKrish Sadhukhan     return test->scratch != -1;
651ad879127SKrish Sadhukhan }
652ad879127SKrish Sadhukhan 
653ad879127SKrish Sadhukhan static void prepare_asid_zero(struct svm_test *test)
654ad879127SKrish Sadhukhan {
655096cf7feSPaolo Bonzini     vmcb->control.asid = 0;
656ad879127SKrish Sadhukhan }
657ad879127SKrish Sadhukhan 
658ad879127SKrish Sadhukhan static void test_asid_zero(struct svm_test *test)
659ad879127SKrish Sadhukhan {
660ad879127SKrish Sadhukhan     asm volatile ("vmmcall\n\t");
661ad879127SKrish Sadhukhan }
662ad879127SKrish Sadhukhan 
663ad879127SKrish Sadhukhan static bool check_asid_zero(struct svm_test *test)
664ad879127SKrish Sadhukhan {
665096cf7feSPaolo Bonzini     return vmcb->control.exit_code == SVM_EXIT_ERR;
666ad879127SKrish Sadhukhan }
667ad879127SKrish Sadhukhan 
668ad879127SKrish Sadhukhan static void sel_cr0_bug_prepare(struct svm_test *test)
669ad879127SKrish Sadhukhan {
670096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
671096cf7feSPaolo Bonzini     vmcb->control.intercept |= (1ULL << INTERCEPT_SELECTIVE_CR0);
672ad879127SKrish Sadhukhan }
673ad879127SKrish Sadhukhan 
674ad879127SKrish Sadhukhan static bool sel_cr0_bug_finished(struct svm_test *test)
675ad879127SKrish Sadhukhan {
676ad879127SKrish Sadhukhan 	return true;
677ad879127SKrish Sadhukhan }
678ad879127SKrish Sadhukhan 
679ad879127SKrish Sadhukhan static void sel_cr0_bug_test(struct svm_test *test)
680ad879127SKrish Sadhukhan {
681ad879127SKrish Sadhukhan     unsigned long cr0;
682ad879127SKrish Sadhukhan 
683ad879127SKrish Sadhukhan     /* read cr0, clear CD, and write back */
684ad879127SKrish Sadhukhan     cr0  = read_cr0();
685ad879127SKrish Sadhukhan     cr0 |= (1UL << 30);
686ad879127SKrish Sadhukhan     write_cr0(cr0);
687ad879127SKrish Sadhukhan 
688ad879127SKrish Sadhukhan     /*
689ad879127SKrish Sadhukhan      * If we are here the test failed, not sure what to do now because we
690ad879127SKrish Sadhukhan      * are not in guest-mode anymore so we can't trigger an intercept.
691ad879127SKrish Sadhukhan      * Trigger a tripple-fault for now.
692ad879127SKrish Sadhukhan      */
693ad879127SKrish Sadhukhan     report(false, "sel_cr0 test. Can not recover from this - exiting");
694ad879127SKrish Sadhukhan     exit(report_summary());
695ad879127SKrish Sadhukhan }
696ad879127SKrish Sadhukhan 
697ad879127SKrish Sadhukhan static bool sel_cr0_bug_check(struct svm_test *test)
698ad879127SKrish Sadhukhan {
699096cf7feSPaolo Bonzini     return vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE;
700ad879127SKrish Sadhukhan }
701ad879127SKrish Sadhukhan 
702ad879127SKrish Sadhukhan static void npt_nx_prepare(struct svm_test *test)
703ad879127SKrish Sadhukhan {
704ad879127SKrish Sadhukhan 
705ad879127SKrish Sadhukhan     u64 *pte;
706ad879127SKrish Sadhukhan 
707096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
708ad879127SKrish Sadhukhan     pte = npt_get_pte((u64)null_test);
709ad879127SKrish Sadhukhan 
710ad879127SKrish Sadhukhan     *pte |= (1ULL << 63);
711ad879127SKrish Sadhukhan }
712ad879127SKrish Sadhukhan 
713ad879127SKrish Sadhukhan static bool npt_nx_check(struct svm_test *test)
714ad879127SKrish Sadhukhan {
715ad879127SKrish Sadhukhan     u64 *pte = npt_get_pte((u64)null_test);
716ad879127SKrish Sadhukhan 
717ad879127SKrish Sadhukhan     *pte &= ~(1ULL << 63);
718ad879127SKrish Sadhukhan 
719096cf7feSPaolo Bonzini     vmcb->save.efer |= (1 << 11);
720ad879127SKrish Sadhukhan 
721096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
722096cf7feSPaolo Bonzini            && (vmcb->control.exit_info_1 == 0x100000015ULL);
723ad879127SKrish Sadhukhan }
724ad879127SKrish Sadhukhan 
7256faca2a5SKrish Sadhukhan static void npt_np_prepare(struct svm_test *test)
7266faca2a5SKrish Sadhukhan {
7276faca2a5SKrish Sadhukhan     u64 *pte;
7286faca2a5SKrish Sadhukhan 
7296faca2a5SKrish Sadhukhan     scratch_page = alloc_page();
7306faca2a5SKrish Sadhukhan     vmcb_ident(vmcb);
7316faca2a5SKrish Sadhukhan     pte = npt_get_pte((u64)scratch_page);
7326faca2a5SKrish Sadhukhan 
7336faca2a5SKrish Sadhukhan     *pte &= ~1ULL;
7346faca2a5SKrish Sadhukhan }
7356faca2a5SKrish Sadhukhan 
7366faca2a5SKrish Sadhukhan static void npt_np_test(struct svm_test *test)
7376faca2a5SKrish Sadhukhan {
7386faca2a5SKrish Sadhukhan     (void) *(volatile u64 *)scratch_page;
7396faca2a5SKrish Sadhukhan }
7406faca2a5SKrish Sadhukhan 
7416faca2a5SKrish Sadhukhan static bool npt_np_check(struct svm_test *test)
7426faca2a5SKrish Sadhukhan {
7436faca2a5SKrish Sadhukhan     u64 *pte = npt_get_pte((u64)scratch_page);
7446faca2a5SKrish Sadhukhan 
7456faca2a5SKrish Sadhukhan     *pte |= 1ULL;
7466faca2a5SKrish Sadhukhan 
7476faca2a5SKrish Sadhukhan     return (vmcb->control.exit_code == SVM_EXIT_NPF)
7486faca2a5SKrish Sadhukhan            && (vmcb->control.exit_info_1 == 0x100000004ULL);
7496faca2a5SKrish Sadhukhan }
7506faca2a5SKrish Sadhukhan 
751ad879127SKrish Sadhukhan static void npt_us_prepare(struct svm_test *test)
752ad879127SKrish Sadhukhan {
753ad879127SKrish Sadhukhan     u64 *pte;
754ad879127SKrish Sadhukhan 
755ad879127SKrish Sadhukhan     scratch_page = alloc_page();
756096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
757ad879127SKrish Sadhukhan     pte = npt_get_pte((u64)scratch_page);
758ad879127SKrish Sadhukhan 
759ad879127SKrish Sadhukhan     *pte &= ~(1ULL << 2);
760ad879127SKrish Sadhukhan }
761ad879127SKrish Sadhukhan 
762ad879127SKrish Sadhukhan static void npt_us_test(struct svm_test *test)
763ad879127SKrish Sadhukhan {
764ad879127SKrish Sadhukhan     (void) *(volatile u64 *)scratch_page;
765ad879127SKrish Sadhukhan }
766ad879127SKrish Sadhukhan 
767ad879127SKrish Sadhukhan static bool npt_us_check(struct svm_test *test)
768ad879127SKrish Sadhukhan {
769ad879127SKrish Sadhukhan     u64 *pte = npt_get_pte((u64)scratch_page);
770ad879127SKrish Sadhukhan 
771ad879127SKrish Sadhukhan     *pte |= (1ULL << 2);
772ad879127SKrish Sadhukhan 
773096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
774096cf7feSPaolo Bonzini            && (vmcb->control.exit_info_1 == 0x100000005ULL);
775ad879127SKrish Sadhukhan }
776ad879127SKrish Sadhukhan 
777ad879127SKrish Sadhukhan u64 save_pde;
778ad879127SKrish Sadhukhan 
779ad879127SKrish Sadhukhan static void npt_rsvd_prepare(struct svm_test *test)
780ad879127SKrish Sadhukhan {
781ad879127SKrish Sadhukhan     u64 *pde;
782ad879127SKrish Sadhukhan 
783096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
784ad879127SKrish Sadhukhan     pde = npt_get_pde((u64) null_test);
785ad879127SKrish Sadhukhan 
786ad879127SKrish Sadhukhan     save_pde = *pde;
787ad879127SKrish Sadhukhan     *pde = (1ULL << 19) | (1ULL << 7) | 0x27;
788ad879127SKrish Sadhukhan }
789ad879127SKrish Sadhukhan 
790ad879127SKrish Sadhukhan static bool npt_rsvd_check(struct svm_test *test)
791ad879127SKrish Sadhukhan {
792ad879127SKrish Sadhukhan     u64 *pde = npt_get_pde((u64) null_test);
793ad879127SKrish Sadhukhan 
794ad879127SKrish Sadhukhan     *pde = save_pde;
795ad879127SKrish Sadhukhan 
796096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
797096cf7feSPaolo Bonzini             && (vmcb->control.exit_info_1 == 0x10000001dULL);
798ad879127SKrish Sadhukhan }
799ad879127SKrish Sadhukhan 
800ad879127SKrish Sadhukhan static void npt_rw_prepare(struct svm_test *test)
801ad879127SKrish Sadhukhan {
802ad879127SKrish Sadhukhan 
803ad879127SKrish Sadhukhan     u64 *pte;
804ad879127SKrish Sadhukhan 
805096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
806ad879127SKrish Sadhukhan     pte = npt_get_pte(0x80000);
807ad879127SKrish Sadhukhan 
808ad879127SKrish Sadhukhan     *pte &= ~(1ULL << 1);
809ad879127SKrish Sadhukhan }
810ad879127SKrish Sadhukhan 
811ad879127SKrish Sadhukhan static void npt_rw_test(struct svm_test *test)
812ad879127SKrish Sadhukhan {
813ad879127SKrish Sadhukhan     u64 *data = (void*)(0x80000);
814ad879127SKrish Sadhukhan 
815ad879127SKrish Sadhukhan     *data = 0;
816ad879127SKrish Sadhukhan }
817ad879127SKrish Sadhukhan 
818ad879127SKrish Sadhukhan static bool npt_rw_check(struct svm_test *test)
819ad879127SKrish Sadhukhan {
820ad879127SKrish Sadhukhan     u64 *pte = npt_get_pte(0x80000);
821ad879127SKrish Sadhukhan 
822ad879127SKrish Sadhukhan     *pte |= (1ULL << 1);
823ad879127SKrish Sadhukhan 
824096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
825096cf7feSPaolo Bonzini            && (vmcb->control.exit_info_1 == 0x100000007ULL);
826ad879127SKrish Sadhukhan }
827ad879127SKrish Sadhukhan 
828ad879127SKrish Sadhukhan static void npt_rw_pfwalk_prepare(struct svm_test *test)
829ad879127SKrish Sadhukhan {
830ad879127SKrish Sadhukhan 
831ad879127SKrish Sadhukhan     u64 *pte;
832ad879127SKrish Sadhukhan 
833096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
834ad879127SKrish Sadhukhan     pte = npt_get_pte(read_cr3());
835ad879127SKrish Sadhukhan 
836ad879127SKrish Sadhukhan     *pte &= ~(1ULL << 1);
837ad879127SKrish Sadhukhan }
838ad879127SKrish Sadhukhan 
839ad879127SKrish Sadhukhan static bool npt_rw_pfwalk_check(struct svm_test *test)
840ad879127SKrish Sadhukhan {
841ad879127SKrish Sadhukhan     u64 *pte = npt_get_pte(read_cr3());
842ad879127SKrish Sadhukhan 
843ad879127SKrish Sadhukhan     *pte |= (1ULL << 1);
844ad879127SKrish Sadhukhan 
845096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
846a6051f06SNadav Amit            && (vmcb->control.exit_info_1 == 0x200000007ULL)
847096cf7feSPaolo Bonzini 	   && (vmcb->control.exit_info_2 == read_cr3());
848ad879127SKrish Sadhukhan }
849ad879127SKrish Sadhukhan 
850ad879127SKrish Sadhukhan static void npt_rsvd_pfwalk_prepare(struct svm_test *test)
851ad879127SKrish Sadhukhan {
852ad879127SKrish Sadhukhan     u64 *pdpe;
853096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
854ad879127SKrish Sadhukhan 
855c6405e37SNadav Amit     pdpe = npt_get_pml4e();
856ad879127SKrish Sadhukhan     pdpe[0] |= (1ULL << 8);
857ad879127SKrish Sadhukhan }
858ad879127SKrish Sadhukhan 
859ad879127SKrish Sadhukhan static bool npt_rsvd_pfwalk_check(struct svm_test *test)
860ad879127SKrish Sadhukhan {
861c6405e37SNadav Amit     u64 *pdpe = npt_get_pml4e();
862ad879127SKrish Sadhukhan     pdpe[0] &= ~(1ULL << 8);
863ad879127SKrish Sadhukhan 
864096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
865a6051f06SNadav Amit             && (vmcb->control.exit_info_1 == 0x20000000fULL);
866ad879127SKrish Sadhukhan }
867ad879127SKrish Sadhukhan 
868ad879127SKrish Sadhukhan static void npt_l1mmio_prepare(struct svm_test *test)
869ad879127SKrish Sadhukhan {
870096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
871ad879127SKrish Sadhukhan }
872ad879127SKrish Sadhukhan 
873ad879127SKrish Sadhukhan u32 nested_apic_version1;
874ad879127SKrish Sadhukhan u32 nested_apic_version2;
875ad879127SKrish Sadhukhan 
876ad879127SKrish Sadhukhan static void npt_l1mmio_test(struct svm_test *test)
877ad879127SKrish Sadhukhan {
878ad879127SKrish Sadhukhan     volatile u32 *data = (volatile void*)(0xfee00030UL);
879ad879127SKrish Sadhukhan 
880ad879127SKrish Sadhukhan     nested_apic_version1 = *data;
881ad879127SKrish Sadhukhan     nested_apic_version2 = *data;
882ad879127SKrish Sadhukhan }
883ad879127SKrish Sadhukhan 
884ad879127SKrish Sadhukhan static bool npt_l1mmio_check(struct svm_test *test)
885ad879127SKrish Sadhukhan {
886ad879127SKrish Sadhukhan     volatile u32 *data = (volatile void*)(0xfee00030);
887ad879127SKrish Sadhukhan     u32 lvr = *data;
888ad879127SKrish Sadhukhan 
889ad879127SKrish Sadhukhan     return nested_apic_version1 == lvr && nested_apic_version2 == lvr;
890ad879127SKrish Sadhukhan }
891ad879127SKrish Sadhukhan 
892ad879127SKrish Sadhukhan static void npt_rw_l1mmio_prepare(struct svm_test *test)
893ad879127SKrish Sadhukhan {
894ad879127SKrish Sadhukhan 
895ad879127SKrish Sadhukhan     u64 *pte;
896ad879127SKrish Sadhukhan 
897096cf7feSPaolo Bonzini     vmcb_ident(vmcb);
898ad879127SKrish Sadhukhan     pte = npt_get_pte(0xfee00080);
899ad879127SKrish Sadhukhan 
900ad879127SKrish Sadhukhan     *pte &= ~(1ULL << 1);
901ad879127SKrish Sadhukhan }
902ad879127SKrish Sadhukhan 
903ad879127SKrish Sadhukhan static void npt_rw_l1mmio_test(struct svm_test *test)
904ad879127SKrish Sadhukhan {
905ad879127SKrish Sadhukhan     volatile u32 *data = (volatile void*)(0xfee00080);
906ad879127SKrish Sadhukhan 
907ad879127SKrish Sadhukhan     *data = *data;
908ad879127SKrish Sadhukhan }
909ad879127SKrish Sadhukhan 
910ad879127SKrish Sadhukhan static bool npt_rw_l1mmio_check(struct svm_test *test)
911ad879127SKrish Sadhukhan {
912ad879127SKrish Sadhukhan     u64 *pte = npt_get_pte(0xfee00080);
913ad879127SKrish Sadhukhan 
914ad879127SKrish Sadhukhan     *pte |= (1ULL << 1);
915ad879127SKrish Sadhukhan 
916096cf7feSPaolo Bonzini     return (vmcb->control.exit_code == SVM_EXIT_NPF)
917096cf7feSPaolo Bonzini            && (vmcb->control.exit_info_1 == 0x100000007ULL);
918ad879127SKrish Sadhukhan }
919ad879127SKrish Sadhukhan 
920ad879127SKrish Sadhukhan #define TSC_ADJUST_VALUE    (1ll << 32)
921f3154609SBill Wendling #define TSC_OFFSET_VALUE    (~0ull << 48)
922ad879127SKrish Sadhukhan static bool ok;
923ad879127SKrish Sadhukhan 
92410a65fc4SNadav Amit static bool tsc_adjust_supported(void)
92510a65fc4SNadav Amit {
92610a65fc4SNadav Amit     return this_cpu_has(X86_FEATURE_TSC_ADJUST);
92710a65fc4SNadav Amit }
92810a65fc4SNadav Amit 
929ad879127SKrish Sadhukhan static void tsc_adjust_prepare(struct svm_test *test)
930ad879127SKrish Sadhukhan {
931ad879127SKrish Sadhukhan     default_prepare(test);
932096cf7feSPaolo Bonzini     vmcb->control.tsc_offset = TSC_OFFSET_VALUE;
933ad879127SKrish Sadhukhan 
934ad879127SKrish Sadhukhan     wrmsr(MSR_IA32_TSC_ADJUST, -TSC_ADJUST_VALUE);
935ad879127SKrish Sadhukhan     int64_t adjust = rdmsr(MSR_IA32_TSC_ADJUST);
936ad879127SKrish Sadhukhan     ok = adjust == -TSC_ADJUST_VALUE;
937ad879127SKrish Sadhukhan }
938ad879127SKrish Sadhukhan 
939ad879127SKrish Sadhukhan static void tsc_adjust_test(struct svm_test *test)
940ad879127SKrish Sadhukhan {
941ad879127SKrish Sadhukhan     int64_t adjust = rdmsr(MSR_IA32_TSC_ADJUST);
942ad879127SKrish Sadhukhan     ok &= adjust == -TSC_ADJUST_VALUE;
943ad879127SKrish Sadhukhan 
944ad879127SKrish Sadhukhan     uint64_t l1_tsc = rdtsc() - TSC_OFFSET_VALUE;
945ad879127SKrish Sadhukhan     wrmsr(MSR_IA32_TSC, l1_tsc - TSC_ADJUST_VALUE);
946ad879127SKrish Sadhukhan 
947ad879127SKrish Sadhukhan     adjust = rdmsr(MSR_IA32_TSC_ADJUST);
948ad879127SKrish Sadhukhan     ok &= adjust <= -2 * TSC_ADJUST_VALUE;
949ad879127SKrish Sadhukhan 
950ad879127SKrish Sadhukhan     uint64_t l1_tsc_end = rdtsc() - TSC_OFFSET_VALUE;
951ad879127SKrish Sadhukhan     ok &= (l1_tsc_end + TSC_ADJUST_VALUE - l1_tsc) < TSC_ADJUST_VALUE;
952ad879127SKrish Sadhukhan 
953ad879127SKrish Sadhukhan     uint64_t l1_tsc_msr = rdmsr(MSR_IA32_TSC) - TSC_OFFSET_VALUE;
954ad879127SKrish Sadhukhan     ok &= (l1_tsc_msr + TSC_ADJUST_VALUE - l1_tsc) < TSC_ADJUST_VALUE;
955ad879127SKrish Sadhukhan }
956ad879127SKrish Sadhukhan 
957ad879127SKrish Sadhukhan static bool tsc_adjust_check(struct svm_test *test)
958ad879127SKrish Sadhukhan {
959ad879127SKrish Sadhukhan     int64_t adjust = rdmsr(MSR_IA32_TSC_ADJUST);
960ad879127SKrish Sadhukhan 
961ad879127SKrish Sadhukhan     wrmsr(MSR_IA32_TSC_ADJUST, 0);
962ad879127SKrish Sadhukhan     return ok && adjust <= -2 * TSC_ADJUST_VALUE;
963ad879127SKrish Sadhukhan }
964ad879127SKrish Sadhukhan 
965ad879127SKrish Sadhukhan static void latency_prepare(struct svm_test *test)
966ad879127SKrish Sadhukhan {
967ad879127SKrish Sadhukhan     default_prepare(test);
968ad879127SKrish Sadhukhan     runs = LATENCY_RUNS;
969ad879127SKrish Sadhukhan     latvmrun_min = latvmexit_min = -1ULL;
970ad879127SKrish Sadhukhan     latvmrun_max = latvmexit_max = 0;
971ad879127SKrish Sadhukhan     vmrun_sum = vmexit_sum = 0;
972ad879127SKrish Sadhukhan     tsc_start = rdtsc();
973ad879127SKrish Sadhukhan }
974ad879127SKrish Sadhukhan 
975ad879127SKrish Sadhukhan static void latency_test(struct svm_test *test)
976ad879127SKrish Sadhukhan {
977ad879127SKrish Sadhukhan     u64 cycles;
978ad879127SKrish Sadhukhan 
979ad879127SKrish Sadhukhan start:
980ad879127SKrish Sadhukhan     tsc_end = rdtsc();
981ad879127SKrish Sadhukhan 
982ad879127SKrish Sadhukhan     cycles = tsc_end - tsc_start;
983ad879127SKrish Sadhukhan 
984ad879127SKrish Sadhukhan     if (cycles > latvmrun_max)
985ad879127SKrish Sadhukhan         latvmrun_max = cycles;
986ad879127SKrish Sadhukhan 
987ad879127SKrish Sadhukhan     if (cycles < latvmrun_min)
988ad879127SKrish Sadhukhan         latvmrun_min = cycles;
989ad879127SKrish Sadhukhan 
990ad879127SKrish Sadhukhan     vmrun_sum += cycles;
991ad879127SKrish Sadhukhan 
992ad879127SKrish Sadhukhan     tsc_start = rdtsc();
993ad879127SKrish Sadhukhan 
994ad879127SKrish Sadhukhan     asm volatile ("vmmcall" : : : "memory");
995ad879127SKrish Sadhukhan     goto start;
996ad879127SKrish Sadhukhan }
997ad879127SKrish Sadhukhan 
998ad879127SKrish Sadhukhan static bool latency_finished(struct svm_test *test)
999ad879127SKrish Sadhukhan {
1000ad879127SKrish Sadhukhan     u64 cycles;
1001ad879127SKrish Sadhukhan 
1002ad879127SKrish Sadhukhan     tsc_end = rdtsc();
1003ad879127SKrish Sadhukhan 
1004ad879127SKrish Sadhukhan     cycles = tsc_end - tsc_start;
1005ad879127SKrish Sadhukhan 
1006ad879127SKrish Sadhukhan     if (cycles > latvmexit_max)
1007ad879127SKrish Sadhukhan         latvmexit_max = cycles;
1008ad879127SKrish Sadhukhan 
1009ad879127SKrish Sadhukhan     if (cycles < latvmexit_min)
1010ad879127SKrish Sadhukhan         latvmexit_min = cycles;
1011ad879127SKrish Sadhukhan 
1012ad879127SKrish Sadhukhan     vmexit_sum += cycles;
1013ad879127SKrish Sadhukhan 
1014096cf7feSPaolo Bonzini     vmcb->save.rip += 3;
1015ad879127SKrish Sadhukhan 
1016ad879127SKrish Sadhukhan     runs -= 1;
1017ad879127SKrish Sadhukhan 
1018ad879127SKrish Sadhukhan     tsc_end = rdtsc();
1019ad879127SKrish Sadhukhan 
1020ad879127SKrish Sadhukhan     return runs == 0;
1021ad879127SKrish Sadhukhan }
1022ad879127SKrish Sadhukhan 
1023ad879127SKrish Sadhukhan static bool latency_check(struct svm_test *test)
1024ad879127SKrish Sadhukhan {
1025ad879127SKrish Sadhukhan     printf("    Latency VMRUN : max: %ld min: %ld avg: %ld\n", latvmrun_max,
1026ad879127SKrish Sadhukhan             latvmrun_min, vmrun_sum / LATENCY_RUNS);
1027ad879127SKrish Sadhukhan     printf("    Latency VMEXIT: max: %ld min: %ld avg: %ld\n", latvmexit_max,
1028ad879127SKrish Sadhukhan             latvmexit_min, vmexit_sum / LATENCY_RUNS);
1029ad879127SKrish Sadhukhan     return true;
1030ad879127SKrish Sadhukhan }
1031ad879127SKrish Sadhukhan 
1032ad879127SKrish Sadhukhan static void lat_svm_insn_prepare(struct svm_test *test)
1033ad879127SKrish Sadhukhan {
1034ad879127SKrish Sadhukhan     default_prepare(test);
1035ad879127SKrish Sadhukhan     runs = LATENCY_RUNS;
1036ad879127SKrish Sadhukhan     latvmload_min = latvmsave_min = latstgi_min = latclgi_min = -1ULL;
1037ad879127SKrish Sadhukhan     latvmload_max = latvmsave_max = latstgi_max = latclgi_max = 0;
1038ad879127SKrish Sadhukhan     vmload_sum = vmsave_sum = stgi_sum = clgi_sum;
1039ad879127SKrish Sadhukhan }
1040ad879127SKrish Sadhukhan 
1041ad879127SKrish Sadhukhan static bool lat_svm_insn_finished(struct svm_test *test)
1042ad879127SKrish Sadhukhan {
1043096cf7feSPaolo Bonzini     u64 vmcb_phys = virt_to_phys(vmcb);
1044ad879127SKrish Sadhukhan     u64 cycles;
1045ad879127SKrish Sadhukhan 
1046ad879127SKrish Sadhukhan     for ( ; runs != 0; runs--) {
1047ad879127SKrish Sadhukhan         tsc_start = rdtsc();
1048ad879127SKrish Sadhukhan         asm volatile("vmload %0\n\t" : : "a"(vmcb_phys) : "memory");
1049ad879127SKrish Sadhukhan         cycles = rdtsc() - tsc_start;
1050ad879127SKrish Sadhukhan         if (cycles > latvmload_max)
1051ad879127SKrish Sadhukhan             latvmload_max = cycles;
1052ad879127SKrish Sadhukhan         if (cycles < latvmload_min)
1053ad879127SKrish Sadhukhan             latvmload_min = cycles;
1054ad879127SKrish Sadhukhan         vmload_sum += cycles;
1055ad879127SKrish Sadhukhan 
1056ad879127SKrish Sadhukhan         tsc_start = rdtsc();
1057ad879127SKrish Sadhukhan         asm volatile("vmsave %0\n\t" : : "a"(vmcb_phys) : "memory");
1058ad879127SKrish Sadhukhan         cycles = rdtsc() - tsc_start;
1059ad879127SKrish Sadhukhan         if (cycles > latvmsave_max)
1060ad879127SKrish Sadhukhan             latvmsave_max = cycles;
1061ad879127SKrish Sadhukhan         if (cycles < latvmsave_min)
1062ad879127SKrish Sadhukhan             latvmsave_min = cycles;
1063ad879127SKrish Sadhukhan         vmsave_sum += cycles;
1064ad879127SKrish Sadhukhan 
1065ad879127SKrish Sadhukhan         tsc_start = rdtsc();
1066ad879127SKrish Sadhukhan         asm volatile("stgi\n\t");
1067ad879127SKrish Sadhukhan         cycles = rdtsc() - tsc_start;
1068ad879127SKrish Sadhukhan         if (cycles > latstgi_max)
1069ad879127SKrish Sadhukhan             latstgi_max = cycles;
1070ad879127SKrish Sadhukhan         if (cycles < latstgi_min)
1071ad879127SKrish Sadhukhan             latstgi_min = cycles;
1072ad879127SKrish Sadhukhan         stgi_sum += cycles;
1073ad879127SKrish Sadhukhan 
1074ad879127SKrish Sadhukhan         tsc_start = rdtsc();
1075ad879127SKrish Sadhukhan         asm volatile("clgi\n\t");
1076ad879127SKrish Sadhukhan         cycles = rdtsc() - tsc_start;
1077ad879127SKrish Sadhukhan         if (cycles > latclgi_max)
1078ad879127SKrish Sadhukhan             latclgi_max = cycles;
1079ad879127SKrish Sadhukhan         if (cycles < latclgi_min)
1080ad879127SKrish Sadhukhan             latclgi_min = cycles;
1081ad879127SKrish Sadhukhan         clgi_sum += cycles;
1082ad879127SKrish Sadhukhan     }
1083ad879127SKrish Sadhukhan 
1084ad879127SKrish Sadhukhan     tsc_end = rdtsc();
1085ad879127SKrish Sadhukhan 
1086ad879127SKrish Sadhukhan     return true;
1087ad879127SKrish Sadhukhan }
1088ad879127SKrish Sadhukhan 
1089ad879127SKrish Sadhukhan static bool lat_svm_insn_check(struct svm_test *test)
1090ad879127SKrish Sadhukhan {
1091ad879127SKrish Sadhukhan     printf("    Latency VMLOAD: max: %ld min: %ld avg: %ld\n", latvmload_max,
1092ad879127SKrish Sadhukhan             latvmload_min, vmload_sum / LATENCY_RUNS);
1093ad879127SKrish Sadhukhan     printf("    Latency VMSAVE: max: %ld min: %ld avg: %ld\n", latvmsave_max,
1094ad879127SKrish Sadhukhan             latvmsave_min, vmsave_sum / LATENCY_RUNS);
1095ad879127SKrish Sadhukhan     printf("    Latency STGI:   max: %ld min: %ld avg: %ld\n", latstgi_max,
1096ad879127SKrish Sadhukhan             latstgi_min, stgi_sum / LATENCY_RUNS);
1097ad879127SKrish Sadhukhan     printf("    Latency CLGI:   max: %ld min: %ld avg: %ld\n", latclgi_max,
1098ad879127SKrish Sadhukhan             latclgi_min, clgi_sum / LATENCY_RUNS);
1099ad879127SKrish Sadhukhan     return true;
1100ad879127SKrish Sadhukhan }
1101ad879127SKrish Sadhukhan 
1102ad879127SKrish Sadhukhan bool pending_event_ipi_fired;
1103ad879127SKrish Sadhukhan bool pending_event_guest_run;
1104ad879127SKrish Sadhukhan 
1105ad879127SKrish Sadhukhan static void pending_event_ipi_isr(isr_regs_t *regs)
1106ad879127SKrish Sadhukhan {
1107ad879127SKrish Sadhukhan     pending_event_ipi_fired = true;
1108ad879127SKrish Sadhukhan     eoi();
1109ad879127SKrish Sadhukhan }
1110ad879127SKrish Sadhukhan 
1111ad879127SKrish Sadhukhan static void pending_event_prepare(struct svm_test *test)
1112ad879127SKrish Sadhukhan {
1113ad879127SKrish Sadhukhan     int ipi_vector = 0xf1;
1114ad879127SKrish Sadhukhan 
1115ad879127SKrish Sadhukhan     default_prepare(test);
1116ad879127SKrish Sadhukhan 
1117ad879127SKrish Sadhukhan     pending_event_ipi_fired = false;
1118ad879127SKrish Sadhukhan 
1119ad879127SKrish Sadhukhan     handle_irq(ipi_vector, pending_event_ipi_isr);
1120ad879127SKrish Sadhukhan 
1121ad879127SKrish Sadhukhan     pending_event_guest_run = false;
1122ad879127SKrish Sadhukhan 
1123096cf7feSPaolo Bonzini     vmcb->control.intercept |= (1ULL << INTERCEPT_INTR);
1124096cf7feSPaolo Bonzini     vmcb->control.int_ctl |= V_INTR_MASKING_MASK;
1125ad879127SKrish Sadhukhan 
1126ad879127SKrish Sadhukhan     apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL |
1127ad879127SKrish Sadhukhan                   APIC_DM_FIXED | ipi_vector, 0);
1128ad879127SKrish Sadhukhan 
1129ad879127SKrish Sadhukhan     set_test_stage(test, 0);
1130ad879127SKrish Sadhukhan }
1131ad879127SKrish Sadhukhan 
1132ad879127SKrish Sadhukhan static void pending_event_test(struct svm_test *test)
1133ad879127SKrish Sadhukhan {
1134ad879127SKrish Sadhukhan     pending_event_guest_run = true;
1135ad879127SKrish Sadhukhan }
1136ad879127SKrish Sadhukhan 
1137ad879127SKrish Sadhukhan static bool pending_event_finished(struct svm_test *test)
1138ad879127SKrish Sadhukhan {
1139ad879127SKrish Sadhukhan     switch (get_test_stage(test)) {
1140ad879127SKrish Sadhukhan     case 0:
1141096cf7feSPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_INTR) {
1142ad879127SKrish Sadhukhan             report(false, "VMEXIT not due to pending interrupt. Exit reason 0x%x",
1143096cf7feSPaolo Bonzini                    vmcb->control.exit_code);
1144ad879127SKrish Sadhukhan             return true;
1145ad879127SKrish Sadhukhan         }
1146ad879127SKrish Sadhukhan 
1147096cf7feSPaolo Bonzini         vmcb->control.intercept &= ~(1ULL << INTERCEPT_INTR);
1148096cf7feSPaolo Bonzini         vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
1149ad879127SKrish Sadhukhan 
1150ad879127SKrish Sadhukhan         if (pending_event_guest_run) {
1151ad879127SKrish Sadhukhan             report(false, "Guest ran before host received IPI\n");
1152ad879127SKrish Sadhukhan             return true;
1153ad879127SKrish Sadhukhan         }
1154ad879127SKrish Sadhukhan 
1155ad879127SKrish Sadhukhan         irq_enable();
1156ad879127SKrish Sadhukhan         asm volatile ("nop");
1157ad879127SKrish Sadhukhan         irq_disable();
1158ad879127SKrish Sadhukhan 
1159ad879127SKrish Sadhukhan         if (!pending_event_ipi_fired) {
1160ad879127SKrish Sadhukhan             report(false, "Pending interrupt not dispatched after IRQ enabled\n");
1161ad879127SKrish Sadhukhan             return true;
1162ad879127SKrish Sadhukhan         }
1163ad879127SKrish Sadhukhan         break;
1164ad879127SKrish Sadhukhan 
1165ad879127SKrish Sadhukhan     case 1:
1166ad879127SKrish Sadhukhan         if (!pending_event_guest_run) {
1167ad879127SKrish Sadhukhan             report(false, "Guest did not resume when no interrupt\n");
1168ad879127SKrish Sadhukhan             return true;
1169ad879127SKrish Sadhukhan         }
1170ad879127SKrish Sadhukhan         break;
1171ad879127SKrish Sadhukhan     }
1172ad879127SKrish Sadhukhan 
1173ad879127SKrish Sadhukhan     inc_test_stage(test);
1174ad879127SKrish Sadhukhan 
1175ad879127SKrish Sadhukhan     return get_test_stage(test) == 2;
1176ad879127SKrish Sadhukhan }
1177ad879127SKrish Sadhukhan 
1178ad879127SKrish Sadhukhan static bool pending_event_check(struct svm_test *test)
1179ad879127SKrish Sadhukhan {
1180ad879127SKrish Sadhukhan     return get_test_stage(test) == 2;
1181ad879127SKrish Sadhukhan }
1182ad879127SKrish Sadhukhan 
118385dc2aceSPaolo Bonzini static void pending_event_cli_prepare(struct svm_test *test)
1184ad879127SKrish Sadhukhan {
1185ad879127SKrish Sadhukhan     default_prepare(test);
1186ad879127SKrish Sadhukhan 
1187ad879127SKrish Sadhukhan     pending_event_ipi_fired = false;
1188ad879127SKrish Sadhukhan 
1189ad879127SKrish Sadhukhan     handle_irq(0xf1, pending_event_ipi_isr);
1190ad879127SKrish Sadhukhan 
1191ad879127SKrish Sadhukhan     apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL |
1192ad879127SKrish Sadhukhan               APIC_DM_FIXED | 0xf1, 0);
1193ad879127SKrish Sadhukhan 
1194ad879127SKrish Sadhukhan     set_test_stage(test, 0);
1195ad879127SKrish Sadhukhan }
1196ad879127SKrish Sadhukhan 
119785dc2aceSPaolo Bonzini static void pending_event_cli_prepare_gif_clear(struct svm_test *test)
1198ad879127SKrish Sadhukhan {
1199ad879127SKrish Sadhukhan     asm("cli");
1200ad879127SKrish Sadhukhan }
1201ad879127SKrish Sadhukhan 
120285dc2aceSPaolo Bonzini static void pending_event_cli_test(struct svm_test *test)
1203ad879127SKrish Sadhukhan {
1204ad879127SKrish Sadhukhan     if (pending_event_ipi_fired == true) {
1205ad879127SKrish Sadhukhan         set_test_stage(test, -1);
1206ad879127SKrish Sadhukhan         report(false, "Interrupt preceeded guest");
1207ad879127SKrish Sadhukhan         vmmcall();
1208ad879127SKrish Sadhukhan     }
1209ad879127SKrish Sadhukhan 
121085dc2aceSPaolo Bonzini     /* VINTR_MASKING is zero.  This should cause the IPI to fire.  */
1211ad879127SKrish Sadhukhan     irq_enable();
1212ad879127SKrish Sadhukhan     asm volatile ("nop");
1213ad879127SKrish Sadhukhan     irq_disable();
1214ad879127SKrish Sadhukhan 
1215ad879127SKrish Sadhukhan     if (pending_event_ipi_fired != true) {
1216ad879127SKrish Sadhukhan         set_test_stage(test, -1);
1217ad879127SKrish Sadhukhan         report(false, "Interrupt not triggered by guest");
1218ad879127SKrish Sadhukhan     }
1219ad879127SKrish Sadhukhan 
1220ad879127SKrish Sadhukhan     vmmcall();
1221ad879127SKrish Sadhukhan 
122285dc2aceSPaolo Bonzini     /*
122385dc2aceSPaolo Bonzini      * Now VINTR_MASKING=1, but no interrupt is pending so
122485dc2aceSPaolo Bonzini      * the VINTR interception should be clear in VMCB02.  Check
122585dc2aceSPaolo Bonzini      * that L0 did not leave a stale VINTR in the VMCB.
122685dc2aceSPaolo Bonzini      */
1227ad879127SKrish Sadhukhan     irq_enable();
1228ad879127SKrish Sadhukhan     asm volatile ("nop");
1229ad879127SKrish Sadhukhan     irq_disable();
1230ad879127SKrish Sadhukhan }
1231ad879127SKrish Sadhukhan 
123285dc2aceSPaolo Bonzini static bool pending_event_cli_finished(struct svm_test *test)
1233ad879127SKrish Sadhukhan {
1234096cf7feSPaolo Bonzini     if ( vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
1235ad879127SKrish Sadhukhan         report(false, "VM_EXIT return to host is not EXIT_VMMCALL exit reason 0x%x",
1236096cf7feSPaolo Bonzini                vmcb->control.exit_code);
1237ad879127SKrish Sadhukhan         return true;
1238ad879127SKrish Sadhukhan     }
1239ad879127SKrish Sadhukhan 
1240ad879127SKrish Sadhukhan     switch (get_test_stage(test)) {
1241ad879127SKrish Sadhukhan     case 0:
1242096cf7feSPaolo Bonzini         vmcb->save.rip += 3;
1243ad879127SKrish Sadhukhan 
1244ad879127SKrish Sadhukhan         pending_event_ipi_fired = false;
1245ad879127SKrish Sadhukhan 
1246096cf7feSPaolo Bonzini         vmcb->control.int_ctl |= V_INTR_MASKING_MASK;
1247ad879127SKrish Sadhukhan 
124885dc2aceSPaolo Bonzini 	/* Now entering again with VINTR_MASKING=1.  */
1249ad879127SKrish Sadhukhan         apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL |
1250ad879127SKrish Sadhukhan               APIC_DM_FIXED | 0xf1, 0);
1251ad879127SKrish Sadhukhan 
1252ad879127SKrish Sadhukhan         break;
1253ad879127SKrish Sadhukhan 
1254ad879127SKrish Sadhukhan     case 1:
1255ad879127SKrish Sadhukhan         if (pending_event_ipi_fired == true) {
1256ad879127SKrish Sadhukhan             report(false, "Interrupt triggered by guest");
1257ad879127SKrish Sadhukhan             return true;
1258ad879127SKrish Sadhukhan         }
1259ad879127SKrish Sadhukhan 
1260ad879127SKrish Sadhukhan         irq_enable();
1261ad879127SKrish Sadhukhan         asm volatile ("nop");
1262ad879127SKrish Sadhukhan         irq_disable();
1263ad879127SKrish Sadhukhan 
1264ad879127SKrish Sadhukhan         if (pending_event_ipi_fired != true) {
1265ad879127SKrish Sadhukhan             report(false, "Interrupt not triggered by host");
1266ad879127SKrish Sadhukhan             return true;
1267ad879127SKrish Sadhukhan         }
1268ad879127SKrish Sadhukhan 
1269ad879127SKrish Sadhukhan         break;
1270ad879127SKrish Sadhukhan 
1271ad879127SKrish Sadhukhan     default:
1272ad879127SKrish Sadhukhan         return true;
1273ad879127SKrish Sadhukhan     }
1274ad879127SKrish Sadhukhan 
1275ad879127SKrish Sadhukhan     inc_test_stage(test);
1276ad879127SKrish Sadhukhan 
1277ad879127SKrish Sadhukhan     return get_test_stage(test) == 2;
1278ad879127SKrish Sadhukhan }
1279ad879127SKrish Sadhukhan 
128085dc2aceSPaolo Bonzini static bool pending_event_cli_check(struct svm_test *test)
1281ad879127SKrish Sadhukhan {
1282ad879127SKrish Sadhukhan     return get_test_stage(test) == 2;
1283ad879127SKrish Sadhukhan }
1284ad879127SKrish Sadhukhan 
128585dc2aceSPaolo Bonzini #define TIMER_VECTOR    222
128685dc2aceSPaolo Bonzini 
128785dc2aceSPaolo Bonzini static volatile bool timer_fired;
128885dc2aceSPaolo Bonzini 
128985dc2aceSPaolo Bonzini static void timer_isr(isr_regs_t *regs)
129085dc2aceSPaolo Bonzini {
129185dc2aceSPaolo Bonzini     timer_fired = true;
129285dc2aceSPaolo Bonzini     apic_write(APIC_EOI, 0);
129385dc2aceSPaolo Bonzini }
129485dc2aceSPaolo Bonzini 
129585dc2aceSPaolo Bonzini static void interrupt_prepare(struct svm_test *test)
129685dc2aceSPaolo Bonzini {
129785dc2aceSPaolo Bonzini     default_prepare(test);
129885dc2aceSPaolo Bonzini     handle_irq(TIMER_VECTOR, timer_isr);
129985dc2aceSPaolo Bonzini     timer_fired = false;
130085dc2aceSPaolo Bonzini     set_test_stage(test, 0);
130185dc2aceSPaolo Bonzini }
130285dc2aceSPaolo Bonzini 
130385dc2aceSPaolo Bonzini static void interrupt_test(struct svm_test *test)
130485dc2aceSPaolo Bonzini {
130585dc2aceSPaolo Bonzini     long long start, loops;
130685dc2aceSPaolo Bonzini 
130785dc2aceSPaolo Bonzini     apic_write(APIC_LVTT, TIMER_VECTOR);
130885dc2aceSPaolo Bonzini     irq_enable();
130985dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 1); //Timer Initial Count Register 0x380 one-shot
131085dc2aceSPaolo Bonzini     for (loops = 0; loops < 10000000 && !timer_fired; loops++)
131185dc2aceSPaolo Bonzini         asm volatile ("nop");
131285dc2aceSPaolo Bonzini 
131385dc2aceSPaolo Bonzini     report(timer_fired, "direct interrupt while running guest");
131485dc2aceSPaolo Bonzini 
131585dc2aceSPaolo Bonzini     if (!timer_fired) {
131685dc2aceSPaolo Bonzini         set_test_stage(test, -1);
131785dc2aceSPaolo Bonzini         vmmcall();
131885dc2aceSPaolo Bonzini     }
131985dc2aceSPaolo Bonzini 
132085dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 0);
132185dc2aceSPaolo Bonzini     irq_disable();
132285dc2aceSPaolo Bonzini     vmmcall();
132385dc2aceSPaolo Bonzini 
132485dc2aceSPaolo Bonzini     timer_fired = false;
132585dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 1);
132685dc2aceSPaolo Bonzini     for (loops = 0; loops < 10000000 && !timer_fired; loops++)
132785dc2aceSPaolo Bonzini         asm volatile ("nop");
132885dc2aceSPaolo Bonzini 
132985dc2aceSPaolo Bonzini     report(timer_fired, "intercepted interrupt while running guest");
133085dc2aceSPaolo Bonzini 
133185dc2aceSPaolo Bonzini     if (!timer_fired) {
133285dc2aceSPaolo Bonzini         set_test_stage(test, -1);
133385dc2aceSPaolo Bonzini         vmmcall();
133485dc2aceSPaolo Bonzini     }
133585dc2aceSPaolo Bonzini 
133685dc2aceSPaolo Bonzini     irq_enable();
133785dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 0);
133885dc2aceSPaolo Bonzini     irq_disable();
133985dc2aceSPaolo Bonzini 
134085dc2aceSPaolo Bonzini     timer_fired = false;
134185dc2aceSPaolo Bonzini     start = rdtsc();
134285dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 1000000);
134385dc2aceSPaolo Bonzini     asm volatile ("sti; hlt");
134485dc2aceSPaolo Bonzini 
134585dc2aceSPaolo Bonzini     report(rdtsc() - start > 10000 && timer_fired,
134685dc2aceSPaolo Bonzini           "direct interrupt + hlt");
134785dc2aceSPaolo Bonzini 
134885dc2aceSPaolo Bonzini     if (!timer_fired) {
134985dc2aceSPaolo Bonzini         set_test_stage(test, -1);
135085dc2aceSPaolo Bonzini         vmmcall();
135185dc2aceSPaolo Bonzini     }
135285dc2aceSPaolo Bonzini 
135385dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 0);
135485dc2aceSPaolo Bonzini     irq_disable();
135585dc2aceSPaolo Bonzini     vmmcall();
135685dc2aceSPaolo Bonzini 
135785dc2aceSPaolo Bonzini     timer_fired = false;
135885dc2aceSPaolo Bonzini     start = rdtsc();
135985dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 1000000);
136085dc2aceSPaolo Bonzini     asm volatile ("hlt");
136185dc2aceSPaolo Bonzini 
136285dc2aceSPaolo Bonzini     report(rdtsc() - start > 10000 && timer_fired,
136385dc2aceSPaolo Bonzini            "intercepted interrupt + hlt");
136485dc2aceSPaolo Bonzini 
136585dc2aceSPaolo Bonzini     if (!timer_fired) {
136685dc2aceSPaolo Bonzini         set_test_stage(test, -1);
136785dc2aceSPaolo Bonzini         vmmcall();
136885dc2aceSPaolo Bonzini     }
136985dc2aceSPaolo Bonzini 
137085dc2aceSPaolo Bonzini     apic_write(APIC_TMICT, 0);
137185dc2aceSPaolo Bonzini     irq_disable();
137285dc2aceSPaolo Bonzini }
137385dc2aceSPaolo Bonzini 
137485dc2aceSPaolo Bonzini static bool interrupt_finished(struct svm_test *test)
137585dc2aceSPaolo Bonzini {
137685dc2aceSPaolo Bonzini     switch (get_test_stage(test)) {
137785dc2aceSPaolo Bonzini     case 0:
137885dc2aceSPaolo Bonzini     case 2:
1379096cf7feSPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
138085dc2aceSPaolo Bonzini             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
1381096cf7feSPaolo Bonzini                    vmcb->control.exit_code);
138285dc2aceSPaolo Bonzini             return true;
138385dc2aceSPaolo Bonzini         }
1384096cf7feSPaolo Bonzini         vmcb->save.rip += 3;
138585dc2aceSPaolo Bonzini 
1386096cf7feSPaolo Bonzini         vmcb->control.intercept |= (1ULL << INTERCEPT_INTR);
1387096cf7feSPaolo Bonzini         vmcb->control.int_ctl |= V_INTR_MASKING_MASK;
138885dc2aceSPaolo Bonzini         break;
138985dc2aceSPaolo Bonzini 
139085dc2aceSPaolo Bonzini     case 1:
139185dc2aceSPaolo Bonzini     case 3:
1392096cf7feSPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_INTR) {
139385dc2aceSPaolo Bonzini             report(false, "VMEXIT not due to intr intercept. Exit reason 0x%x",
1394096cf7feSPaolo Bonzini                    vmcb->control.exit_code);
139585dc2aceSPaolo Bonzini             return true;
139685dc2aceSPaolo Bonzini         }
139785dc2aceSPaolo Bonzini 
139885dc2aceSPaolo Bonzini         irq_enable();
139985dc2aceSPaolo Bonzini         asm volatile ("nop");
140085dc2aceSPaolo Bonzini         irq_disable();
140185dc2aceSPaolo Bonzini 
1402096cf7feSPaolo Bonzini         vmcb->control.intercept &= ~(1ULL << INTERCEPT_INTR);
1403096cf7feSPaolo Bonzini         vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
140485dc2aceSPaolo Bonzini         break;
140585dc2aceSPaolo Bonzini 
140685dc2aceSPaolo Bonzini     case 4:
140785dc2aceSPaolo Bonzini         break;
140885dc2aceSPaolo Bonzini 
140985dc2aceSPaolo Bonzini     default:
141085dc2aceSPaolo Bonzini         return true;
141185dc2aceSPaolo Bonzini     }
141285dc2aceSPaolo Bonzini 
141385dc2aceSPaolo Bonzini     inc_test_stage(test);
141485dc2aceSPaolo Bonzini 
141585dc2aceSPaolo Bonzini     return get_test_stage(test) == 5;
141685dc2aceSPaolo Bonzini }
141785dc2aceSPaolo Bonzini 
141885dc2aceSPaolo Bonzini static bool interrupt_check(struct svm_test *test)
141985dc2aceSPaolo Bonzini {
142085dc2aceSPaolo Bonzini     return get_test_stage(test) == 5;
142185dc2aceSPaolo Bonzini }
142285dc2aceSPaolo Bonzini 
1423d4db486bSCathy Avery static volatile bool nmi_fired;
1424d4db486bSCathy Avery 
1425d4db486bSCathy Avery static void nmi_handler(isr_regs_t *regs)
1426d4db486bSCathy Avery {
1427d4db486bSCathy Avery     nmi_fired = true;
1428d4db486bSCathy Avery     apic_write(APIC_EOI, 0);
1429d4db486bSCathy Avery }
1430d4db486bSCathy Avery 
1431d4db486bSCathy Avery static void nmi_prepare(struct svm_test *test)
1432d4db486bSCathy Avery {
1433d4db486bSCathy Avery     default_prepare(test);
1434d4db486bSCathy Avery     nmi_fired = false;
1435d4db486bSCathy Avery     handle_irq(NMI_VECTOR, nmi_handler);
1436d4db486bSCathy Avery     set_test_stage(test, 0);
1437d4db486bSCathy Avery }
1438d4db486bSCathy Avery 
1439d4db486bSCathy Avery static void nmi_test(struct svm_test *test)
1440d4db486bSCathy Avery {
1441d4db486bSCathy Avery     apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 0);
1442d4db486bSCathy Avery 
1443d4db486bSCathy Avery     report(nmi_fired, "direct NMI while running guest");
1444d4db486bSCathy Avery 
1445d4db486bSCathy Avery     if (!nmi_fired)
1446d4db486bSCathy Avery         set_test_stage(test, -1);
1447d4db486bSCathy Avery 
1448d4db486bSCathy Avery     vmmcall();
1449d4db486bSCathy Avery 
1450d4db486bSCathy Avery     nmi_fired = false;
1451d4db486bSCathy Avery 
1452d4db486bSCathy Avery     apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 0);
1453d4db486bSCathy Avery 
1454d4db486bSCathy Avery     if (!nmi_fired) {
1455d4db486bSCathy Avery         report(nmi_fired, "intercepted pending NMI not dispatched");
1456d4db486bSCathy Avery         set_test_stage(test, -1);
1457d4db486bSCathy Avery     }
1458d4db486bSCathy Avery 
1459d4db486bSCathy Avery }
1460d4db486bSCathy Avery 
1461d4db486bSCathy Avery static bool nmi_finished(struct svm_test *test)
1462d4db486bSCathy Avery {
1463d4db486bSCathy Avery     switch (get_test_stage(test)) {
1464d4db486bSCathy Avery     case 0:
1465d4db486bSCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
1466d4db486bSCathy Avery             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
1467d4db486bSCathy Avery                    vmcb->control.exit_code);
1468d4db486bSCathy Avery             return true;
1469d4db486bSCathy Avery         }
1470d4db486bSCathy Avery         vmcb->save.rip += 3;
1471d4db486bSCathy Avery 
1472d4db486bSCathy Avery         vmcb->control.intercept |= (1ULL << INTERCEPT_NMI);
1473d4db486bSCathy Avery         break;
1474d4db486bSCathy Avery 
1475d4db486bSCathy Avery     case 1:
1476d4db486bSCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_NMI) {
1477d4db486bSCathy Avery             report(false, "VMEXIT not due to NMI intercept. Exit reason 0x%x",
1478d4db486bSCathy Avery                    vmcb->control.exit_code);
1479d4db486bSCathy Avery             return true;
1480d4db486bSCathy Avery         }
1481d4db486bSCathy Avery 
1482d4db486bSCathy Avery         report(true, "NMI intercept while running guest");
1483d4db486bSCathy Avery         break;
1484d4db486bSCathy Avery 
1485d4db486bSCathy Avery     case 2:
1486d4db486bSCathy Avery         break;
1487d4db486bSCathy Avery 
1488d4db486bSCathy Avery     default:
1489d4db486bSCathy Avery         return true;
1490d4db486bSCathy Avery     }
1491d4db486bSCathy Avery 
1492d4db486bSCathy Avery     inc_test_stage(test);
1493d4db486bSCathy Avery 
1494d4db486bSCathy Avery     return get_test_stage(test) == 3;
1495d4db486bSCathy Avery }
1496d4db486bSCathy Avery 
1497d4db486bSCathy Avery static bool nmi_check(struct svm_test *test)
1498d4db486bSCathy Avery {
1499d4db486bSCathy Avery     return get_test_stage(test) == 3;
1500d4db486bSCathy Avery }
1501d4db486bSCathy Avery 
15029da1f4d8SCathy Avery #define NMI_DELAY 100000000ULL
15039da1f4d8SCathy Avery 
15049da1f4d8SCathy Avery static void nmi_message_thread(void *_test)
15059da1f4d8SCathy Avery {
15069da1f4d8SCathy Avery     struct svm_test *test = _test;
15079da1f4d8SCathy Avery 
15089da1f4d8SCathy Avery     while (get_test_stage(test) != 1)
15099da1f4d8SCathy Avery         pause();
15109da1f4d8SCathy Avery 
15119da1f4d8SCathy Avery     delay(NMI_DELAY);
15129da1f4d8SCathy Avery 
15139da1f4d8SCathy Avery     apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, id_map[0]);
15149da1f4d8SCathy Avery 
15159da1f4d8SCathy Avery     while (get_test_stage(test) != 2)
15169da1f4d8SCathy Avery         pause();
15179da1f4d8SCathy Avery 
15189da1f4d8SCathy Avery     delay(NMI_DELAY);
15199da1f4d8SCathy Avery 
15209da1f4d8SCathy Avery     apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, id_map[0]);
15219da1f4d8SCathy Avery }
15229da1f4d8SCathy Avery 
15239da1f4d8SCathy Avery static void nmi_hlt_test(struct svm_test *test)
15249da1f4d8SCathy Avery {
15259da1f4d8SCathy Avery     long long start;
15269da1f4d8SCathy Avery 
15279da1f4d8SCathy Avery     on_cpu_async(1, nmi_message_thread, test);
15289da1f4d8SCathy Avery 
15299da1f4d8SCathy Avery     start = rdtsc();
15309da1f4d8SCathy Avery 
15319da1f4d8SCathy Avery     set_test_stage(test, 1);
15329da1f4d8SCathy Avery 
15339da1f4d8SCathy Avery     asm volatile ("hlt");
15349da1f4d8SCathy Avery 
15359da1f4d8SCathy Avery     report((rdtsc() - start > NMI_DELAY) && nmi_fired,
15369da1f4d8SCathy Avery           "direct NMI + hlt");
15379da1f4d8SCathy Avery 
15389da1f4d8SCathy Avery     if (!nmi_fired)
15399da1f4d8SCathy Avery         set_test_stage(test, -1);
15409da1f4d8SCathy Avery 
15419da1f4d8SCathy Avery     nmi_fired = false;
15429da1f4d8SCathy Avery 
15439da1f4d8SCathy Avery     vmmcall();
15449da1f4d8SCathy Avery 
15459da1f4d8SCathy Avery     start = rdtsc();
15469da1f4d8SCathy Avery 
15479da1f4d8SCathy Avery     set_test_stage(test, 2);
15489da1f4d8SCathy Avery 
15499da1f4d8SCathy Avery     asm volatile ("hlt");
15509da1f4d8SCathy Avery 
15519da1f4d8SCathy Avery     report((rdtsc() - start > NMI_DELAY) && nmi_fired,
15529da1f4d8SCathy Avery            "intercepted NMI + hlt");
15539da1f4d8SCathy Avery 
15549da1f4d8SCathy Avery     if (!nmi_fired) {
15559da1f4d8SCathy Avery         report(nmi_fired, "intercepted pending NMI not dispatched");
15569da1f4d8SCathy Avery         set_test_stage(test, -1);
15577e7d9357SCathy Avery         vmmcall();
15589da1f4d8SCathy Avery     }
15599da1f4d8SCathy Avery 
15609da1f4d8SCathy Avery     set_test_stage(test, 3);
15619da1f4d8SCathy Avery }
15629da1f4d8SCathy Avery 
15639da1f4d8SCathy Avery static bool nmi_hlt_finished(struct svm_test *test)
15649da1f4d8SCathy Avery {
15659da1f4d8SCathy Avery     switch (get_test_stage(test)) {
15669da1f4d8SCathy Avery     case 1:
15679da1f4d8SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
15689da1f4d8SCathy Avery             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
15699da1f4d8SCathy Avery                    vmcb->control.exit_code);
15709da1f4d8SCathy Avery             return true;
15719da1f4d8SCathy Avery         }
15729da1f4d8SCathy Avery         vmcb->save.rip += 3;
15739da1f4d8SCathy Avery 
15749da1f4d8SCathy Avery         vmcb->control.intercept |= (1ULL << INTERCEPT_NMI);
15759da1f4d8SCathy Avery         break;
15769da1f4d8SCathy Avery 
15779da1f4d8SCathy Avery     case 2:
15789da1f4d8SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_NMI) {
15799da1f4d8SCathy Avery             report(false, "VMEXIT not due to NMI intercept. Exit reason 0x%x",
15809da1f4d8SCathy Avery                    vmcb->control.exit_code);
15819da1f4d8SCathy Avery             return true;
15829da1f4d8SCathy Avery         }
15839da1f4d8SCathy Avery 
15849da1f4d8SCathy Avery         report(true, "NMI intercept while running guest");
15859da1f4d8SCathy Avery         break;
15869da1f4d8SCathy Avery 
15879da1f4d8SCathy Avery     case 3:
15889da1f4d8SCathy Avery         break;
15899da1f4d8SCathy Avery 
15909da1f4d8SCathy Avery     default:
15919da1f4d8SCathy Avery         return true;
15929da1f4d8SCathy Avery     }
15939da1f4d8SCathy Avery 
15949da1f4d8SCathy Avery     return get_test_stage(test) == 3;
15959da1f4d8SCathy Avery }
15969da1f4d8SCathy Avery 
15979da1f4d8SCathy Avery static bool nmi_hlt_check(struct svm_test *test)
15989da1f4d8SCathy Avery {
15999da1f4d8SCathy Avery     return get_test_stage(test) == 3;
16009da1f4d8SCathy Avery }
16019da1f4d8SCathy Avery 
16024b4fb247SPaolo Bonzini static volatile int count_exc = 0;
16034b4fb247SPaolo Bonzini 
16044b4fb247SPaolo Bonzini static void my_isr(struct ex_regs *r)
16054b4fb247SPaolo Bonzini {
16064b4fb247SPaolo Bonzini         count_exc++;
16074b4fb247SPaolo Bonzini }
16084b4fb247SPaolo Bonzini 
16094b4fb247SPaolo Bonzini static void exc_inject_prepare(struct svm_test *test)
16104b4fb247SPaolo Bonzini {
16118634a266SPaolo Bonzini     default_prepare(test);
16124b4fb247SPaolo Bonzini     handle_exception(DE_VECTOR, my_isr);
16134b4fb247SPaolo Bonzini     handle_exception(NMI_VECTOR, my_isr);
16144b4fb247SPaolo Bonzini }
16154b4fb247SPaolo Bonzini 
16164b4fb247SPaolo Bonzini 
16174b4fb247SPaolo Bonzini static void exc_inject_test(struct svm_test *test)
16184b4fb247SPaolo Bonzini {
16194b4fb247SPaolo Bonzini     asm volatile ("vmmcall\n\tvmmcall\n\t");
16204b4fb247SPaolo Bonzini }
16214b4fb247SPaolo Bonzini 
16224b4fb247SPaolo Bonzini static bool exc_inject_finished(struct svm_test *test)
16234b4fb247SPaolo Bonzini {
16244b4fb247SPaolo Bonzini     switch (get_test_stage(test)) {
16254b4fb247SPaolo Bonzini     case 0:
16264b4fb247SPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
16274b4fb247SPaolo Bonzini             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
16284b4fb247SPaolo Bonzini                    vmcb->control.exit_code);
16294b4fb247SPaolo Bonzini             return true;
16304b4fb247SPaolo Bonzini         }
16312c1ca866SNadav Amit         vmcb->save.rip += 3;
16324b4fb247SPaolo Bonzini         vmcb->control.event_inj = NMI_VECTOR | SVM_EVTINJ_TYPE_EXEPT | SVM_EVTINJ_VALID;
16334b4fb247SPaolo Bonzini         break;
16344b4fb247SPaolo Bonzini 
16354b4fb247SPaolo Bonzini     case 1:
16364b4fb247SPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_ERR) {
16374b4fb247SPaolo Bonzini             report(false, "VMEXIT not due to error. Exit reason 0x%x",
16384b4fb247SPaolo Bonzini                    vmcb->control.exit_code);
16394b4fb247SPaolo Bonzini             return true;
16404b4fb247SPaolo Bonzini         }
16414b4fb247SPaolo Bonzini         report(count_exc == 0, "exception with vector 2 not injected");
16424b4fb247SPaolo Bonzini         vmcb->control.event_inj = DE_VECTOR | SVM_EVTINJ_TYPE_EXEPT | SVM_EVTINJ_VALID;
16434b4fb247SPaolo Bonzini         break;
16444b4fb247SPaolo Bonzini 
16454b4fb247SPaolo Bonzini     case 2:
16464b4fb247SPaolo Bonzini         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
16474b4fb247SPaolo Bonzini             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
16484b4fb247SPaolo Bonzini                    vmcb->control.exit_code);
16494b4fb247SPaolo Bonzini             return true;
16504b4fb247SPaolo Bonzini         }
16512c1ca866SNadav Amit         vmcb->save.rip += 3;
16524b4fb247SPaolo Bonzini         report(count_exc == 1, "divide overflow exception injected");
16534b4fb247SPaolo Bonzini         report(!(vmcb->control.event_inj & SVM_EVTINJ_VALID), "eventinj.VALID cleared");
16544b4fb247SPaolo Bonzini         break;
16554b4fb247SPaolo Bonzini 
16564b4fb247SPaolo Bonzini     default:
16574b4fb247SPaolo Bonzini         return true;
16584b4fb247SPaolo Bonzini     }
16594b4fb247SPaolo Bonzini 
16604b4fb247SPaolo Bonzini     inc_test_stage(test);
16614b4fb247SPaolo Bonzini 
16624b4fb247SPaolo Bonzini     return get_test_stage(test) == 3;
16634b4fb247SPaolo Bonzini }
16644b4fb247SPaolo Bonzini 
16654b4fb247SPaolo Bonzini static bool exc_inject_check(struct svm_test *test)
16664b4fb247SPaolo Bonzini {
16674b4fb247SPaolo Bonzini     return count_exc == 1 && get_test_stage(test) == 3;
16684b4fb247SPaolo Bonzini }
16694b4fb247SPaolo Bonzini 
16709c838954SCathy Avery static volatile bool virq_fired;
16719c838954SCathy Avery 
16729c838954SCathy Avery static void virq_isr(isr_regs_t *regs)
16739c838954SCathy Avery {
16749c838954SCathy Avery     virq_fired = true;
16759c838954SCathy Avery }
16769c838954SCathy Avery 
16779c838954SCathy Avery static void virq_inject_prepare(struct svm_test *test)
16789c838954SCathy Avery {
16799c838954SCathy Avery     handle_irq(0xf1, virq_isr);
16809c838954SCathy Avery     default_prepare(test);
16819c838954SCathy Avery     vmcb->control.int_ctl = V_INTR_MASKING_MASK | V_IRQ_MASK |
16829c838954SCathy Avery                             (0x0f << V_INTR_PRIO_SHIFT); // Set to the highest priority
16839c838954SCathy Avery     vmcb->control.int_vector = 0xf1;
16849c838954SCathy Avery     virq_fired = false;
16859c838954SCathy Avery     set_test_stage(test, 0);
16869c838954SCathy Avery }
16879c838954SCathy Avery 
16889c838954SCathy Avery static void virq_inject_test(struct svm_test *test)
16899c838954SCathy Avery {
16909c838954SCathy Avery     if (virq_fired) {
16919c838954SCathy Avery         report(false, "virtual interrupt fired before L2 sti");
16929c838954SCathy Avery         set_test_stage(test, -1);
16939c838954SCathy Avery         vmmcall();
16949c838954SCathy Avery     }
16959c838954SCathy Avery 
16969c838954SCathy Avery     irq_enable();
16979c838954SCathy Avery     asm volatile ("nop");
16989c838954SCathy Avery     irq_disable();
16999c838954SCathy Avery 
17009c838954SCathy Avery     if (!virq_fired) {
17019c838954SCathy Avery         report(false, "virtual interrupt not fired after L2 sti");
17029c838954SCathy Avery         set_test_stage(test, -1);
17039c838954SCathy Avery     }
17049c838954SCathy Avery 
17059c838954SCathy Avery     vmmcall();
17069c838954SCathy Avery 
17079c838954SCathy Avery     if (virq_fired) {
17089c838954SCathy Avery         report(false, "virtual interrupt fired before L2 sti after VINTR intercept");
17099c838954SCathy Avery         set_test_stage(test, -1);
17109c838954SCathy Avery         vmmcall();
17119c838954SCathy Avery     }
17129c838954SCathy Avery 
17139c838954SCathy Avery     irq_enable();
17149c838954SCathy Avery     asm volatile ("nop");
17159c838954SCathy Avery     irq_disable();
17169c838954SCathy Avery 
17179c838954SCathy Avery     if (!virq_fired) {
17189c838954SCathy Avery         report(false, "virtual interrupt not fired after return from VINTR intercept");
17199c838954SCathy Avery         set_test_stage(test, -1);
17209c838954SCathy Avery     }
17219c838954SCathy Avery 
17229c838954SCathy Avery     vmmcall();
17239c838954SCathy Avery 
17249c838954SCathy Avery     irq_enable();
17259c838954SCathy Avery     asm volatile ("nop");
17269c838954SCathy Avery     irq_disable();
17279c838954SCathy Avery 
17289c838954SCathy Avery     if (virq_fired) {
17299c838954SCathy Avery         report(false, "virtual interrupt fired when V_IRQ_PRIO less than V_TPR");
17309c838954SCathy Avery         set_test_stage(test, -1);
17319c838954SCathy Avery     }
17329c838954SCathy Avery 
17339c838954SCathy Avery     vmmcall();
17349c838954SCathy Avery     vmmcall();
17359c838954SCathy Avery }
17369c838954SCathy Avery 
17379c838954SCathy Avery static bool virq_inject_finished(struct svm_test *test)
17389c838954SCathy Avery {
17399c838954SCathy Avery     vmcb->save.rip += 3;
17409c838954SCathy Avery 
17419c838954SCathy Avery     switch (get_test_stage(test)) {
17429c838954SCathy Avery     case 0:
17439c838954SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
17449c838954SCathy Avery             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
17459c838954SCathy Avery                    vmcb->control.exit_code);
17469c838954SCathy Avery             return true;
17479c838954SCathy Avery         }
17489c838954SCathy Avery         if (vmcb->control.int_ctl & V_IRQ_MASK) {
17499c838954SCathy Avery             report(false, "V_IRQ not cleared on VMEXIT after firing");
17509c838954SCathy Avery             return true;
17519c838954SCathy Avery         }
17529c838954SCathy Avery         virq_fired = false;
17539c838954SCathy Avery         vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
17549c838954SCathy Avery         vmcb->control.int_ctl = V_INTR_MASKING_MASK | V_IRQ_MASK |
17559c838954SCathy Avery                             (0x0f << V_INTR_PRIO_SHIFT);
17569c838954SCathy Avery         break;
17579c838954SCathy Avery 
17589c838954SCathy Avery     case 1:
17599c838954SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VINTR) {
17609c838954SCathy Avery             report(false, "VMEXIT not due to vintr. Exit reason 0x%x",
17619c838954SCathy Avery                    vmcb->control.exit_code);
17629c838954SCathy Avery             return true;
17639c838954SCathy Avery         }
17649c838954SCathy Avery         if (virq_fired) {
17659c838954SCathy Avery             report(false, "V_IRQ fired before SVM_EXIT_VINTR");
17669c838954SCathy Avery             return true;
17679c838954SCathy Avery         }
17689c838954SCathy Avery         vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
17699c838954SCathy Avery         break;
17709c838954SCathy Avery 
17719c838954SCathy Avery     case 2:
17729c838954SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
17739c838954SCathy Avery             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
17749c838954SCathy Avery                    vmcb->control.exit_code);
17759c838954SCathy Avery             return true;
17769c838954SCathy Avery         }
17779c838954SCathy Avery         virq_fired = false;
17789c838954SCathy Avery         // Set irq to lower priority
17799c838954SCathy Avery         vmcb->control.int_ctl = V_INTR_MASKING_MASK | V_IRQ_MASK |
17809c838954SCathy Avery                             (0x08 << V_INTR_PRIO_SHIFT);
17819c838954SCathy Avery         // Raise guest TPR
17829c838954SCathy Avery         vmcb->control.int_ctl |= 0x0a & V_TPR_MASK;
17839c838954SCathy Avery         break;
17849c838954SCathy Avery 
17859c838954SCathy Avery     case 3:
17869c838954SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
17879c838954SCathy Avery             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
17889c838954SCathy Avery                    vmcb->control.exit_code);
17899c838954SCathy Avery             return true;
17909c838954SCathy Avery         }
17919c838954SCathy Avery         vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
17929c838954SCathy Avery         break;
17939c838954SCathy Avery 
17949c838954SCathy Avery     case 4:
17959c838954SCathy Avery         // INTERCEPT_VINTR should be ignored because V_INTR_PRIO < V_TPR
17969c838954SCathy Avery         if (vmcb->control.exit_code != SVM_EXIT_VMMCALL) {
17979c838954SCathy Avery             report(false, "VMEXIT not due to vmmcall. Exit reason 0x%x",
17989c838954SCathy Avery                    vmcb->control.exit_code);
17999c838954SCathy Avery             return true;
18009c838954SCathy Avery         }
18019c838954SCathy Avery         break;
18029c838954SCathy Avery 
18039c838954SCathy Avery     default:
18049c838954SCathy Avery         return true;
18059c838954SCathy Avery     }
18069c838954SCathy Avery 
18079c838954SCathy Avery     inc_test_stage(test);
18089c838954SCathy Avery 
18099c838954SCathy Avery     return get_test_stage(test) == 5;
18109c838954SCathy Avery }
18119c838954SCathy Avery 
18129c838954SCathy Avery static bool virq_inject_check(struct svm_test *test)
18139c838954SCathy Avery {
18149c838954SCathy Avery     return get_test_stage(test) == 5;
18159c838954SCathy Avery }
18169c838954SCathy Avery 
1817da338a31SMaxim Levitsky /*
1818da338a31SMaxim Levitsky  * Detect nested guest RIP corruption as explained in kernel commit
1819da338a31SMaxim Levitsky  * b6162e82aef19fee9c32cb3fe9ac30d9116a8c73
1820da338a31SMaxim Levitsky  *
1821da338a31SMaxim Levitsky  * In the assembly loop below 'ins' is executed while IO instructions
1822da338a31SMaxim Levitsky  * are not intercepted; the instruction is emulated by L0.
1823da338a31SMaxim Levitsky  *
1824da338a31SMaxim Levitsky  * At the same time we are getting interrupts from the local APIC timer,
1825da338a31SMaxim Levitsky  * and we do intercept them in L1
1826da338a31SMaxim Levitsky  *
1827da338a31SMaxim Levitsky  * If the interrupt happens on the insb instruction, L0 will VMexit, emulate
1828da338a31SMaxim Levitsky  * the insb instruction and then it will inject the interrupt to L1 through
1829da338a31SMaxim Levitsky  * a nested VMexit.  Due to a bug, it would leave pre-emulation values of RIP,
1830da338a31SMaxim Levitsky  * RAX and RSP in the VMCB.
1831da338a31SMaxim Levitsky  *
1832da338a31SMaxim Levitsky  * In our intercept handler we detect the bug by checking that RIP is that of
1833da338a31SMaxim Levitsky  * the insb instruction, but its memory operand has already been written.
1834da338a31SMaxim Levitsky  * This means that insb was already executed.
1835da338a31SMaxim Levitsky  */
1836da338a31SMaxim Levitsky 
1837da338a31SMaxim Levitsky static volatile int isr_cnt = 0;
1838da338a31SMaxim Levitsky static volatile uint8_t io_port_var = 0xAA;
1839da338a31SMaxim Levitsky extern const char insb_instruction_label[];
1840da338a31SMaxim Levitsky 
1841da338a31SMaxim Levitsky static void reg_corruption_isr(isr_regs_t *regs)
1842da338a31SMaxim Levitsky {
1843da338a31SMaxim Levitsky     isr_cnt++;
1844da338a31SMaxim Levitsky     apic_write(APIC_EOI, 0);
1845da338a31SMaxim Levitsky }
1846da338a31SMaxim Levitsky 
1847da338a31SMaxim Levitsky static void reg_corruption_prepare(struct svm_test *test)
1848da338a31SMaxim Levitsky {
1849da338a31SMaxim Levitsky     default_prepare(test);
1850da338a31SMaxim Levitsky     set_test_stage(test, 0);
1851da338a31SMaxim Levitsky 
1852da338a31SMaxim Levitsky     vmcb->control.int_ctl = V_INTR_MASKING_MASK;
1853da338a31SMaxim Levitsky     vmcb->control.intercept |= (1ULL << INTERCEPT_INTR);
1854da338a31SMaxim Levitsky 
1855da338a31SMaxim Levitsky     handle_irq(TIMER_VECTOR, reg_corruption_isr);
1856da338a31SMaxim Levitsky 
1857da338a31SMaxim Levitsky     /* set local APIC to inject external interrupts */
1858da338a31SMaxim Levitsky     apic_write(APIC_TMICT, 0);
1859da338a31SMaxim Levitsky     apic_write(APIC_TDCR, 0);
1860da338a31SMaxim Levitsky     apic_write(APIC_LVTT, TIMER_VECTOR | APIC_LVT_TIMER_PERIODIC);
1861da338a31SMaxim Levitsky     apic_write(APIC_TMICT, 1000);
1862da338a31SMaxim Levitsky }
1863da338a31SMaxim Levitsky 
1864da338a31SMaxim Levitsky static void reg_corruption_test(struct svm_test *test)
1865da338a31SMaxim Levitsky {
1866da338a31SMaxim Levitsky     /* this is endless loop, which is interrupted by the timer interrupt */
1867da338a31SMaxim Levitsky     asm volatile (
1868da338a31SMaxim Levitsky             "1:\n\t"
1869da338a31SMaxim Levitsky             "movw $0x4d0, %%dx\n\t" // IO port
1870da338a31SMaxim Levitsky             "lea %[io_port_var], %%rdi\n\t"
1871da338a31SMaxim Levitsky             "movb $0xAA, %[io_port_var]\n\t"
1872da338a31SMaxim Levitsky             "insb_instruction_label:\n\t"
1873da338a31SMaxim Levitsky             "insb\n\t"
1874da338a31SMaxim Levitsky             "jmp 1b\n\t"
1875da338a31SMaxim Levitsky 
1876da338a31SMaxim Levitsky             : [io_port_var] "=m" (io_port_var)
1877da338a31SMaxim Levitsky             : /* no inputs*/
1878da338a31SMaxim Levitsky             : "rdx", "rdi"
1879da338a31SMaxim Levitsky     );
1880da338a31SMaxim Levitsky }
1881da338a31SMaxim Levitsky 
1882da338a31SMaxim Levitsky static bool reg_corruption_finished(struct svm_test *test)
1883da338a31SMaxim Levitsky {
1884da338a31SMaxim Levitsky     if (isr_cnt == 10000) {
1885da338a31SMaxim Levitsky         report(true,
1886da338a31SMaxim Levitsky                "No RIP corruption detected after %d timer interrupts",
1887da338a31SMaxim Levitsky                isr_cnt);
1888da338a31SMaxim Levitsky         set_test_stage(test, 1);
1889da338a31SMaxim Levitsky         return true;
1890da338a31SMaxim Levitsky     }
1891da338a31SMaxim Levitsky 
1892da338a31SMaxim Levitsky     if (vmcb->control.exit_code == SVM_EXIT_INTR) {
1893da338a31SMaxim Levitsky 
1894da338a31SMaxim Levitsky         void* guest_rip = (void*)vmcb->save.rip;
1895da338a31SMaxim Levitsky 
1896da338a31SMaxim Levitsky         irq_enable();
1897da338a31SMaxim Levitsky         asm volatile ("nop");
1898da338a31SMaxim Levitsky         irq_disable();
1899da338a31SMaxim Levitsky 
1900da338a31SMaxim Levitsky         if (guest_rip == insb_instruction_label && io_port_var != 0xAA) {
1901da338a31SMaxim Levitsky             report(false,
1902da338a31SMaxim Levitsky                    "RIP corruption detected after %d timer interrupts",
1903da338a31SMaxim Levitsky                    isr_cnt);
1904da338a31SMaxim Levitsky             return true;
1905da338a31SMaxim Levitsky         }
1906da338a31SMaxim Levitsky 
1907da338a31SMaxim Levitsky     }
1908da338a31SMaxim Levitsky     return false;
1909da338a31SMaxim Levitsky }
1910da338a31SMaxim Levitsky 
1911da338a31SMaxim Levitsky static bool reg_corruption_check(struct svm_test *test)
1912da338a31SMaxim Levitsky {
1913da338a31SMaxim Levitsky     return get_test_stage(test) == 1;
1914da338a31SMaxim Levitsky }
1915da338a31SMaxim Levitsky 
1916*4770e9c8SCathy Avery static void get_tss_entry(void *data)
1917*4770e9c8SCathy Avery {
1918*4770e9c8SCathy Avery     struct descriptor_table_ptr gdt;
1919*4770e9c8SCathy Avery     struct segment_desc64 *gdt_table;
1920*4770e9c8SCathy Avery     struct segment_desc64 *tss_entry;
1921*4770e9c8SCathy Avery     u16 tr = 0;
1922*4770e9c8SCathy Avery 
1923*4770e9c8SCathy Avery     sgdt(&gdt);
1924*4770e9c8SCathy Avery     tr = str();
1925*4770e9c8SCathy Avery     gdt_table = (struct segment_desc64 *) gdt.base;
1926*4770e9c8SCathy Avery     tss_entry = &gdt_table[tr / sizeof(struct segment_desc64)];
1927*4770e9c8SCathy Avery     *((struct segment_desc64 **)data) = tss_entry;
1928*4770e9c8SCathy Avery }
1929*4770e9c8SCathy Avery 
1930*4770e9c8SCathy Avery static int orig_cpu_count;
1931*4770e9c8SCathy Avery 
1932*4770e9c8SCathy Avery static void init_startup_prepare(struct svm_test *test)
1933*4770e9c8SCathy Avery {
1934*4770e9c8SCathy Avery     struct segment_desc64 *tss_entry;
1935*4770e9c8SCathy Avery     int i;
1936*4770e9c8SCathy Avery 
1937*4770e9c8SCathy Avery     vmcb_ident(vmcb);
1938*4770e9c8SCathy Avery 
1939*4770e9c8SCathy Avery     on_cpu(1, get_tss_entry, &tss_entry);
1940*4770e9c8SCathy Avery 
1941*4770e9c8SCathy Avery     orig_cpu_count = cpu_online_count;
1942*4770e9c8SCathy Avery 
1943*4770e9c8SCathy Avery     apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_INIT | APIC_INT_ASSERT,
1944*4770e9c8SCathy Avery                    id_map[1]);
1945*4770e9c8SCathy Avery 
1946*4770e9c8SCathy Avery     delay(100000000ULL);
1947*4770e9c8SCathy Avery 
1948*4770e9c8SCathy Avery     --cpu_online_count;
1949*4770e9c8SCathy Avery 
1950*4770e9c8SCathy Avery     *(uint64_t *)tss_entry &= ~DESC_BUSY;
1951*4770e9c8SCathy Avery 
1952*4770e9c8SCathy Avery     apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_STARTUP, id_map[1]);
1953*4770e9c8SCathy Avery 
1954*4770e9c8SCathy Avery     for (i = 0; i < 5 && cpu_online_count < orig_cpu_count; i++)
1955*4770e9c8SCathy Avery        delay(100000000ULL);
1956*4770e9c8SCathy Avery }
1957*4770e9c8SCathy Avery 
1958*4770e9c8SCathy Avery static bool init_startup_finished(struct svm_test *test)
1959*4770e9c8SCathy Avery {
1960*4770e9c8SCathy Avery     return true;
1961*4770e9c8SCathy Avery }
1962*4770e9c8SCathy Avery 
1963*4770e9c8SCathy Avery static bool init_startup_check(struct svm_test *test)
1964*4770e9c8SCathy Avery {
1965*4770e9c8SCathy Avery     return cpu_online_count == orig_cpu_count;
1966*4770e9c8SCathy Avery }
1967*4770e9c8SCathy Avery 
19688660d1b5SKrish Sadhukhan #define TEST(name) { #name, .v2 = name }
19698660d1b5SKrish Sadhukhan 
1970ba29942cSKrish Sadhukhan /*
1971ba29942cSKrish Sadhukhan  * v2 tests
1972ba29942cSKrish Sadhukhan  */
1973ba29942cSKrish Sadhukhan 
1974f32183f5SJim Mattson /*
1975f32183f5SJim Mattson  * Ensure that kvm recalculates the L1 guest's CPUID.01H:ECX.OSXSAVE
1976f32183f5SJim Mattson  * after VM-exit from an L2 guest that sets CR4.OSXSAVE to a different
1977f32183f5SJim Mattson  * value than in L1.
1978f32183f5SJim Mattson  */
1979f32183f5SJim Mattson 
1980f32183f5SJim Mattson static void svm_cr4_osxsave_test_guest(struct svm_test *test)
1981f32183f5SJim Mattson {
1982f32183f5SJim Mattson 	write_cr4(read_cr4() & ~X86_CR4_OSXSAVE);
1983f32183f5SJim Mattson }
1984f32183f5SJim Mattson 
1985f32183f5SJim Mattson static void svm_cr4_osxsave_test(void)
1986f32183f5SJim Mattson {
1987f32183f5SJim Mattson 	if (!this_cpu_has(X86_FEATURE_XSAVE)) {
1988f32183f5SJim Mattson 		report_skip("XSAVE not detected");
1989f32183f5SJim Mattson 		return;
1990f32183f5SJim Mattson 	}
1991f32183f5SJim Mattson 
1992f32183f5SJim Mattson 	if (!(read_cr4() & X86_CR4_OSXSAVE)) {
1993f32183f5SJim Mattson 		unsigned long cr4 = read_cr4() | X86_CR4_OSXSAVE;
1994f32183f5SJim Mattson 
1995f32183f5SJim Mattson 		write_cr4(cr4);
1996f32183f5SJim Mattson 		vmcb->save.cr4 = cr4;
1997f32183f5SJim Mattson 	}
1998f32183f5SJim Mattson 
1999f32183f5SJim Mattson 	report(cpuid_osxsave(), "CPUID.01H:ECX.XSAVE set before VMRUN");
2000f32183f5SJim Mattson 
2001f32183f5SJim Mattson 	test_set_guest(svm_cr4_osxsave_test_guest);
2002f32183f5SJim Mattson 	report(svm_vmrun() == SVM_EXIT_VMMCALL,
2003f32183f5SJim Mattson 	       "svm_cr4_osxsave_test_guest finished with VMMCALL");
2004f32183f5SJim Mattson 
2005f32183f5SJim Mattson 	report(cpuid_osxsave(), "CPUID.01H:ECX.XSAVE set after VMRUN");
2006f32183f5SJim Mattson }
2007f32183f5SJim Mattson 
2008ba29942cSKrish Sadhukhan static void basic_guest_main(struct svm_test *test)
2009ba29942cSKrish Sadhukhan {
2010ba29942cSKrish Sadhukhan }
2011ba29942cSKrish Sadhukhan 
2012eae10e8fSKrish Sadhukhan 
2013eae10e8fSKrish Sadhukhan #define SVM_TEST_REG_RESERVED_BITS(start, end, inc, str_name, reg, val,	\
2014eae10e8fSKrish Sadhukhan 				   resv_mask)				\
2015eae10e8fSKrish Sadhukhan {									\
2016eae10e8fSKrish Sadhukhan         u64 tmp, mask;							\
2017eae10e8fSKrish Sadhukhan         int i;								\
2018eae10e8fSKrish Sadhukhan 									\
2019eae10e8fSKrish Sadhukhan         for (i = start; i <= end; i = i + inc) {			\
2020eae10e8fSKrish Sadhukhan                 mask = 1ull << i;					\
2021eae10e8fSKrish Sadhukhan                 if (!(mask & resv_mask))				\
2022eae10e8fSKrish Sadhukhan                         continue;					\
2023eae10e8fSKrish Sadhukhan                 tmp = val | mask;					\
2024eae10e8fSKrish Sadhukhan 		reg = tmp;						\
2025eae10e8fSKrish Sadhukhan 		report(svm_vmrun() == SVM_EXIT_ERR, "Test %s %d:%d: %lx",\
2026eae10e8fSKrish Sadhukhan 		    str_name, end, start, tmp);				\
2027eae10e8fSKrish Sadhukhan         }								\
2028eae10e8fSKrish Sadhukhan }
2029eae10e8fSKrish Sadhukhan 
20306d0ecbf6SKrish Sadhukhan #define SVM_TEST_CR_RESERVED_BITS(start, end, inc, cr, val, resv_mask,	\
20316d0ecbf6SKrish Sadhukhan 				  exit_code)				\
2032a79c9495SKrish Sadhukhan {									\
2033a79c9495SKrish Sadhukhan 	u64 tmp, mask;							\
2034a79c9495SKrish Sadhukhan 	int i;								\
2035a79c9495SKrish Sadhukhan 									\
2036a79c9495SKrish Sadhukhan 	for (i = start; i <= end; i = i + inc) {			\
2037a79c9495SKrish Sadhukhan 		mask = 1ull << i;					\
2038a79c9495SKrish Sadhukhan 		if (!(mask & resv_mask))				\
2039a79c9495SKrish Sadhukhan 			continue;					\
2040a79c9495SKrish Sadhukhan 		tmp = val | mask;					\
2041a79c9495SKrish Sadhukhan 		switch (cr) {						\
2042a79c9495SKrish Sadhukhan 		case 0:							\
2043a79c9495SKrish Sadhukhan 			vmcb->save.cr0 = tmp;				\
2044a79c9495SKrish Sadhukhan 			break;						\
2045a79c9495SKrish Sadhukhan 		case 3:							\
2046a79c9495SKrish Sadhukhan 			vmcb->save.cr3 = tmp;				\
2047a79c9495SKrish Sadhukhan 			break;						\
2048a79c9495SKrish Sadhukhan 		case 4:							\
2049a79c9495SKrish Sadhukhan 			vmcb->save.cr4 = tmp;				\
2050a79c9495SKrish Sadhukhan 		}							\
20516d0ecbf6SKrish Sadhukhan 		report(svm_vmrun() == exit_code, "Test CR%d %d:%d: %lx",\
2052a79c9495SKrish Sadhukhan 		    cr, end, start, tmp);				\
2053a79c9495SKrish Sadhukhan 	}								\
2054a79c9495SKrish Sadhukhan }
2055e8d7a8f6SKrish Sadhukhan 
2056a79c9495SKrish Sadhukhan static void test_efer(void)
2057a79c9495SKrish Sadhukhan {
2058e8d7a8f6SKrish Sadhukhan 	/*
2059e8d7a8f6SKrish Sadhukhan 	 * Un-setting EFER.SVME is illegal
2060e8d7a8f6SKrish Sadhukhan 	 */
2061ba29942cSKrish Sadhukhan 	u64 efer_saved = vmcb->save.efer;
2062ba29942cSKrish Sadhukhan 	u64 efer = efer_saved;
2063ba29942cSKrish Sadhukhan 
2064ba29942cSKrish Sadhukhan 	report (svm_vmrun() == SVM_EXIT_VMMCALL, "EFER.SVME: %lx", efer);
2065ba29942cSKrish Sadhukhan 	efer &= ~EFER_SVME;
2066ba29942cSKrish Sadhukhan 	vmcb->save.efer = efer;
2067ba29942cSKrish Sadhukhan 	report (svm_vmrun() == SVM_EXIT_ERR, "EFER.SVME: %lx", efer);
2068ba29942cSKrish Sadhukhan 	vmcb->save.efer = efer_saved;
2069e8d7a8f6SKrish Sadhukhan 
2070e8d7a8f6SKrish Sadhukhan 	/*
2071a79c9495SKrish Sadhukhan 	 * EFER MBZ bits: 63:16, 9
2072a79c9495SKrish Sadhukhan 	 */
2073a79c9495SKrish Sadhukhan 	efer_saved = vmcb->save.efer;
2074a79c9495SKrish Sadhukhan 
2075a79c9495SKrish Sadhukhan 	SVM_TEST_REG_RESERVED_BITS(8, 9, 1, "EFER", vmcb->save.efer,
2076a79c9495SKrish Sadhukhan 	    efer_saved, SVM_EFER_RESERVED_MASK);
2077a79c9495SKrish Sadhukhan 	SVM_TEST_REG_RESERVED_BITS(16, 63, 4, "EFER", vmcb->save.efer,
2078a79c9495SKrish Sadhukhan 	    efer_saved, SVM_EFER_RESERVED_MASK);
2079a79c9495SKrish Sadhukhan 
20801d7bde08SKrish Sadhukhan 	/*
20811d7bde08SKrish Sadhukhan 	 * EFER.LME and CR0.PG are both set and CR4.PAE is zero.
20821d7bde08SKrish Sadhukhan 	 */
20831d7bde08SKrish Sadhukhan 	u64 cr0_saved = vmcb->save.cr0;
20841d7bde08SKrish Sadhukhan 	u64 cr0;
20851d7bde08SKrish Sadhukhan 	u64 cr4_saved = vmcb->save.cr4;
20861d7bde08SKrish Sadhukhan 	u64 cr4;
20871d7bde08SKrish Sadhukhan 
20881d7bde08SKrish Sadhukhan 	efer = efer_saved | EFER_LME;
20891d7bde08SKrish Sadhukhan 	vmcb->save.efer = efer;
20901d7bde08SKrish Sadhukhan 	cr0 = cr0_saved | X86_CR0_PG | X86_CR0_PE;
20911d7bde08SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
20921d7bde08SKrish Sadhukhan 	cr4 = cr4_saved & ~X86_CR4_PAE;
20931d7bde08SKrish Sadhukhan 	vmcb->save.cr4 = cr4;
20941d7bde08SKrish Sadhukhan 	report(svm_vmrun() == SVM_EXIT_ERR, "EFER.LME=1 (%lx), "
20951d7bde08SKrish Sadhukhan 	    "CR0.PG=1 (%lx) and CR4.PAE=0 (%lx)", efer, cr0, cr4);
20961d7bde08SKrish Sadhukhan 
20971d7bde08SKrish Sadhukhan 	/*
20981d7bde08SKrish Sadhukhan 	 * EFER.LME and CR0.PG are both set and CR0.PE is zero.
20991d7bde08SKrish Sadhukhan 	 */
21001d7bde08SKrish Sadhukhan 	vmcb->save.cr4 = cr4_saved | X86_CR4_PAE;
21011d7bde08SKrish Sadhukhan 	cr0 &= ~X86_CR0_PE;
21021d7bde08SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
21031d7bde08SKrish Sadhukhan 	report(svm_vmrun() == SVM_EXIT_ERR, "EFER.LME=1 (%lx), "
21041d7bde08SKrish Sadhukhan 	    "CR0.PG=1 and CR0.PE=0 (%lx)", efer, cr0);
21051d7bde08SKrish Sadhukhan 
21061d7bde08SKrish Sadhukhan 	/*
21071d7bde08SKrish Sadhukhan 	 * EFER.LME, CR0.PG, CR4.PAE, CS.L, and CS.D are all non-zero.
21081d7bde08SKrish Sadhukhan 	 */
21091d7bde08SKrish Sadhukhan 	u32 cs_attrib_saved = vmcb->save.cs.attrib;
21101d7bde08SKrish Sadhukhan 	u32 cs_attrib;
21111d7bde08SKrish Sadhukhan 
21121d7bde08SKrish Sadhukhan 	cr0 |= X86_CR0_PE;
21131d7bde08SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
21141d7bde08SKrish Sadhukhan 	cs_attrib = cs_attrib_saved | SVM_SELECTOR_L_MASK |
21151d7bde08SKrish Sadhukhan 	    SVM_SELECTOR_DB_MASK;
21161d7bde08SKrish Sadhukhan 	vmcb->save.cs.attrib = cs_attrib;
21171d7bde08SKrish Sadhukhan 	report(svm_vmrun() == SVM_EXIT_ERR, "EFER.LME=1 (%lx), "
21181d7bde08SKrish Sadhukhan 	    "CR0.PG=1 (%lx), CR4.PAE=1 (%lx), CS.L=1 and CS.D=1 (%x)",
21191d7bde08SKrish Sadhukhan 	    efer, cr0, cr4, cs_attrib);
21201d7bde08SKrish Sadhukhan 
21211d7bde08SKrish Sadhukhan 	vmcb->save.cr0 = cr0_saved;
21221d7bde08SKrish Sadhukhan 	vmcb->save.cr4 = cr4_saved;
2123a79c9495SKrish Sadhukhan 	vmcb->save.efer = efer_saved;
21241d7bde08SKrish Sadhukhan 	vmcb->save.cs.attrib = cs_attrib_saved;
2125a79c9495SKrish Sadhukhan }
2126a79c9495SKrish Sadhukhan 
2127a79c9495SKrish Sadhukhan static void test_cr0(void)
2128a79c9495SKrish Sadhukhan {
2129a79c9495SKrish Sadhukhan 	/*
2130e8d7a8f6SKrish Sadhukhan 	 * Un-setting CR0.CD and setting CR0.NW is illegal combination
2131e8d7a8f6SKrish Sadhukhan 	 */
2132e8d7a8f6SKrish Sadhukhan 	u64 cr0_saved = vmcb->save.cr0;
2133e8d7a8f6SKrish Sadhukhan 	u64 cr0 = cr0_saved;
2134e8d7a8f6SKrish Sadhukhan 
2135e8d7a8f6SKrish Sadhukhan 	cr0 |= X86_CR0_CD;
2136e8d7a8f6SKrish Sadhukhan 	cr0 &= ~X86_CR0_NW;
2137e8d7a8f6SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
2138a79c9495SKrish Sadhukhan 	report (svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR0 CD=1,NW=0: %lx",
2139a79c9495SKrish Sadhukhan 	    cr0);
2140e8d7a8f6SKrish Sadhukhan 	cr0 |= X86_CR0_NW;
2141e8d7a8f6SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
2142a79c9495SKrish Sadhukhan 	report (svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR0 CD=1,NW=1: %lx",
2143a79c9495SKrish Sadhukhan 	    cr0);
2144e8d7a8f6SKrish Sadhukhan 	cr0 &= ~X86_CR0_NW;
2145e8d7a8f6SKrish Sadhukhan 	cr0 &= ~X86_CR0_CD;
2146e8d7a8f6SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
2147a79c9495SKrish Sadhukhan 	report (svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR0 CD=0,NW=0: %lx",
2148a79c9495SKrish Sadhukhan 	    cr0);
2149e8d7a8f6SKrish Sadhukhan 	cr0 |= X86_CR0_NW;
2150e8d7a8f6SKrish Sadhukhan 	vmcb->save.cr0 = cr0;
2151a79c9495SKrish Sadhukhan 	report (svm_vmrun() == SVM_EXIT_ERR, "Test CR0 CD=0,NW=1: %lx",
2152a79c9495SKrish Sadhukhan 	    cr0);
2153e8d7a8f6SKrish Sadhukhan 	vmcb->save.cr0 = cr0_saved;
21545c052c90SKrish Sadhukhan 
21555c052c90SKrish Sadhukhan 	/*
21565c052c90SKrish Sadhukhan 	 * CR0[63:32] are not zero
21575c052c90SKrish Sadhukhan 	 */
21585c052c90SKrish Sadhukhan 	cr0 = cr0_saved;
2159eae10e8fSKrish Sadhukhan 
2160eae10e8fSKrish Sadhukhan 	SVM_TEST_REG_RESERVED_BITS(32, 63, 4, "CR0", vmcb->save.cr0, cr0_saved,
2161eae10e8fSKrish Sadhukhan 	    SVM_CR0_RESERVED_MASK);
21625c052c90SKrish Sadhukhan 	vmcb->save.cr0 = cr0_saved;
2163a79c9495SKrish Sadhukhan }
2164eae10e8fSKrish Sadhukhan 
2165a79c9495SKrish Sadhukhan static void test_cr3(void)
2166a79c9495SKrish Sadhukhan {
2167a79c9495SKrish Sadhukhan 	/*
2168a79c9495SKrish Sadhukhan 	 * CR3 MBZ bits based on different modes:
216929a01803SNadav Amit 	 *   [63:52] - long mode
2170a79c9495SKrish Sadhukhan 	 */
2171a79c9495SKrish Sadhukhan 	u64 cr3_saved = vmcb->save.cr3;
2172a79c9495SKrish Sadhukhan 
2173a79c9495SKrish Sadhukhan 	SVM_TEST_CR_RESERVED_BITS(0, 63, 1, 3, cr3_saved,
21746d0ecbf6SKrish Sadhukhan 	    SVM_CR3_LONG_MBZ_MASK, SVM_EXIT_ERR);
21756d0ecbf6SKrish Sadhukhan 
21766d0ecbf6SKrish Sadhukhan 	vmcb->save.cr3 = cr3_saved & ~SVM_CR3_LONG_MBZ_MASK;
21776d0ecbf6SKrish Sadhukhan 	report(svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR3 63:0: %lx",
21786d0ecbf6SKrish Sadhukhan 	    vmcb->save.cr3);
21796d0ecbf6SKrish Sadhukhan 
21806d0ecbf6SKrish Sadhukhan 	/*
21816d0ecbf6SKrish Sadhukhan 	 * CR3 non-MBZ reserved bits based on different modes:
21826d0ecbf6SKrish Sadhukhan 	 *   [11:5] [2:0] - long mode
21836d0ecbf6SKrish Sadhukhan 	 *          [2:0] - PAE legacy mode
21846d0ecbf6SKrish Sadhukhan 	 */
21856d0ecbf6SKrish Sadhukhan 	u64 cr4_saved = vmcb->save.cr4;
21866d0ecbf6SKrish Sadhukhan 	u64 *pdpe = npt_get_pml4e();
21876d0ecbf6SKrish Sadhukhan 
21886d0ecbf6SKrish Sadhukhan 	/*
21896d0ecbf6SKrish Sadhukhan 	 * Long mode
21906d0ecbf6SKrish Sadhukhan 	 */
21916d0ecbf6SKrish Sadhukhan 	if (this_cpu_has(X86_FEATURE_PCID)) {
21926d0ecbf6SKrish Sadhukhan 		vmcb->save.cr4 = cr4_saved | X86_CR4_PCIDE;
21936d0ecbf6SKrish Sadhukhan 		SVM_TEST_CR_RESERVED_BITS(0, 11, 1, 3, cr3_saved,
21946d0ecbf6SKrish Sadhukhan 		    SVM_CR3_LONG_RESERVED_MASK, SVM_EXIT_VMMCALL);
21956d0ecbf6SKrish Sadhukhan 
21966d0ecbf6SKrish Sadhukhan 		vmcb->save.cr3 = cr3_saved & ~SVM_CR3_LONG_RESERVED_MASK;
21976d0ecbf6SKrish Sadhukhan 		report(svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR3 63:0: %lx",
21986d0ecbf6SKrish Sadhukhan 		    vmcb->save.cr3);
21996d0ecbf6SKrish Sadhukhan 	} else {
22006d0ecbf6SKrish Sadhukhan 
22016d0ecbf6SKrish Sadhukhan 		vmcb->save.cr4 = cr4_saved & ~X86_CR4_PCIDE;
22026d0ecbf6SKrish Sadhukhan 
22036d0ecbf6SKrish Sadhukhan 		/* Clear P (Present) bit in NPT in order to trigger #NPF */
22046d0ecbf6SKrish Sadhukhan 		pdpe[0] &= ~1ULL;
22056d0ecbf6SKrish Sadhukhan 
22066d0ecbf6SKrish Sadhukhan 		SVM_TEST_CR_RESERVED_BITS(0, 11, 1, 3, cr3_saved,
22076d0ecbf6SKrish Sadhukhan 		    SVM_CR3_LONG_RESERVED_MASK, SVM_EXIT_NPF);
22086d0ecbf6SKrish Sadhukhan 
22096d0ecbf6SKrish Sadhukhan 		pdpe[0] |= 1ULL;
22106d0ecbf6SKrish Sadhukhan 		vmcb->save.cr3 = cr3_saved & ~SVM_CR3_LONG_RESERVED_MASK;
22116d0ecbf6SKrish Sadhukhan 		report(svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR3 63:0: %lx",
22126d0ecbf6SKrish Sadhukhan 		    vmcb->save.cr3);
22136d0ecbf6SKrish Sadhukhan 	}
22146d0ecbf6SKrish Sadhukhan 
22156d0ecbf6SKrish Sadhukhan 	/*
22166d0ecbf6SKrish Sadhukhan 	 * PAE legacy
22176d0ecbf6SKrish Sadhukhan 	 */
22186d0ecbf6SKrish Sadhukhan 	pdpe[0] &= ~1ULL;
22196d0ecbf6SKrish Sadhukhan 	vmcb->save.cr4 = cr4_saved | X86_CR4_PAE;
22206d0ecbf6SKrish Sadhukhan 	SVM_TEST_CR_RESERVED_BITS(0, 2, 1, 3, cr3_saved,
22216d0ecbf6SKrish Sadhukhan 	    SVM_CR3_PAE_LEGACY_RESERVED_MASK, SVM_EXIT_NPF);
22226d0ecbf6SKrish Sadhukhan 
22236d0ecbf6SKrish Sadhukhan 	pdpe[0] |= 1ULL;
22246d0ecbf6SKrish Sadhukhan 	vmcb->save.cr3 = cr3_saved & ~SVM_CR3_PAE_LEGACY_RESERVED_MASK;
22256d0ecbf6SKrish Sadhukhan 	report(svm_vmrun() == SVM_EXIT_VMMCALL, "Test CR3 63:0: %lx",
22266d0ecbf6SKrish Sadhukhan 	    vmcb->save.cr3);
2227a79c9495SKrish Sadhukhan 
2228a79c9495SKrish Sadhukhan 	vmcb->save.cr3 = cr3_saved;
22296d0ecbf6SKrish Sadhukhan 	vmcb->save.cr4 = cr4_saved;
2230a79c9495SKrish Sadhukhan }
2231a79c9495SKrish Sadhukhan 
2232a79c9495SKrish Sadhukhan static void test_cr4(void)
2233a79c9495SKrish Sadhukhan {
2234a79c9495SKrish Sadhukhan 	/*
2235a79c9495SKrish Sadhukhan 	 * CR4 MBZ bits based on different modes:
2236a79c9495SKrish Sadhukhan 	 *   [15:12], 17, 19, [31:22] - legacy mode
2237a79c9495SKrish Sadhukhan 	 *   [15:12], 17, 19, [63:22] - long mode
2238a79c9495SKrish Sadhukhan 	 */
2239a79c9495SKrish Sadhukhan 	u64 cr4_saved = vmcb->save.cr4;
2240a79c9495SKrish Sadhukhan 	u64 efer_saved = vmcb->save.efer;
2241a79c9495SKrish Sadhukhan 	u64 efer = efer_saved;
2242a79c9495SKrish Sadhukhan 
2243a79c9495SKrish Sadhukhan 	efer &= ~EFER_LME;
2244a79c9495SKrish Sadhukhan 	vmcb->save.efer = efer;
2245a79c9495SKrish Sadhukhan 	SVM_TEST_CR_RESERVED_BITS(12, 31, 1, 4, cr4_saved,
22466d0ecbf6SKrish Sadhukhan 	    SVM_CR4_LEGACY_RESERVED_MASK, SVM_EXIT_ERR);
2247a79c9495SKrish Sadhukhan 
2248a79c9495SKrish Sadhukhan 	efer |= EFER_LME;
2249a79c9495SKrish Sadhukhan 	vmcb->save.efer = efer;
2250a79c9495SKrish Sadhukhan 	SVM_TEST_CR_RESERVED_BITS(12, 31, 1, 4, cr4_saved,
22516d0ecbf6SKrish Sadhukhan 	    SVM_CR4_RESERVED_MASK, SVM_EXIT_ERR);
2252a79c9495SKrish Sadhukhan 	SVM_TEST_CR_RESERVED_BITS(32, 63, 4, 4, cr4_saved,
22536d0ecbf6SKrish Sadhukhan 	    SVM_CR4_RESERVED_MASK, SVM_EXIT_ERR);
2254a79c9495SKrish Sadhukhan 
2255a79c9495SKrish Sadhukhan 	vmcb->save.cr4 = cr4_saved;
2256a79c9495SKrish Sadhukhan 	vmcb->save.efer = efer_saved;
2257a79c9495SKrish Sadhukhan }
2258a79c9495SKrish Sadhukhan 
2259a79c9495SKrish Sadhukhan static void test_dr(void)
2260a79c9495SKrish Sadhukhan {
2261eae10e8fSKrish Sadhukhan 	/*
2262eae10e8fSKrish Sadhukhan 	 * DR6[63:32] and DR7[63:32] are MBZ
2263eae10e8fSKrish Sadhukhan 	 */
2264eae10e8fSKrish Sadhukhan 	u64 dr_saved = vmcb->save.dr6;
2265eae10e8fSKrish Sadhukhan 
2266eae10e8fSKrish Sadhukhan 	SVM_TEST_REG_RESERVED_BITS(32, 63, 4, "DR6", vmcb->save.dr6, dr_saved,
2267eae10e8fSKrish Sadhukhan 	    SVM_DR6_RESERVED_MASK);
2268eae10e8fSKrish Sadhukhan 	vmcb->save.dr6 = dr_saved;
2269eae10e8fSKrish Sadhukhan 
2270eae10e8fSKrish Sadhukhan 	dr_saved = vmcb->save.dr7;
2271eae10e8fSKrish Sadhukhan 	SVM_TEST_REG_RESERVED_BITS(32, 63, 4, "DR7", vmcb->save.dr7, dr_saved,
2272eae10e8fSKrish Sadhukhan 	    SVM_DR7_RESERVED_MASK);
2273eae10e8fSKrish Sadhukhan 
2274eae10e8fSKrish Sadhukhan 	vmcb->save.dr7 = dr_saved;
2275a79c9495SKrish Sadhukhan }
2276eae10e8fSKrish Sadhukhan 
2277a79c9495SKrish Sadhukhan static void svm_guest_state_test(void)
2278a79c9495SKrish Sadhukhan {
2279a79c9495SKrish Sadhukhan 	test_set_guest(basic_guest_main);
2280eae10e8fSKrish Sadhukhan 
2281a79c9495SKrish Sadhukhan 	test_efer();
2282a79c9495SKrish Sadhukhan 	test_cr0();
2283a79c9495SKrish Sadhukhan 	test_cr3();
2284a79c9495SKrish Sadhukhan 	test_cr4();
2285a79c9495SKrish Sadhukhan 	test_dr();
2286ba29942cSKrish Sadhukhan }
2287ba29942cSKrish Sadhukhan 
2288ad879127SKrish Sadhukhan struct svm_test svm_tests[] = {
2289ad879127SKrish Sadhukhan     { "null", default_supported, default_prepare,
2290ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test,
2291ad879127SKrish Sadhukhan       default_finished, null_check },
2292ad879127SKrish Sadhukhan     { "vmrun", default_supported, default_prepare,
2293ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_vmrun,
2294ad879127SKrish Sadhukhan        default_finished, check_vmrun },
2295ad879127SKrish Sadhukhan     { "ioio", default_supported, prepare_ioio,
2296ad879127SKrish Sadhukhan        default_prepare_gif_clear, test_ioio,
2297ad879127SKrish Sadhukhan        ioio_finished, check_ioio },
2298ad879127SKrish Sadhukhan     { "vmrun intercept check", default_supported, prepare_no_vmrun_int,
2299ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test, default_finished,
2300ad879127SKrish Sadhukhan       check_no_vmrun_int },
2301401299a5SPaolo Bonzini     { "rsm", default_supported,
2302401299a5SPaolo Bonzini       prepare_rsm_intercept, default_prepare_gif_clear,
2303401299a5SPaolo Bonzini       test_rsm_intercept, finished_rsm_intercept, check_rsm_intercept },
2304ad879127SKrish Sadhukhan     { "cr3 read intercept", default_supported,
2305ad879127SKrish Sadhukhan       prepare_cr3_intercept, default_prepare_gif_clear,
2306ad879127SKrish Sadhukhan       test_cr3_intercept, default_finished, check_cr3_intercept },
2307ad879127SKrish Sadhukhan     { "cr3 read nointercept", default_supported, default_prepare,
2308ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_cr3_intercept, default_finished,
2309ad879127SKrish Sadhukhan       check_cr3_nointercept },
2310ad879127SKrish Sadhukhan     { "cr3 read intercept emulate", smp_supported,
2311ad879127SKrish Sadhukhan       prepare_cr3_intercept_bypass, default_prepare_gif_clear,
2312ad879127SKrish Sadhukhan       test_cr3_intercept_bypass, default_finished, check_cr3_intercept },
2313ad879127SKrish Sadhukhan     { "dr intercept check", default_supported, prepare_dr_intercept,
2314ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_dr_intercept, dr_intercept_finished,
2315ad879127SKrish Sadhukhan       check_dr_intercept },
2316ad879127SKrish Sadhukhan     { "next_rip", next_rip_supported, prepare_next_rip,
2317ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_next_rip,
2318ad879127SKrish Sadhukhan       default_finished, check_next_rip },
2319ad879127SKrish Sadhukhan     { "msr intercept check", default_supported, prepare_msr_intercept,
2320ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_msr_intercept,
2321ad879127SKrish Sadhukhan       msr_intercept_finished, check_msr_intercept },
2322ad879127SKrish Sadhukhan     { "mode_switch", default_supported, prepare_mode_switch,
2323ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_mode_switch,
2324ad879127SKrish Sadhukhan        mode_switch_finished, check_mode_switch },
2325ad879127SKrish Sadhukhan     { "asid_zero", default_supported, prepare_asid_zero,
2326ad879127SKrish Sadhukhan       default_prepare_gif_clear, test_asid_zero,
2327ad879127SKrish Sadhukhan        default_finished, check_asid_zero },
2328ad879127SKrish Sadhukhan     { "sel_cr0_bug", default_supported, sel_cr0_bug_prepare,
2329ad879127SKrish Sadhukhan       default_prepare_gif_clear, sel_cr0_bug_test,
2330ad879127SKrish Sadhukhan        sel_cr0_bug_finished, sel_cr0_bug_check },
2331ad879127SKrish Sadhukhan     { "npt_nx", npt_supported, npt_nx_prepare,
2332ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test,
2333ad879127SKrish Sadhukhan       default_finished, npt_nx_check },
23346faca2a5SKrish Sadhukhan     { "npt_np", npt_supported, npt_np_prepare,
23356faca2a5SKrish Sadhukhan       default_prepare_gif_clear, npt_np_test,
23366faca2a5SKrish Sadhukhan       default_finished, npt_np_check },
2337ad879127SKrish Sadhukhan     { "npt_us", npt_supported, npt_us_prepare,
2338ad879127SKrish Sadhukhan       default_prepare_gif_clear, npt_us_test,
2339ad879127SKrish Sadhukhan       default_finished, npt_us_check },
2340ad879127SKrish Sadhukhan     { "npt_rsvd", npt_supported, npt_rsvd_prepare,
2341ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test,
2342ad879127SKrish Sadhukhan       default_finished, npt_rsvd_check },
2343ad879127SKrish Sadhukhan     { "npt_rw", npt_supported, npt_rw_prepare,
2344ad879127SKrish Sadhukhan       default_prepare_gif_clear, npt_rw_test,
2345ad879127SKrish Sadhukhan       default_finished, npt_rw_check },
2346ad879127SKrish Sadhukhan     { "npt_rsvd_pfwalk", npt_supported, npt_rsvd_pfwalk_prepare,
2347ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test,
2348ad879127SKrish Sadhukhan       default_finished, npt_rsvd_pfwalk_check },
2349ad879127SKrish Sadhukhan     { "npt_rw_pfwalk", npt_supported, npt_rw_pfwalk_prepare,
2350ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test,
2351ad879127SKrish Sadhukhan       default_finished, npt_rw_pfwalk_check },
2352ad879127SKrish Sadhukhan     { "npt_l1mmio", npt_supported, npt_l1mmio_prepare,
2353ad879127SKrish Sadhukhan       default_prepare_gif_clear, npt_l1mmio_test,
2354ad879127SKrish Sadhukhan       default_finished, npt_l1mmio_check },
2355ad879127SKrish Sadhukhan     { "npt_rw_l1mmio", npt_supported, npt_rw_l1mmio_prepare,
2356ad879127SKrish Sadhukhan       default_prepare_gif_clear, npt_rw_l1mmio_test,
2357ad879127SKrish Sadhukhan       default_finished, npt_rw_l1mmio_check },
235810a65fc4SNadav Amit     { "tsc_adjust", tsc_adjust_supported, tsc_adjust_prepare,
2359ad879127SKrish Sadhukhan       default_prepare_gif_clear, tsc_adjust_test,
2360ad879127SKrish Sadhukhan       default_finished, tsc_adjust_check },
2361ad879127SKrish Sadhukhan     { "latency_run_exit", default_supported, latency_prepare,
2362ad879127SKrish Sadhukhan       default_prepare_gif_clear, latency_test,
2363ad879127SKrish Sadhukhan       latency_finished, latency_check },
2364ad879127SKrish Sadhukhan     { "latency_svm_insn", default_supported, lat_svm_insn_prepare,
2365ad879127SKrish Sadhukhan       default_prepare_gif_clear, null_test,
2366ad879127SKrish Sadhukhan       lat_svm_insn_finished, lat_svm_insn_check },
23674b4fb247SPaolo Bonzini     { "exc_inject", default_supported, exc_inject_prepare,
23684b4fb247SPaolo Bonzini       default_prepare_gif_clear, exc_inject_test,
23694b4fb247SPaolo Bonzini       exc_inject_finished, exc_inject_check },
2370ad879127SKrish Sadhukhan     { "pending_event", default_supported, pending_event_prepare,
2371ad879127SKrish Sadhukhan       default_prepare_gif_clear,
2372ad879127SKrish Sadhukhan       pending_event_test, pending_event_finished, pending_event_check },
237385dc2aceSPaolo Bonzini     { "pending_event_cli", default_supported, pending_event_cli_prepare,
237485dc2aceSPaolo Bonzini       pending_event_cli_prepare_gif_clear,
237585dc2aceSPaolo Bonzini       pending_event_cli_test, pending_event_cli_finished,
237685dc2aceSPaolo Bonzini       pending_event_cli_check },
237785dc2aceSPaolo Bonzini     { "interrupt", default_supported, interrupt_prepare,
237885dc2aceSPaolo Bonzini       default_prepare_gif_clear, interrupt_test,
237985dc2aceSPaolo Bonzini       interrupt_finished, interrupt_check },
2380d4db486bSCathy Avery     { "nmi", default_supported, nmi_prepare,
2381d4db486bSCathy Avery       default_prepare_gif_clear, nmi_test,
2382d4db486bSCathy Avery       nmi_finished, nmi_check },
23839da1f4d8SCathy Avery     { "nmi_hlt", smp_supported, nmi_prepare,
23849da1f4d8SCathy Avery       default_prepare_gif_clear, nmi_hlt_test,
23859da1f4d8SCathy Avery       nmi_hlt_finished, nmi_hlt_check },
23869c838954SCathy Avery     { "virq_inject", default_supported, virq_inject_prepare,
23879c838954SCathy Avery       default_prepare_gif_clear, virq_inject_test,
23889c838954SCathy Avery       virq_inject_finished, virq_inject_check },
2389da338a31SMaxim Levitsky     { "reg_corruption", default_supported, reg_corruption_prepare,
2390da338a31SMaxim Levitsky       default_prepare_gif_clear, reg_corruption_test,
2391da338a31SMaxim Levitsky       reg_corruption_finished, reg_corruption_check },
2392*4770e9c8SCathy Avery     { "svm_init_startup_test", smp_supported, init_startup_prepare,
2393*4770e9c8SCathy Avery       default_prepare_gif_clear, null_test,
2394*4770e9c8SCathy Avery       init_startup_finished, init_startup_check },
2395f32183f5SJim Mattson     TEST(svm_cr4_osxsave_test),
2396ba29942cSKrish Sadhukhan     TEST(svm_guest_state_test),
2397ad879127SKrish Sadhukhan     { NULL, NULL, NULL, NULL, NULL, NULL, NULL }
2398ad879127SKrish Sadhukhan };
2399