1a9f8b16fSGleb Natapov 2a9f8b16fSGleb Natapov #include "x86/msr.h" 3a9f8b16fSGleb Natapov #include "x86/processor.h" 49f17508dSLike Xu #include "x86/pmu.h" 5a9f8b16fSGleb Natapov #include "x86/apic-defs.h" 6a9f8b16fSGleb Natapov #include "x86/apic.h" 7a9f8b16fSGleb Natapov #include "x86/desc.h" 8a9f8b16fSGleb Natapov #include "x86/isr.h" 9dcda215bSPaolo Bonzini #include "alloc.h" 10a9f8b16fSGleb Natapov 11a9f8b16fSGleb Natapov #include "libcflat.h" 12a9f8b16fSGleb Natapov #include <stdint.h> 13a9f8b16fSGleb Natapov 14a9f8b16fSGleb Natapov #define N 1000000 15a9f8b16fSGleb Natapov 1620cf9147SJim Mattson // These values match the number of instructions and branches in the 1720cf9147SJim Mattson // assembly block in check_emulated_instr(). 1820cf9147SJim Mattson #define EXPECTED_INSTR 17 1920cf9147SJim Mattson #define EXPECTED_BRNCH 5 2020cf9147SJim Mattson 21a9f8b16fSGleb Natapov typedef struct { 22a9f8b16fSGleb Natapov uint32_t ctr; 23a9f8b16fSGleb Natapov uint32_t config; 24a9f8b16fSGleb Natapov uint64_t count; 25a9f8b16fSGleb Natapov int idx; 26a9f8b16fSGleb Natapov } pmu_counter_t; 27a9f8b16fSGleb Natapov 28a9f8b16fSGleb Natapov struct pmu_event { 29797d79a2SThomas Huth const char *name; 30a9f8b16fSGleb Natapov uint32_t unit_sel; 31a9f8b16fSGleb Natapov int min; 32a9f8b16fSGleb Natapov int max; 33a9f8b16fSGleb Natapov } gp_events[] = { 34a9f8b16fSGleb Natapov {"core cycles", 0x003c, 1*N, 50*N}, 35a9f8b16fSGleb Natapov {"instructions", 0x00c0, 10*N, 10.2*N}, 36290f4213SJim Mattson {"ref cycles", 0x013c, 1*N, 30*N}, 37290f4213SJim Mattson {"llc references", 0x4f2e, 1, 2*N}, 38a9f8b16fSGleb Natapov {"llc misses", 0x412e, 1, 1*N}, 39a9f8b16fSGleb Natapov {"branches", 0x00c4, 1*N, 1.1*N}, 40a9f8b16fSGleb Natapov {"branch misses", 0x00c5, 0, 0.1*N}, 41a9f8b16fSGleb Natapov }, fixed_events[] = { 42a9f8b16fSGleb Natapov {"fixed 1", MSR_CORE_PERF_FIXED_CTR0, 10*N, 10.2*N}, 43a9f8b16fSGleb Natapov {"fixed 2", MSR_CORE_PERF_FIXED_CTR0 + 1, 1*N, 30*N}, 440ef1f6a8SPaolo Bonzini {"fixed 3", MSR_CORE_PERF_FIXED_CTR0 + 2, 0.1*N, 30*N} 45a9f8b16fSGleb Natapov }; 46a9f8b16fSGleb Natapov 4722f2901aSLike Xu static u64 gp_counter_base = MSR_IA32_PERFCTR0; 4822f2901aSLike Xu 49a9f8b16fSGleb Natapov char *buf; 50a9f8b16fSGleb Natapov 517db17e21SThomas Huth static inline void loop(void) 52a9f8b16fSGleb Natapov { 53a9f8b16fSGleb Natapov unsigned long tmp, tmp2, tmp3; 54a9f8b16fSGleb Natapov 55a9f8b16fSGleb Natapov asm volatile("1: mov (%1), %2; add $64, %1; nop; nop; nop; nop; nop; nop; nop; loop 1b" 56a9f8b16fSGleb Natapov : "=c"(tmp), "=r"(tmp2), "=r"(tmp3): "0"(N), "1"(buf)); 57a9f8b16fSGleb Natapov 58a9f8b16fSGleb Natapov } 59a9f8b16fSGleb Natapov 60a9f8b16fSGleb Natapov volatile uint64_t irq_received; 61a9f8b16fSGleb Natapov 62a9f8b16fSGleb Natapov static void cnt_overflow(isr_regs_t *regs) 63a9f8b16fSGleb Natapov { 64a9f8b16fSGleb Natapov irq_received++; 65a9f8b16fSGleb Natapov apic_write(APIC_EOI, 0); 66a9f8b16fSGleb Natapov } 67a9f8b16fSGleb Natapov 68a9f8b16fSGleb Natapov static bool check_irq(void) 69a9f8b16fSGleb Natapov { 70a9f8b16fSGleb Natapov int i; 71a9f8b16fSGleb Natapov irq_received = 0; 72a9f8b16fSGleb Natapov irq_enable(); 73a9f8b16fSGleb Natapov for (i = 0; i < 100000 && !irq_received; i++) 74a9f8b16fSGleb Natapov asm volatile("pause"); 75a9f8b16fSGleb Natapov irq_disable(); 76a9f8b16fSGleb Natapov return irq_received; 77a9f8b16fSGleb Natapov } 78a9f8b16fSGleb Natapov 79a9f8b16fSGleb Natapov static bool is_gp(pmu_counter_t *evt) 80a9f8b16fSGleb Natapov { 8122f2901aSLike Xu return evt->ctr < MSR_CORE_PERF_FIXED_CTR0 || 8222f2901aSLike Xu evt->ctr >= MSR_IA32_PMC0; 83a9f8b16fSGleb Natapov } 84a9f8b16fSGleb Natapov 85a9f8b16fSGleb Natapov static int event_to_global_idx(pmu_counter_t *cnt) 86a9f8b16fSGleb Natapov { 8722f2901aSLike Xu return cnt->ctr - (is_gp(cnt) ? gp_counter_base : 88a9f8b16fSGleb Natapov (MSR_CORE_PERF_FIXED_CTR0 - FIXED_CNT_INDEX)); 89a9f8b16fSGleb Natapov } 90a9f8b16fSGleb Natapov 91a9f8b16fSGleb Natapov static struct pmu_event* get_counter_event(pmu_counter_t *cnt) 92a9f8b16fSGleb Natapov { 93a9f8b16fSGleb Natapov if (is_gp(cnt)) { 94a9f8b16fSGleb Natapov int i; 95a9f8b16fSGleb Natapov 96a9f8b16fSGleb Natapov for (i = 0; i < sizeof(gp_events)/sizeof(gp_events[0]); i++) 97a9f8b16fSGleb Natapov if (gp_events[i].unit_sel == (cnt->config & 0xffff)) 98a9f8b16fSGleb Natapov return &gp_events[i]; 99a9f8b16fSGleb Natapov } else 100a9f8b16fSGleb Natapov return &fixed_events[cnt->ctr - MSR_CORE_PERF_FIXED_CTR0]; 101a9f8b16fSGleb Natapov 102a9f8b16fSGleb Natapov return (void*)0; 103a9f8b16fSGleb Natapov } 104a9f8b16fSGleb Natapov 105a9f8b16fSGleb Natapov static void global_enable(pmu_counter_t *cnt) 106a9f8b16fSGleb Natapov { 107a9f8b16fSGleb Natapov cnt->idx = event_to_global_idx(cnt); 108a9f8b16fSGleb Natapov 109a9f8b16fSGleb Natapov wrmsr(MSR_CORE_PERF_GLOBAL_CTRL, rdmsr(MSR_CORE_PERF_GLOBAL_CTRL) | 110a9f8b16fSGleb Natapov (1ull << cnt->idx)); 111a9f8b16fSGleb Natapov } 112a9f8b16fSGleb Natapov 113a9f8b16fSGleb Natapov static void global_disable(pmu_counter_t *cnt) 114a9f8b16fSGleb Natapov { 115a9f8b16fSGleb Natapov wrmsr(MSR_CORE_PERF_GLOBAL_CTRL, rdmsr(MSR_CORE_PERF_GLOBAL_CTRL) & 116a9f8b16fSGleb Natapov ~(1ull << cnt->idx)); 117a9f8b16fSGleb Natapov } 118a9f8b16fSGleb Natapov 119e9e7577bSLike Xu static void __start_event(pmu_counter_t *evt, uint64_t count) 120a9f8b16fSGleb Natapov { 121e9e7577bSLike Xu evt->count = count; 122a9f8b16fSGleb Natapov wrmsr(evt->ctr, evt->count); 123a9f8b16fSGleb Natapov if (is_gp(evt)) 124a9f8b16fSGleb Natapov wrmsr(MSR_P6_EVNTSEL0 + event_to_global_idx(evt), 125a9f8b16fSGleb Natapov evt->config | EVNTSEL_EN); 126a9f8b16fSGleb Natapov else { 127a9f8b16fSGleb Natapov uint32_t ctrl = rdmsr(MSR_CORE_PERF_FIXED_CTR_CTRL); 128a9f8b16fSGleb Natapov int shift = (evt->ctr - MSR_CORE_PERF_FIXED_CTR0) * 4; 129a9f8b16fSGleb Natapov uint32_t usrospmi = 0; 130a9f8b16fSGleb Natapov 131a9f8b16fSGleb Natapov if (evt->config & EVNTSEL_OS) 132a9f8b16fSGleb Natapov usrospmi |= (1 << 0); 133a9f8b16fSGleb Natapov if (evt->config & EVNTSEL_USR) 134a9f8b16fSGleb Natapov usrospmi |= (1 << 1); 135a9f8b16fSGleb Natapov if (evt->config & EVNTSEL_INT) 136a9f8b16fSGleb Natapov usrospmi |= (1 << 3); // PMI on overflow 137a9f8b16fSGleb Natapov ctrl = (ctrl & ~(0xf << shift)) | (usrospmi << shift); 138a9f8b16fSGleb Natapov wrmsr(MSR_CORE_PERF_FIXED_CTR_CTRL, ctrl); 139a9f8b16fSGleb Natapov } 140a9f8b16fSGleb Natapov global_enable(evt); 1415a2cb3e6SLike Xu apic_write(APIC_LVTPC, PMI_VECTOR); 142a9f8b16fSGleb Natapov } 143a9f8b16fSGleb Natapov 144e9e7577bSLike Xu static void start_event(pmu_counter_t *evt) 145e9e7577bSLike Xu { 146e9e7577bSLike Xu __start_event(evt, 0); 147e9e7577bSLike Xu } 148e9e7577bSLike Xu 149a9f8b16fSGleb Natapov static void stop_event(pmu_counter_t *evt) 150a9f8b16fSGleb Natapov { 151a9f8b16fSGleb Natapov global_disable(evt); 152a9f8b16fSGleb Natapov if (is_gp(evt)) 153a9f8b16fSGleb Natapov wrmsr(MSR_P6_EVNTSEL0 + event_to_global_idx(evt), 154a9f8b16fSGleb Natapov evt->config & ~EVNTSEL_EN); 155a9f8b16fSGleb Natapov else { 156a9f8b16fSGleb Natapov uint32_t ctrl = rdmsr(MSR_CORE_PERF_FIXED_CTR_CTRL); 157a9f8b16fSGleb Natapov int shift = (evt->ctr - MSR_CORE_PERF_FIXED_CTR0) * 4; 158a9f8b16fSGleb Natapov wrmsr(MSR_CORE_PERF_FIXED_CTR_CTRL, ctrl & ~(0xf << shift)); 159a9f8b16fSGleb Natapov } 160a9f8b16fSGleb Natapov evt->count = rdmsr(evt->ctr); 161a9f8b16fSGleb Natapov } 162a9f8b16fSGleb Natapov 1638554261fSLike Xu static noinline void measure_many(pmu_counter_t *evt, int count) 164a9f8b16fSGleb Natapov { 165a9f8b16fSGleb Natapov int i; 166a9f8b16fSGleb Natapov for (i = 0; i < count; i++) 167a9f8b16fSGleb Natapov start_event(&evt[i]); 168a9f8b16fSGleb Natapov loop(); 169a9f8b16fSGleb Natapov for (i = 0; i < count; i++) 170a9f8b16fSGleb Natapov stop_event(&evt[i]); 171a9f8b16fSGleb Natapov } 172a9f8b16fSGleb Natapov 1738554261fSLike Xu static void measure_one(pmu_counter_t *evt) 1748554261fSLike Xu { 1758554261fSLike Xu measure_many(evt, 1); 1768554261fSLike Xu } 1778554261fSLike Xu 178e9e7577bSLike Xu static noinline void __measure(pmu_counter_t *evt, uint64_t count) 179e9e7577bSLike Xu { 180e9e7577bSLike Xu __start_event(evt, count); 181e9e7577bSLike Xu loop(); 182e9e7577bSLike Xu stop_event(evt); 183e9e7577bSLike Xu } 184e9e7577bSLike Xu 185a9f8b16fSGleb Natapov static bool verify_event(uint64_t count, struct pmu_event *e) 186a9f8b16fSGleb Natapov { 187290f4213SJim Mattson // printf("%d <= %ld <= %d\n", e->min, count, e->max); 188a9f8b16fSGleb Natapov return count >= e->min && count <= e->max; 189a9f8b16fSGleb Natapov 190a9f8b16fSGleb Natapov } 191a9f8b16fSGleb Natapov 192a9f8b16fSGleb Natapov static bool verify_counter(pmu_counter_t *cnt) 193a9f8b16fSGleb Natapov { 194a9f8b16fSGleb Natapov return verify_event(cnt->count, get_counter_event(cnt)); 195a9f8b16fSGleb Natapov } 196a9f8b16fSGleb Natapov 197a9f8b16fSGleb Natapov static void check_gp_counter(struct pmu_event *evt) 198a9f8b16fSGleb Natapov { 199a9f8b16fSGleb Natapov pmu_counter_t cnt = { 20022f2901aSLike Xu .ctr = gp_counter_base, 201a9f8b16fSGleb Natapov .config = EVNTSEL_OS | EVNTSEL_USR | evt->unit_sel, 202a9f8b16fSGleb Natapov }; 203a9f8b16fSGleb Natapov int i; 204a9f8b16fSGleb Natapov 205*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_gp_counters; i++, cnt.ctr++) { 2068554261fSLike Xu measure_one(&cnt); 207a299895bSThomas Huth report(verify_event(cnt.count, evt), "%s-%d", evt->name, i); 208a9f8b16fSGleb Natapov } 209a9f8b16fSGleb Natapov } 210a9f8b16fSGleb Natapov 211a9f8b16fSGleb Natapov static void check_gp_counters(void) 212a9f8b16fSGleb Natapov { 213a9f8b16fSGleb Natapov int i; 214a9f8b16fSGleb Natapov 215a9f8b16fSGleb Natapov for (i = 0; i < sizeof(gp_events)/sizeof(gp_events[0]); i++) 2162719b92cSYang Weijiang if (pmu_gp_counter_is_available(i)) 217a9f8b16fSGleb Natapov check_gp_counter(&gp_events[i]); 218a9f8b16fSGleb Natapov else 219a9f8b16fSGleb Natapov printf("GP event '%s' is disabled\n", 220a9f8b16fSGleb Natapov gp_events[i].name); 221a9f8b16fSGleb Natapov } 222a9f8b16fSGleb Natapov 223a9f8b16fSGleb Natapov static void check_fixed_counters(void) 224a9f8b16fSGleb Natapov { 225a9f8b16fSGleb Natapov pmu_counter_t cnt = { 226a9f8b16fSGleb Natapov .config = EVNTSEL_OS | EVNTSEL_USR, 227a9f8b16fSGleb Natapov }; 228a9f8b16fSGleb Natapov int i; 229a9f8b16fSGleb Natapov 230*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_fixed_counters; i++) { 231a9f8b16fSGleb Natapov cnt.ctr = fixed_events[i].unit_sel; 2328554261fSLike Xu measure_one(&cnt); 2332719b92cSYang Weijiang report(verify_event(cnt.count, &fixed_events[i]), "fixed-%d", i); 234a9f8b16fSGleb Natapov } 235a9f8b16fSGleb Natapov } 236a9f8b16fSGleb Natapov 237a9f8b16fSGleb Natapov static void check_counters_many(void) 238a9f8b16fSGleb Natapov { 239a9f8b16fSGleb Natapov pmu_counter_t cnt[10]; 240a9f8b16fSGleb Natapov int i, n; 241a9f8b16fSGleb Natapov 242*414ee7d1SSean Christopherson for (i = 0, n = 0; n < pmu.nr_gp_counters; i++) { 2432719b92cSYang Weijiang if (!pmu_gp_counter_is_available(i)) 244a9f8b16fSGleb Natapov continue; 245a9f8b16fSGleb Natapov 24622f2901aSLike Xu cnt[n].ctr = gp_counter_base + n; 2474ac45293SWei Huang cnt[n].config = EVNTSEL_OS | EVNTSEL_USR | 2484ac45293SWei Huang gp_events[i % ARRAY_SIZE(gp_events)].unit_sel; 249a9f8b16fSGleb Natapov n++; 250a9f8b16fSGleb Natapov } 251*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_fixed_counters; i++) { 252a9f8b16fSGleb Natapov cnt[n].ctr = fixed_events[i].unit_sel; 253a9f8b16fSGleb Natapov cnt[n].config = EVNTSEL_OS | EVNTSEL_USR; 254a9f8b16fSGleb Natapov n++; 255a9f8b16fSGleb Natapov } 256a9f8b16fSGleb Natapov 2578554261fSLike Xu measure_many(cnt, n); 258a9f8b16fSGleb Natapov 259a9f8b16fSGleb Natapov for (i = 0; i < n; i++) 260a9f8b16fSGleb Natapov if (!verify_counter(&cnt[i])) 261a9f8b16fSGleb Natapov break; 262a9f8b16fSGleb Natapov 263a299895bSThomas Huth report(i == n, "all counters"); 264a9f8b16fSGleb Natapov } 265a9f8b16fSGleb Natapov 2667ec3b67aSLike Xu static uint64_t measure_for_overflow(pmu_counter_t *cnt) 2677ec3b67aSLike Xu { 2687ec3b67aSLike Xu __measure(cnt, 0); 2697ec3b67aSLike Xu /* 2707ec3b67aSLike Xu * To generate overflow, i.e. roll over to '0', the initial count just 2717ec3b67aSLike Xu * needs to be preset to the negative expected count. However, as per 2727ec3b67aSLike Xu * Intel's SDM, the preset count needs to be incremented by 1 to ensure 2737ec3b67aSLike Xu * the overflow interrupt is generated immediately instead of possibly 2747ec3b67aSLike Xu * waiting for the overflow to propagate through the counter. 2757ec3b67aSLike Xu */ 2767ec3b67aSLike Xu assert(cnt->count > 1); 2777ec3b67aSLike Xu return 1 - cnt->count; 2787ec3b67aSLike Xu } 2797ec3b67aSLike Xu 280a9f8b16fSGleb Natapov static void check_counter_overflow(void) 281a9f8b16fSGleb Natapov { 2827ec3b67aSLike Xu uint64_t overflow_preset; 283a9f8b16fSGleb Natapov int i; 284a9f8b16fSGleb Natapov pmu_counter_t cnt = { 28522f2901aSLike Xu .ctr = gp_counter_base, 286a9f8b16fSGleb Natapov .config = EVNTSEL_OS | EVNTSEL_USR | gp_events[1].unit_sel /* instructions */, 287a9f8b16fSGleb Natapov }; 2887ec3b67aSLike Xu overflow_preset = measure_for_overflow(&cnt); 289a9f8b16fSGleb Natapov 290a9f8b16fSGleb Natapov /* clear status before test */ 291a9f8b16fSGleb Natapov wrmsr(MSR_CORE_PERF_GLOBAL_OVF_CTRL, rdmsr(MSR_CORE_PERF_GLOBAL_STATUS)); 292a9f8b16fSGleb Natapov 2935bba1769SAndrew Jones report_prefix_push("overflow"); 2945bba1769SAndrew Jones 295*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_gp_counters + 1; i++, cnt.ctr++) { 296a9f8b16fSGleb Natapov uint64_t status; 297a9f8b16fSGleb Natapov int idx; 29833cfc1b0SNadav Amit 2997ec3b67aSLike Xu cnt.count = overflow_preset; 30022f2901aSLike Xu if (gp_counter_base == MSR_IA32_PMC0) 301*414ee7d1SSean Christopherson cnt.count &= (1ull << pmu.gp_counter_width) - 1; 30233cfc1b0SNadav Amit 303*414ee7d1SSean Christopherson if (i == pmu.nr_gp_counters) { 304a9f8b16fSGleb Natapov cnt.ctr = fixed_events[0].unit_sel; 3057ec3b67aSLike Xu cnt.count = measure_for_overflow(&cnt); 306*414ee7d1SSean Christopherson cnt.count &= (1ull << pmu.fixed_counter_width) - 1; 30733cfc1b0SNadav Amit } 30833cfc1b0SNadav Amit 309a9f8b16fSGleb Natapov if (i % 2) 310a9f8b16fSGleb Natapov cnt.config |= EVNTSEL_INT; 311a9f8b16fSGleb Natapov else 312a9f8b16fSGleb Natapov cnt.config &= ~EVNTSEL_INT; 313a9f8b16fSGleb Natapov idx = event_to_global_idx(&cnt); 314e9e7577bSLike Xu __measure(&cnt, cnt.count); 315a299895bSThomas Huth report(cnt.count == 1, "cntr-%d", i); 316a9f8b16fSGleb Natapov status = rdmsr(MSR_CORE_PERF_GLOBAL_STATUS); 317a299895bSThomas Huth report(status & (1ull << idx), "status-%d", i); 318a9f8b16fSGleb Natapov wrmsr(MSR_CORE_PERF_GLOBAL_OVF_CTRL, status); 319a9f8b16fSGleb Natapov status = rdmsr(MSR_CORE_PERF_GLOBAL_STATUS); 320a299895bSThomas Huth report(!(status & (1ull << idx)), "status clear-%d", i); 321a299895bSThomas Huth report(check_irq() == (i % 2), "irq-%d", i); 322a9f8b16fSGleb Natapov } 3235bba1769SAndrew Jones 3245bba1769SAndrew Jones report_prefix_pop(); 325a9f8b16fSGleb Natapov } 326a9f8b16fSGleb Natapov 327a9f8b16fSGleb Natapov static void check_gp_counter_cmask(void) 328a9f8b16fSGleb Natapov { 329a9f8b16fSGleb Natapov pmu_counter_t cnt = { 33022f2901aSLike Xu .ctr = gp_counter_base, 331a9f8b16fSGleb Natapov .config = EVNTSEL_OS | EVNTSEL_USR | gp_events[1].unit_sel /* instructions */, 332a9f8b16fSGleb Natapov }; 333a9f8b16fSGleb Natapov cnt.config |= (0x2 << EVNTSEL_CMASK_SHIFT); 3348554261fSLike Xu measure_one(&cnt); 335a299895bSThomas Huth report(cnt.count < gp_events[1].min, "cmask"); 336a9f8b16fSGleb Natapov } 337a9f8b16fSGleb Natapov 338ca1b9de9SNadav Amit static void do_rdpmc_fast(void *ptr) 339ca1b9de9SNadav Amit { 340ca1b9de9SNadav Amit pmu_counter_t *cnt = ptr; 341ca1b9de9SNadav Amit uint32_t idx = (uint32_t)cnt->idx | (1u << 31); 342ca1b9de9SNadav Amit 343ca1b9de9SNadav Amit if (!is_gp(cnt)) 344ca1b9de9SNadav Amit idx |= 1 << 30; 345ca1b9de9SNadav Amit 346ca1b9de9SNadav Amit cnt->count = rdpmc(idx); 347ca1b9de9SNadav Amit } 348ca1b9de9SNadav Amit 349ca1b9de9SNadav Amit 350a9f8b16fSGleb Natapov static void check_rdpmc(void) 351a9f8b16fSGleb Natapov { 35222f2901aSLike Xu uint64_t val = 0xff0123456789ull; 353ca1b9de9SNadav Amit bool exc; 354a9f8b16fSGleb Natapov int i; 355a9f8b16fSGleb Natapov 3565bba1769SAndrew Jones report_prefix_push("rdpmc"); 3575bba1769SAndrew Jones 358*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_gp_counters; i++) { 35933cfc1b0SNadav Amit uint64_t x; 360ca1b9de9SNadav Amit pmu_counter_t cnt = { 36122f2901aSLike Xu .ctr = gp_counter_base + i, 362ca1b9de9SNadav Amit .idx = i 363ca1b9de9SNadav Amit }; 36433cfc1b0SNadav Amit 36533cfc1b0SNadav Amit /* 36622f2901aSLike Xu * Without full-width writes, only the low 32 bits are writable, 36722f2901aSLike Xu * and the value is sign-extended. 36833cfc1b0SNadav Amit */ 36922f2901aSLike Xu if (gp_counter_base == MSR_IA32_PERFCTR0) 37033cfc1b0SNadav Amit x = (uint64_t)(int64_t)(int32_t)val; 37122f2901aSLike Xu else 37222f2901aSLike Xu x = (uint64_t)(int64_t)val; 37333cfc1b0SNadav Amit 37433cfc1b0SNadav Amit /* Mask according to the number of supported bits */ 375*414ee7d1SSean Christopherson x &= (1ull << pmu.gp_counter_width) - 1; 37633cfc1b0SNadav Amit 37722f2901aSLike Xu wrmsr(gp_counter_base + i, val); 378a299895bSThomas Huth report(rdpmc(i) == x, "cntr-%d", i); 379ca1b9de9SNadav Amit 380ca1b9de9SNadav Amit exc = test_for_exception(GP_VECTOR, do_rdpmc_fast, &cnt); 381ca1b9de9SNadav Amit if (exc) 382ca1b9de9SNadav Amit report_skip("fast-%d", i); 383ca1b9de9SNadav Amit else 384a299895bSThomas Huth report(cnt.count == (u32)val, "fast-%d", i); 385a9f8b16fSGleb Natapov } 386*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_fixed_counters; i++) { 387*414ee7d1SSean Christopherson uint64_t x = val & ((1ull << pmu.fixed_counter_width) - 1); 388ca1b9de9SNadav Amit pmu_counter_t cnt = { 389ca1b9de9SNadav Amit .ctr = MSR_CORE_PERF_FIXED_CTR0 + i, 390ca1b9de9SNadav Amit .idx = i 391ca1b9de9SNadav Amit }; 39233cfc1b0SNadav Amit 39333cfc1b0SNadav Amit wrmsr(MSR_CORE_PERF_FIXED_CTR0 + i, x); 394a299895bSThomas Huth report(rdpmc(i | (1 << 30)) == x, "fixed cntr-%d", i); 395ca1b9de9SNadav Amit 396ca1b9de9SNadav Amit exc = test_for_exception(GP_VECTOR, do_rdpmc_fast, &cnt); 397ca1b9de9SNadav Amit if (exc) 398ca1b9de9SNadav Amit report_skip("fixed fast-%d", i); 399ca1b9de9SNadav Amit else 400a299895bSThomas Huth report(cnt.count == (u32)x, "fixed fast-%d", i); 401a9f8b16fSGleb Natapov } 4025bba1769SAndrew Jones 4035bba1769SAndrew Jones report_prefix_pop(); 404a9f8b16fSGleb Natapov } 405a9f8b16fSGleb Natapov 406ddade902SEric Hankland static void check_running_counter_wrmsr(void) 407ddade902SEric Hankland { 40859ca1413SEric Hankland uint64_t status; 40922f2901aSLike Xu uint64_t count; 410ddade902SEric Hankland pmu_counter_t evt = { 41122f2901aSLike Xu .ctr = gp_counter_base, 412ddade902SEric Hankland .config = EVNTSEL_OS | EVNTSEL_USR | gp_events[1].unit_sel, 413ddade902SEric Hankland }; 414ddade902SEric Hankland 41559ca1413SEric Hankland report_prefix_push("running counter wrmsr"); 41659ca1413SEric Hankland 417ddade902SEric Hankland start_event(&evt); 418ddade902SEric Hankland loop(); 41922f2901aSLike Xu wrmsr(gp_counter_base, 0); 420ddade902SEric Hankland stop_event(&evt); 42159ca1413SEric Hankland report(evt.count < gp_events[1].min, "cntr"); 42259ca1413SEric Hankland 42359ca1413SEric Hankland /* clear status before overflow test */ 42459ca1413SEric Hankland wrmsr(MSR_CORE_PERF_GLOBAL_OVF_CTRL, 42559ca1413SEric Hankland rdmsr(MSR_CORE_PERF_GLOBAL_STATUS)); 42659ca1413SEric Hankland 42759ca1413SEric Hankland start_event(&evt); 42822f2901aSLike Xu 42922f2901aSLike Xu count = -1; 43022f2901aSLike Xu if (gp_counter_base == MSR_IA32_PMC0) 431*414ee7d1SSean Christopherson count &= (1ull << pmu.gp_counter_width) - 1; 43222f2901aSLike Xu 43322f2901aSLike Xu wrmsr(gp_counter_base, count); 43422f2901aSLike Xu 43559ca1413SEric Hankland loop(); 43659ca1413SEric Hankland stop_event(&evt); 43759ca1413SEric Hankland status = rdmsr(MSR_CORE_PERF_GLOBAL_STATUS); 43859ca1413SEric Hankland report(status & 1, "status"); 43959ca1413SEric Hankland 44059ca1413SEric Hankland report_prefix_pop(); 441ddade902SEric Hankland } 442ddade902SEric Hankland 44320cf9147SJim Mattson static void check_emulated_instr(void) 44420cf9147SJim Mattson { 44520cf9147SJim Mattson uint64_t status, instr_start, brnch_start; 44620cf9147SJim Mattson pmu_counter_t brnch_cnt = { 44720cf9147SJim Mattson .ctr = MSR_IA32_PERFCTR0, 44820cf9147SJim Mattson /* branch instructions */ 44920cf9147SJim Mattson .config = EVNTSEL_OS | EVNTSEL_USR | gp_events[5].unit_sel, 45020cf9147SJim Mattson }; 45120cf9147SJim Mattson pmu_counter_t instr_cnt = { 45220cf9147SJim Mattson .ctr = MSR_IA32_PERFCTR0 + 1, 45320cf9147SJim Mattson /* instructions */ 45420cf9147SJim Mattson .config = EVNTSEL_OS | EVNTSEL_USR | gp_events[1].unit_sel, 45520cf9147SJim Mattson }; 45620cf9147SJim Mattson report_prefix_push("emulated instruction"); 45720cf9147SJim Mattson 45820cf9147SJim Mattson wrmsr(MSR_CORE_PERF_GLOBAL_OVF_CTRL, 45920cf9147SJim Mattson rdmsr(MSR_CORE_PERF_GLOBAL_STATUS)); 46020cf9147SJim Mattson 46120cf9147SJim Mattson start_event(&brnch_cnt); 46220cf9147SJim Mattson start_event(&instr_cnt); 46320cf9147SJim Mattson 46420cf9147SJim Mattson brnch_start = -EXPECTED_BRNCH; 46520cf9147SJim Mattson instr_start = -EXPECTED_INSTR; 46620cf9147SJim Mattson wrmsr(MSR_IA32_PERFCTR0, brnch_start); 46720cf9147SJim Mattson wrmsr(MSR_IA32_PERFCTR0 + 1, instr_start); 46820cf9147SJim Mattson // KVM_FEP is a magic prefix that forces emulation so 46920cf9147SJim Mattson // 'KVM_FEP "jne label\n"' just counts as a single instruction. 47020cf9147SJim Mattson asm volatile( 47120cf9147SJim Mattson "mov $0x0, %%eax\n" 47220cf9147SJim Mattson "cmp $0x0, %%eax\n" 47320cf9147SJim Mattson KVM_FEP "jne label\n" 47420cf9147SJim Mattson KVM_FEP "jne label\n" 47520cf9147SJim Mattson KVM_FEP "jne label\n" 47620cf9147SJim Mattson KVM_FEP "jne label\n" 47720cf9147SJim Mattson KVM_FEP "jne label\n" 47820cf9147SJim Mattson "mov $0xa, %%eax\n" 47920cf9147SJim Mattson "cpuid\n" 48020cf9147SJim Mattson "mov $0xa, %%eax\n" 48120cf9147SJim Mattson "cpuid\n" 48220cf9147SJim Mattson "mov $0xa, %%eax\n" 48320cf9147SJim Mattson "cpuid\n" 48420cf9147SJim Mattson "mov $0xa, %%eax\n" 48520cf9147SJim Mattson "cpuid\n" 48620cf9147SJim Mattson "mov $0xa, %%eax\n" 48720cf9147SJim Mattson "cpuid\n" 48820cf9147SJim Mattson "label:\n" 48920cf9147SJim Mattson : 49020cf9147SJim Mattson : 49120cf9147SJim Mattson : "eax", "ebx", "ecx", "edx"); 49220cf9147SJim Mattson 49320cf9147SJim Mattson wrmsr(MSR_CORE_PERF_GLOBAL_CTRL, 0); 49420cf9147SJim Mattson 49520cf9147SJim Mattson stop_event(&brnch_cnt); 49620cf9147SJim Mattson stop_event(&instr_cnt); 49720cf9147SJim Mattson 49820cf9147SJim Mattson // Check that the end count - start count is at least the expected 49920cf9147SJim Mattson // number of instructions and branches. 50020cf9147SJim Mattson report(instr_cnt.count - instr_start >= EXPECTED_INSTR, 50120cf9147SJim Mattson "instruction count"); 50220cf9147SJim Mattson report(brnch_cnt.count - brnch_start >= EXPECTED_BRNCH, 50320cf9147SJim Mattson "branch count"); 50420cf9147SJim Mattson // Additionally check that those counters overflowed properly. 50520cf9147SJim Mattson status = rdmsr(MSR_CORE_PERF_GLOBAL_STATUS); 5064070b9c6SLike Xu report(status & 1, "branch counter overflow"); 5074070b9c6SLike Xu report(status & 2, "instruction counter overflow"); 50820cf9147SJim Mattson 50920cf9147SJim Mattson report_prefix_pop(); 51020cf9147SJim Mattson } 51120cf9147SJim Mattson 51222f2901aSLike Xu static void check_counters(void) 51322f2901aSLike Xu { 51400dca75cSLike Xu if (is_fep_available()) 51500dca75cSLike Xu check_emulated_instr(); 51600dca75cSLike Xu 51722f2901aSLike Xu check_gp_counters(); 51822f2901aSLike Xu check_fixed_counters(); 51922f2901aSLike Xu check_rdpmc(); 52022f2901aSLike Xu check_counters_many(); 52122f2901aSLike Xu check_counter_overflow(); 52222f2901aSLike Xu check_gp_counter_cmask(); 52322f2901aSLike Xu check_running_counter_wrmsr(); 52422f2901aSLike Xu } 52522f2901aSLike Xu 52622f2901aSLike Xu static void do_unsupported_width_counter_write(void *index) 52722f2901aSLike Xu { 52822f2901aSLike Xu wrmsr(MSR_IA32_PMC0 + *((int *) index), 0xffffff0123456789ull); 52922f2901aSLike Xu } 53022f2901aSLike Xu 53122f2901aSLike Xu static void check_gp_counters_write_width(void) 53222f2901aSLike Xu { 53322f2901aSLike Xu u64 val_64 = 0xffffff0123456789ull; 5344b74c718SThomas Huth u64 val_32 = val_64 & ((1ull << 32) - 1); 535*414ee7d1SSean Christopherson u64 val_max_width = val_64 & ((1ull << pmu.gp_counter_width) - 1); 53622f2901aSLike Xu int i; 53722f2901aSLike Xu 53822f2901aSLike Xu /* 53922f2901aSLike Xu * MSR_IA32_PERFCTRn supports 64-bit writes, 54022f2901aSLike Xu * but only the lowest 32 bits are valid. 54122f2901aSLike Xu */ 542*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_gp_counters; i++) { 54322f2901aSLike Xu wrmsr(MSR_IA32_PERFCTR0 + i, val_32); 54422f2901aSLike Xu assert(rdmsr(MSR_IA32_PERFCTR0 + i) == val_32); 54522f2901aSLike Xu assert(rdmsr(MSR_IA32_PMC0 + i) == val_32); 54622f2901aSLike Xu 54722f2901aSLike Xu wrmsr(MSR_IA32_PERFCTR0 + i, val_max_width); 54822f2901aSLike Xu assert(rdmsr(MSR_IA32_PERFCTR0 + i) == val_32); 54922f2901aSLike Xu assert(rdmsr(MSR_IA32_PMC0 + i) == val_32); 55022f2901aSLike Xu 55122f2901aSLike Xu wrmsr(MSR_IA32_PERFCTR0 + i, val_64); 55222f2901aSLike Xu assert(rdmsr(MSR_IA32_PERFCTR0 + i) == val_32); 55322f2901aSLike Xu assert(rdmsr(MSR_IA32_PMC0 + i) == val_32); 55422f2901aSLike Xu } 55522f2901aSLike Xu 55622f2901aSLike Xu /* 5574340720eSLike Xu * MSR_IA32_PMCn supports writing values up to GP counter width, 55822f2901aSLike Xu * and only the lowest bits of GP counter width are valid. 55922f2901aSLike Xu */ 560*414ee7d1SSean Christopherson for (i = 0; i < pmu.nr_gp_counters; i++) { 56122f2901aSLike Xu wrmsr(MSR_IA32_PMC0 + i, val_32); 56222f2901aSLike Xu assert(rdmsr(MSR_IA32_PMC0 + i) == val_32); 56322f2901aSLike Xu assert(rdmsr(MSR_IA32_PERFCTR0 + i) == val_32); 56422f2901aSLike Xu 56522f2901aSLike Xu wrmsr(MSR_IA32_PMC0 + i, val_max_width); 56622f2901aSLike Xu assert(rdmsr(MSR_IA32_PMC0 + i) == val_max_width); 56722f2901aSLike Xu assert(rdmsr(MSR_IA32_PERFCTR0 + i) == val_max_width); 56822f2901aSLike Xu 56922f2901aSLike Xu report(test_for_exception(GP_VECTOR, 57022f2901aSLike Xu do_unsupported_width_counter_write, &i), 57122f2901aSLike Xu "writing unsupported width to MSR_IA32_PMC%d raises #GP", i); 57222f2901aSLike Xu } 57322f2901aSLike Xu } 57422f2901aSLike Xu 575290f4213SJim Mattson /* 576290f4213SJim Mattson * Per the SDM, reference cycles are currently implemented using the 577290f4213SJim Mattson * core crystal clock, TSC, or bus clock. Calibrate to the TSC 578290f4213SJim Mattson * frequency to set reasonable expectations. 579290f4213SJim Mattson */ 580290f4213SJim Mattson static void set_ref_cycle_expectations(void) 581290f4213SJim Mattson { 582290f4213SJim Mattson pmu_counter_t cnt = { 583290f4213SJim Mattson .ctr = MSR_IA32_PERFCTR0, 584290f4213SJim Mattson .config = EVNTSEL_OS | EVNTSEL_USR | gp_events[2].unit_sel, 585290f4213SJim Mattson }; 586290f4213SJim Mattson uint64_t tsc_delta; 587290f4213SJim Mattson uint64_t t0, t1, t2, t3; 588290f4213SJim Mattson 5892719b92cSYang Weijiang /* Bit 2 enumerates the availability of reference cycles events. */ 590*414ee7d1SSean Christopherson if (!pmu.nr_gp_counters || !pmu_gp_counter_is_available(2)) 591290f4213SJim Mattson return; 592290f4213SJim Mattson 593290f4213SJim Mattson wrmsr(MSR_CORE_PERF_GLOBAL_CTRL, 0); 594290f4213SJim Mattson 595290f4213SJim Mattson t0 = fenced_rdtsc(); 596290f4213SJim Mattson start_event(&cnt); 597290f4213SJim Mattson t1 = fenced_rdtsc(); 598290f4213SJim Mattson 599290f4213SJim Mattson /* 600290f4213SJim Mattson * This loop has to run long enough to dominate the VM-exit 601290f4213SJim Mattson * costs for playing with the PMU MSRs on start and stop. 602290f4213SJim Mattson * 603290f4213SJim Mattson * On a 2.6GHz Ice Lake, with the TSC frequency at 104 times 604290f4213SJim Mattson * the core crystal clock, this function calculated a guest 605290f4213SJim Mattson * TSC : ref cycles ratio of around 105 with ECX initialized 606290f4213SJim Mattson * to one billion. 607290f4213SJim Mattson */ 608290f4213SJim Mattson asm volatile("loop ." : "+c"((int){1000000000ull})); 609290f4213SJim Mattson 610290f4213SJim Mattson t2 = fenced_rdtsc(); 611290f4213SJim Mattson stop_event(&cnt); 612290f4213SJim Mattson t3 = fenced_rdtsc(); 613290f4213SJim Mattson 614290f4213SJim Mattson tsc_delta = ((t2 - t1) + (t3 - t0)) / 2; 615290f4213SJim Mattson 616290f4213SJim Mattson if (!tsc_delta) 617290f4213SJim Mattson return; 618290f4213SJim Mattson 619290f4213SJim Mattson gp_events[2].min = (gp_events[2].min * cnt.count) / tsc_delta; 620290f4213SJim Mattson gp_events[2].max = (gp_events[2].max * cnt.count) / tsc_delta; 621290f4213SJim Mattson } 622290f4213SJim Mattson 62385c21181SLike Xu static void check_invalid_rdpmc_gp(void) 62485c21181SLike Xu { 62585c21181SLike Xu uint64_t val; 62685c21181SLike Xu 62785c21181SLike Xu report(rdpmc_safe(64, &val) == GP_VECTOR, 62885c21181SLike Xu "Expected #GP on RDPMC(64)"); 62985c21181SLike Xu } 63085c21181SLike Xu 631a9f8b16fSGleb Natapov int main(int ac, char **av) 632a9f8b16fSGleb Natapov { 633a9f8b16fSGleb Natapov setup_vm(); 6345a2cb3e6SLike Xu handle_irq(PMI_VECTOR, cnt_overflow); 635dcda215bSPaolo Bonzini buf = malloc(N*64); 636a9f8b16fSGleb Natapov 63785c21181SLike Xu check_invalid_rdpmc_gp(); 63885c21181SLike Xu 639*414ee7d1SSean Christopherson if (!pmu.version) { 64003041e97SLike Xu report_skip("No Intel Arch PMU is detected!"); 64132b9603cSRadim Krčmář return report_summary(); 642a9f8b16fSGleb Natapov } 64370972e21SNadav Amit 644*414ee7d1SSean Christopherson if (pmu.version == 1) { 6452719b92cSYang Weijiang report_skip("PMU version 1 is not supported."); 64670972e21SNadav Amit return report_summary(); 64770972e21SNadav Amit } 64870972e21SNadav Amit 649290f4213SJim Mattson set_ref_cycle_expectations(); 650290f4213SJim Mattson 651*414ee7d1SSean Christopherson printf("PMU version: %d\n", pmu.version); 652*414ee7d1SSean Christopherson printf("GP counters: %d\n", pmu.nr_gp_counters); 653*414ee7d1SSean Christopherson printf("GP counter width: %d\n", pmu.gp_counter_width); 654*414ee7d1SSean Christopherson printf("Mask length: %d\n", pmu.gp_counter_mask_length); 655*414ee7d1SSean Christopherson printf("Fixed counters: %d\n", pmu.nr_fixed_counters); 656*414ee7d1SSean Christopherson printf("Fixed counter width: %d\n", pmu.fixed_counter_width); 6570ef1f6a8SPaolo Bonzini 6585a2cb3e6SLike Xu apic_write(APIC_LVTPC, PMI_VECTOR); 659a9f8b16fSGleb Natapov 660afa714b2SPaolo Bonzini check_counters(); 66120cf9147SJim Mattson 662879e7f07SLike Xu if (pmu_has_full_writes()) { 66322f2901aSLike Xu gp_counter_base = MSR_IA32_PMC0; 66422f2901aSLike Xu report_prefix_push("full-width writes"); 66522f2901aSLike Xu check_counters(); 66622f2901aSLike Xu check_gp_counters_write_width(); 667d7714e16SLike Xu report_prefix_pop(); 66822f2901aSLike Xu } 669a9f8b16fSGleb Natapov 670f3cdd159SJan Kiszka return report_summary(); 671a9f8b16fSGleb Natapov } 672