17d36db35SAvi Kivity #include "libcflat.h" 27d36db35SAvi Kivity #include "apic.h" 37d36db35SAvi Kivity #include "vm.h" 4f2d2b7c7SAvi Kivity #include "smp.h" 5e7c37968SGleb Natapov #include "desc.h" 6110f0d93SGleb Natapov #include "isr.h" 722c7d929SJan Kiszka #include "msr.h" 87d36db35SAvi Kivity 97d36db35SAvi Kivity static void test_lapic_existence(void) 107d36db35SAvi Kivity { 117d36db35SAvi Kivity u32 lvr; 127d36db35SAvi Kivity 137d36db35SAvi Kivity lvr = apic_read(APIC_LVR); 147d36db35SAvi Kivity printf("apic version: %x\n", lvr); 157d36db35SAvi Kivity report("apic existence", (u16)lvr == 0x14); 167d36db35SAvi Kivity } 177d36db35SAvi Kivity 18d423ca36SLiu, Jinsong #define TSC_DEADLINE_TIMER_MODE (2 << 17) 19d423ca36SLiu, Jinsong #define TSC_DEADLINE_TIMER_VECTOR 0xef 20d423ca36SLiu, Jinsong #define MSR_IA32_TSC 0x00000010 21d423ca36SLiu, Jinsong #define MSR_IA32_TSCDEADLINE 0x000006e0 22d423ca36SLiu, Jinsong 23d423ca36SLiu, Jinsong static int tdt_count; 24d423ca36SLiu, Jinsong 25d423ca36SLiu, Jinsong static void tsc_deadline_timer_isr(isr_regs_t *regs) 26d423ca36SLiu, Jinsong { 27d423ca36SLiu, Jinsong ++tdt_count; 28d423ca36SLiu, Jinsong } 29d423ca36SLiu, Jinsong 30d423ca36SLiu, Jinsong static void start_tsc_deadline_timer(void) 31d423ca36SLiu, Jinsong { 32d423ca36SLiu, Jinsong handle_irq(TSC_DEADLINE_TIMER_VECTOR, tsc_deadline_timer_isr); 33d423ca36SLiu, Jinsong irq_enable(); 34d423ca36SLiu, Jinsong 35d423ca36SLiu, Jinsong wrmsr(MSR_IA32_TSCDEADLINE, rdmsr(MSR_IA32_TSC)); 36d423ca36SLiu, Jinsong asm volatile ("nop"); 37d423ca36SLiu, Jinsong report("tsc deadline timer", tdt_count == 1); 38f8833144SNadav Amit report("tsc deadline timer clearing", rdmsr(MSR_IA32_TSCDEADLINE) == 0); 39d423ca36SLiu, Jinsong } 40d423ca36SLiu, Jinsong 41d423ca36SLiu, Jinsong static int enable_tsc_deadline_timer(void) 42d423ca36SLiu, Jinsong { 43d423ca36SLiu, Jinsong uint32_t lvtt; 44d423ca36SLiu, Jinsong 45d423ca36SLiu, Jinsong if (cpuid(1).c & (1 << 24)) { 46d423ca36SLiu, Jinsong lvtt = TSC_DEADLINE_TIMER_MODE | TSC_DEADLINE_TIMER_VECTOR; 47d423ca36SLiu, Jinsong apic_write(APIC_LVTT, lvtt); 48d423ca36SLiu, Jinsong start_tsc_deadline_timer(); 49d423ca36SLiu, Jinsong return 1; 50d423ca36SLiu, Jinsong } else { 51d423ca36SLiu, Jinsong return 0; 52d423ca36SLiu, Jinsong } 53d423ca36SLiu, Jinsong } 54d423ca36SLiu, Jinsong 55d423ca36SLiu, Jinsong static void test_tsc_deadline_timer(void) 56d423ca36SLiu, Jinsong { 57d423ca36SLiu, Jinsong if(enable_tsc_deadline_timer()) { 58d423ca36SLiu, Jinsong printf("tsc deadline timer enabled\n"); 59d423ca36SLiu, Jinsong } else { 60d423ca36SLiu, Jinsong printf("tsc deadline timer not detected\n"); 61d423ca36SLiu, Jinsong } 62d423ca36SLiu, Jinsong } 63d423ca36SLiu, Jinsong 6422c7d929SJan Kiszka static void do_write_apicbase(void *data) 6522c7d929SJan Kiszka { 6622c7d929SJan Kiszka set_exception_return(&&resume); 6722c7d929SJan Kiszka wrmsr(MSR_IA32_APICBASE, *(u64 *)data); 6822c7d929SJan Kiszka resume: 6922c7d929SJan Kiszka barrier(); 7022c7d929SJan Kiszka } 717d36db35SAvi Kivity 727d36db35SAvi Kivity void test_enable_x2apic(void) 737d36db35SAvi Kivity { 7422c7d929SJan Kiszka u64 invalid_state = APIC_DEFAULT_PHYS_BASE | APIC_BSP | APIC_EXTD; 7522c7d929SJan Kiszka u64 apic_enabled = APIC_DEFAULT_PHYS_BASE | APIC_BSP | APIC_EN; 7622c7d929SJan Kiszka u64 x2apic_enabled = 7722c7d929SJan Kiszka APIC_DEFAULT_PHYS_BASE | APIC_BSP | APIC_EN | APIC_EXTD; 7822c7d929SJan Kiszka 797d36db35SAvi Kivity if (enable_x2apic()) { 807d36db35SAvi Kivity printf("x2apic enabled\n"); 8122c7d929SJan Kiszka 8222c7d929SJan Kiszka report("x2apic enabled to invalid state", 8322c7d929SJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, 8422c7d929SJan Kiszka &invalid_state)); 8522c7d929SJan Kiszka report("x2apic enabled to apic enabled", 8622c7d929SJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, 8722c7d929SJan Kiszka &apic_enabled)); 8822c7d929SJan Kiszka 8922c7d929SJan Kiszka wrmsr(MSR_IA32_APICBASE, APIC_DEFAULT_PHYS_BASE | APIC_BSP); 9022c7d929SJan Kiszka report("disabled to invalid state", 9122c7d929SJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, 9222c7d929SJan Kiszka &invalid_state)); 9322c7d929SJan Kiszka report("disabled to x2apic enabled", 9422c7d929SJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, 9522c7d929SJan Kiszka &x2apic_enabled)); 9622c7d929SJan Kiszka 9722c7d929SJan Kiszka wrmsr(MSR_IA32_APICBASE, apic_enabled); 9822c7d929SJan Kiszka report("apic enabled to invalid state", 9922c7d929SJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, 10022c7d929SJan Kiszka &invalid_state)); 10122c7d929SJan Kiszka 10222c7d929SJan Kiszka wrmsr(MSR_IA32_APICBASE, x2apic_enabled); 10322c7d929SJan Kiszka apic_write(APIC_SPIV, 0x1ff); 1047d36db35SAvi Kivity } else { 1057d36db35SAvi Kivity printf("x2apic not detected\n"); 10622c7d929SJan Kiszka 10722c7d929SJan Kiszka report("enable unsupported x2apic", 10822c7d929SJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, 10922c7d929SJan Kiszka &x2apic_enabled)); 1107d36db35SAvi Kivity } 1117d36db35SAvi Kivity } 1127d36db35SAvi Kivity 1139b6bdb3fSJan Kiszka #define ALTERNATE_APIC_BASE 0x42000000 1149b6bdb3fSJan Kiszka 1159b6bdb3fSJan Kiszka static void test_apicbase(void) 1169b6bdb3fSJan Kiszka { 1179b6bdb3fSJan Kiszka u64 orig_apicbase = rdmsr(MSR_IA32_APICBASE); 1189b6bdb3fSJan Kiszka u32 lvr = apic_read(APIC_LVR); 1199b6bdb3fSJan Kiszka u64 value; 1209b6bdb3fSJan Kiszka 1219b6bdb3fSJan Kiszka wrmsr(MSR_IA32_APICBASE, orig_apicbase & ~(APIC_EN | APIC_EXTD)); 1229b6bdb3fSJan Kiszka wrmsr(MSR_IA32_APICBASE, ALTERNATE_APIC_BASE | APIC_BSP | APIC_EN); 1239b6bdb3fSJan Kiszka 124*5bba1769SAndrew Jones report_prefix_push("apicbase"); 125*5bba1769SAndrew Jones 1269b6bdb3fSJan Kiszka report("relocate apic", 1279b6bdb3fSJan Kiszka *(volatile u32 *)(ALTERNATE_APIC_BASE + APIC_LVR) == lvr); 1289b6bdb3fSJan Kiszka 129772befb7SEduardo Habkost value = orig_apicbase | (1UL << cpuid_maxphyaddr()); 130*5bba1769SAndrew Jones report("reserved physaddr bits", 1319b6bdb3fSJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, &value)); 1329b6bdb3fSJan Kiszka 1339b6bdb3fSJan Kiszka value = orig_apicbase | 1; 134*5bba1769SAndrew Jones report("reserved low bits", 1359b6bdb3fSJan Kiszka test_for_exception(GP_VECTOR, do_write_apicbase, &value)); 1369b6bdb3fSJan Kiszka 1379b6bdb3fSJan Kiszka wrmsr(MSR_IA32_APICBASE, orig_apicbase); 1389b6bdb3fSJan Kiszka apic_write(APIC_SPIV, 0x1ff); 139*5bba1769SAndrew Jones 140*5bba1769SAndrew Jones report_prefix_pop(); 1419b6bdb3fSJan Kiszka } 1429b6bdb3fSJan Kiszka 1437d36db35SAvi Kivity static void eoi(void) 1447d36db35SAvi Kivity { 1457d36db35SAvi Kivity apic_write(APIC_EOI, 0); 1467d36db35SAvi Kivity } 1477d36db35SAvi Kivity 1487d36db35SAvi Kivity static int ipi_count; 1497d36db35SAvi Kivity 1507d36db35SAvi Kivity static void self_ipi_isr(isr_regs_t *regs) 1517d36db35SAvi Kivity { 1527d36db35SAvi Kivity ++ipi_count; 1537d36db35SAvi Kivity eoi(); 1547d36db35SAvi Kivity } 1557d36db35SAvi Kivity 1567d36db35SAvi Kivity static void test_self_ipi(void) 1577d36db35SAvi Kivity { 1587d36db35SAvi Kivity int vec = 0xf1; 1597d36db35SAvi Kivity 160d51bd17eSGleb Natapov handle_irq(vec, self_ipi_isr); 1617d36db35SAvi Kivity irq_enable(); 1627d36db35SAvi Kivity apic_icr_write(APIC_DEST_SELF | APIC_DEST_PHYSICAL | APIC_DM_FIXED | vec, 1637d36db35SAvi Kivity 0); 1647d36db35SAvi Kivity asm volatile ("nop"); 1657d36db35SAvi Kivity report("self ipi", ipi_count == 1); 1667d36db35SAvi Kivity } 1677d36db35SAvi Kivity 1687d36db35SAvi Kivity static void set_ioapic_redir(unsigned line, unsigned vec) 1697d36db35SAvi Kivity { 1707d36db35SAvi Kivity ioapic_redir_entry_t e = { 1717d36db35SAvi Kivity .vector = vec, 1727d36db35SAvi Kivity .delivery_mode = 0, 1737d36db35SAvi Kivity .trig_mode = 0, 1747d36db35SAvi Kivity }; 1757d36db35SAvi Kivity 1767d36db35SAvi Kivity ioapic_write_redir(line, e); 1777d36db35SAvi Kivity } 1787d36db35SAvi Kivity 1797d36db35SAvi Kivity static void set_irq_line(unsigned line, int val) 1807d36db35SAvi Kivity { 1817d36db35SAvi Kivity asm volatile("out %0, %1" : : "a"((u8)val), "d"((u16)(0x2000 + line))); 1827d36db35SAvi Kivity } 1837d36db35SAvi Kivity 1847d36db35SAvi Kivity static void toggle_irq_line(unsigned line) 1857d36db35SAvi Kivity { 1867d36db35SAvi Kivity set_irq_line(line, 1); 1877d36db35SAvi Kivity set_irq_line(line, 0); 1887d36db35SAvi Kivity } 1897d36db35SAvi Kivity 1907d36db35SAvi Kivity static int g_isr_77; 1917d36db35SAvi Kivity 1927d36db35SAvi Kivity static void ioapic_isr_77(isr_regs_t *regs) 1937d36db35SAvi Kivity { 1947d36db35SAvi Kivity ++g_isr_77; 1957d36db35SAvi Kivity eoi(); 1967d36db35SAvi Kivity } 1977d36db35SAvi Kivity 1987d36db35SAvi Kivity static void test_ioapic_intr(void) 1997d36db35SAvi Kivity { 200d51bd17eSGleb Natapov handle_irq(0x77, ioapic_isr_77); 201598f9fc4SJoerg Roedel set_ioapic_redir(0x0e, 0x77); 202598f9fc4SJoerg Roedel toggle_irq_line(0x0e); 2037d36db35SAvi Kivity asm volatile ("nop"); 2047d36db35SAvi Kivity report("ioapic interrupt", g_isr_77 == 1); 2057d36db35SAvi Kivity } 2067d36db35SAvi Kivity 2077d36db35SAvi Kivity static int g_78, g_66, g_66_after_78; 2087d36db35SAvi Kivity static ulong g_66_rip, g_78_rip; 2097d36db35SAvi Kivity 2107d36db35SAvi Kivity static void ioapic_isr_78(isr_regs_t *regs) 2117d36db35SAvi Kivity { 2127d36db35SAvi Kivity ++g_78; 2137d36db35SAvi Kivity g_78_rip = regs->rip; 2147d36db35SAvi Kivity eoi(); 2157d36db35SAvi Kivity } 2167d36db35SAvi Kivity 2177d36db35SAvi Kivity static void ioapic_isr_66(isr_regs_t *regs) 2187d36db35SAvi Kivity { 2197d36db35SAvi Kivity ++g_66; 2207d36db35SAvi Kivity if (g_78) 2217d36db35SAvi Kivity ++g_66_after_78; 2227d36db35SAvi Kivity g_66_rip = regs->rip; 2237d36db35SAvi Kivity eoi(); 2247d36db35SAvi Kivity } 2257d36db35SAvi Kivity 2267d36db35SAvi Kivity static void test_ioapic_simultaneous(void) 2277d36db35SAvi Kivity { 228d51bd17eSGleb Natapov handle_irq(0x78, ioapic_isr_78); 229d51bd17eSGleb Natapov handle_irq(0x66, ioapic_isr_66); 230598f9fc4SJoerg Roedel set_ioapic_redir(0x0e, 0x78); 231598f9fc4SJoerg Roedel set_ioapic_redir(0x0f, 0x66); 2327d36db35SAvi Kivity irq_disable(); 233598f9fc4SJoerg Roedel toggle_irq_line(0x0f); 234598f9fc4SJoerg Roedel toggle_irq_line(0x0e); 2357d36db35SAvi Kivity irq_enable(); 2367d36db35SAvi Kivity asm volatile ("nop"); 2377d36db35SAvi Kivity report("ioapic simultaneous interrupt", 2387d36db35SAvi Kivity g_66 && g_78 && g_66_after_78 && g_66_rip == g_78_rip); 2397d36db35SAvi Kivity } 2407d36db35SAvi Kivity 241f2d2b7c7SAvi Kivity volatile int nmi_counter_private, nmi_counter, nmi_hlt_counter, sti_loop_active; 242f2d2b7c7SAvi Kivity 243f2d2b7c7SAvi Kivity void sti_nop(char *p) 244f2d2b7c7SAvi Kivity { 245f2d2b7c7SAvi Kivity asm volatile ( 246f2d2b7c7SAvi Kivity ".globl post_sti \n\t" 247f2d2b7c7SAvi Kivity "sti \n" 248f2d2b7c7SAvi Kivity /* 249f2d2b7c7SAvi Kivity * vmx won't exit on external interrupt if blocked-by-sti, 250f2d2b7c7SAvi Kivity * so give it a reason to exit by accessing an unmapped page. 251f2d2b7c7SAvi Kivity */ 252f2d2b7c7SAvi Kivity "post_sti: testb $0, %0 \n\t" 253f2d2b7c7SAvi Kivity "nop \n\t" 254f2d2b7c7SAvi Kivity "cli" 255f2d2b7c7SAvi Kivity : : "m"(*p) 256f2d2b7c7SAvi Kivity ); 257f2d2b7c7SAvi Kivity nmi_counter = nmi_counter_private; 258f2d2b7c7SAvi Kivity } 259f2d2b7c7SAvi Kivity 260f2d2b7c7SAvi Kivity static void sti_loop(void *ignore) 261f2d2b7c7SAvi Kivity { 262f2d2b7c7SAvi Kivity unsigned k = 0; 263f2d2b7c7SAvi Kivity 264f2d2b7c7SAvi Kivity while (sti_loop_active) { 265f2d2b7c7SAvi Kivity sti_nop((char *)(ulong)((k++ * 4096) % (128 * 1024 * 1024))); 266f2d2b7c7SAvi Kivity } 267f2d2b7c7SAvi Kivity } 268f2d2b7c7SAvi Kivity 269f2d2b7c7SAvi Kivity static void nmi_handler(isr_regs_t *regs) 270f2d2b7c7SAvi Kivity { 271f2d2b7c7SAvi Kivity extern void post_sti(void); 272f2d2b7c7SAvi Kivity ++nmi_counter_private; 273f2d2b7c7SAvi Kivity nmi_hlt_counter += regs->rip == (ulong)post_sti; 274f2d2b7c7SAvi Kivity } 275f2d2b7c7SAvi Kivity 276f2d2b7c7SAvi Kivity static void update_cr3(void *cr3) 277f2d2b7c7SAvi Kivity { 278f2d2b7c7SAvi Kivity write_cr3((ulong)cr3); 279f2d2b7c7SAvi Kivity } 280f2d2b7c7SAvi Kivity 281f2d2b7c7SAvi Kivity static void test_sti_nmi(void) 282f2d2b7c7SAvi Kivity { 283f2d2b7c7SAvi Kivity unsigned old_counter; 284f2d2b7c7SAvi Kivity 285f2d2b7c7SAvi Kivity if (cpu_count() < 2) { 286f2d2b7c7SAvi Kivity return; 287f2d2b7c7SAvi Kivity } 288f2d2b7c7SAvi Kivity 289d51bd17eSGleb Natapov handle_irq(2, nmi_handler); 290f2d2b7c7SAvi Kivity on_cpu(1, update_cr3, (void *)read_cr3()); 291f2d2b7c7SAvi Kivity 292f2d2b7c7SAvi Kivity sti_loop_active = 1; 293f2d2b7c7SAvi Kivity on_cpu_async(1, sti_loop, 0); 294f2d2b7c7SAvi Kivity while (nmi_counter < 30000) { 295f2d2b7c7SAvi Kivity old_counter = nmi_counter; 296f2d2b7c7SAvi Kivity apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 1); 297f2d2b7c7SAvi Kivity while (nmi_counter == old_counter) { 298f2d2b7c7SAvi Kivity ; 299f2d2b7c7SAvi Kivity } 300f2d2b7c7SAvi Kivity } 301f2d2b7c7SAvi Kivity sti_loop_active = 0; 302f2d2b7c7SAvi Kivity report("nmi-after-sti", nmi_hlt_counter == 0); 303f2d2b7c7SAvi Kivity } 304f2d2b7c7SAvi Kivity 305173e7eacSAvi Kivity static volatile bool nmi_done, nmi_flushed; 306173e7eacSAvi Kivity static volatile int nmi_received; 307173e7eacSAvi Kivity static volatile int cpu0_nmi_ctr1, cpu1_nmi_ctr1; 308173e7eacSAvi Kivity static volatile int cpu0_nmi_ctr2, cpu1_nmi_ctr2; 309173e7eacSAvi Kivity 310173e7eacSAvi Kivity static void multiple_nmi_handler(isr_regs_t *regs) 311173e7eacSAvi Kivity { 312173e7eacSAvi Kivity ++nmi_received; 313173e7eacSAvi Kivity } 314173e7eacSAvi Kivity 315173e7eacSAvi Kivity static void kick_me_nmi(void *blah) 316173e7eacSAvi Kivity { 317173e7eacSAvi Kivity while (!nmi_done) { 318173e7eacSAvi Kivity ++cpu1_nmi_ctr1; 319173e7eacSAvi Kivity while (cpu1_nmi_ctr1 != cpu0_nmi_ctr1 && !nmi_done) { 320173e7eacSAvi Kivity pause(); 321173e7eacSAvi Kivity } 322173e7eacSAvi Kivity if (nmi_done) { 323173e7eacSAvi Kivity return; 324173e7eacSAvi Kivity } 325173e7eacSAvi Kivity apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 0); 326173e7eacSAvi Kivity /* make sure the NMI has arrived by sending an IPI after it */ 327173e7eacSAvi Kivity apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_FIXED | APIC_INT_ASSERT 328173e7eacSAvi Kivity | 0x44, 0); 329173e7eacSAvi Kivity ++cpu1_nmi_ctr2; 330173e7eacSAvi Kivity while (cpu1_nmi_ctr2 != cpu0_nmi_ctr2 && !nmi_done) { 331173e7eacSAvi Kivity pause(); 332173e7eacSAvi Kivity } 333173e7eacSAvi Kivity } 334173e7eacSAvi Kivity } 335173e7eacSAvi Kivity 336173e7eacSAvi Kivity static void flush_nmi(isr_regs_t *regs) 337173e7eacSAvi Kivity { 338173e7eacSAvi Kivity nmi_flushed = true; 339173e7eacSAvi Kivity apic_write(APIC_EOI, 0); 340173e7eacSAvi Kivity } 341173e7eacSAvi Kivity 342173e7eacSAvi Kivity static void test_multiple_nmi(void) 343173e7eacSAvi Kivity { 344173e7eacSAvi Kivity int i; 345173e7eacSAvi Kivity bool ok = true; 346173e7eacSAvi Kivity 347173e7eacSAvi Kivity if (cpu_count() < 2) { 348173e7eacSAvi Kivity return; 349173e7eacSAvi Kivity } 350173e7eacSAvi Kivity 351173e7eacSAvi Kivity sti(); 352173e7eacSAvi Kivity handle_irq(2, multiple_nmi_handler); 353173e7eacSAvi Kivity handle_irq(0x44, flush_nmi); 354173e7eacSAvi Kivity on_cpu_async(1, kick_me_nmi, 0); 355173e7eacSAvi Kivity for (i = 0; i < 1000000; ++i) { 356173e7eacSAvi Kivity nmi_flushed = false; 357173e7eacSAvi Kivity nmi_received = 0; 358173e7eacSAvi Kivity ++cpu0_nmi_ctr1; 359173e7eacSAvi Kivity while (cpu1_nmi_ctr1 != cpu0_nmi_ctr1) { 360173e7eacSAvi Kivity pause(); 361173e7eacSAvi Kivity } 362173e7eacSAvi Kivity apic_icr_write(APIC_DEST_PHYSICAL | APIC_DM_NMI | APIC_INT_ASSERT, 0); 363173e7eacSAvi Kivity while (!nmi_flushed) { 364173e7eacSAvi Kivity pause(); 365173e7eacSAvi Kivity } 366173e7eacSAvi Kivity if (nmi_received != 2) { 367173e7eacSAvi Kivity ok = false; 368173e7eacSAvi Kivity break; 369173e7eacSAvi Kivity } 370173e7eacSAvi Kivity ++cpu0_nmi_ctr2; 371173e7eacSAvi Kivity while (cpu1_nmi_ctr2 != cpu0_nmi_ctr2) { 372173e7eacSAvi Kivity pause(); 373173e7eacSAvi Kivity } 374173e7eacSAvi Kivity } 375173e7eacSAvi Kivity nmi_done = true; 376173e7eacSAvi Kivity report("multiple nmi", ok); 377173e7eacSAvi Kivity } 378173e7eacSAvi Kivity 3797d36db35SAvi Kivity int main() 3807d36db35SAvi Kivity { 3817d36db35SAvi Kivity setup_vm(); 382f2d2b7c7SAvi Kivity smp_init(); 383d51bd17eSGleb Natapov setup_idt(); 3847d36db35SAvi Kivity 3857d36db35SAvi Kivity test_lapic_existence(); 3867d36db35SAvi Kivity 3877d36db35SAvi Kivity mask_pic_interrupts(); 3887d36db35SAvi Kivity test_enable_x2apic(); 3899b6bdb3fSJan Kiszka test_apicbase(); 3907d36db35SAvi Kivity 3917d36db35SAvi Kivity test_self_ipi(); 3927d36db35SAvi Kivity 3937d36db35SAvi Kivity test_ioapic_intr(); 3947d36db35SAvi Kivity test_ioapic_simultaneous(); 395f2d2b7c7SAvi Kivity test_sti_nmi(); 396173e7eacSAvi Kivity test_multiple_nmi(); 3977d36db35SAvi Kivity 398d423ca36SLiu, Jinsong test_tsc_deadline_timer(); 399d423ca36SLiu, Jinsong 400f3cdd159SJan Kiszka return report_summary(); 4017d36db35SAvi Kivity } 402