1 #ifndef _X86_MSR_H_ 2 #define _X86_MSR_H_ 3 4 /* CPU model specific register (MSR) numbers */ 5 6 /* x86-64 specific MSRs */ 7 #define MSR_EFER 0xc0000080 /* extended feature register */ 8 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 9 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 10 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 11 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 12 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 13 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 14 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 15 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 16 17 /* EFER bits: */ 18 #define _EFER_SCE 0 /* SYSCALL/SYSRET */ 19 #define _EFER_LME 8 /* Long mode enable */ 20 #define _EFER_LMA 10 /* Long mode active (read-only) */ 21 #define _EFER_NX 11 /* No execute enable */ 22 #define _EFER_SVME 12 /* Enable virtualization */ 23 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 24 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 25 26 #define EFER_SCE (1<<_EFER_SCE) 27 #define EFER_LME (1<<_EFER_LME) 28 #define EFER_LMA (1<<_EFER_LMA) 29 #define EFER_NX (1<<_EFER_NX) 30 #define EFER_SVME (1<<_EFER_SVME) 31 #define EFER_LMSLE (1<<_EFER_LMSLE) 32 #define EFER_FFXSR (1<<_EFER_FFXSR) 33 34 /* Intel MSRs. Some also available on other CPUs */ 35 #define MSR_IA32_SPEC_CTRL 0x00000048 36 #define MSR_IA32_PRED_CMD 0x00000049 37 38 #define MSR_IA32_PMC0 0x000004c1 39 #define MSR_IA32_PERFCTR0 0x000000c1 40 #define MSR_IA32_PERFCTR1 0x000000c2 41 #define MSR_FSB_FREQ 0x000000cd 42 43 #define MSR_MTRRcap 0x000000fe 44 #define MSR_IA32_BBL_CR_CTL 0x00000119 45 46 #define MSR_IA32_SYSENTER_CS 0x00000174 47 #define MSR_IA32_SYSENTER_ESP 0x00000175 48 #define MSR_IA32_SYSENTER_EIP 0x00000176 49 50 #define MSR_IA32_MCG_CAP 0x00000179 51 #define MSR_IA32_MCG_STATUS 0x0000017a 52 #define MSR_IA32_MCG_CTL 0x0000017b 53 54 #define MSR_IA32_PEBS_ENABLE 0x000003f1 55 #define MSR_PEBS_DATA_CFG 0x000003f2 56 #define MSR_IA32_DS_AREA 0x00000600 57 #define MSR_IA32_PERF_CAPABILITIES 0x00000345 58 59 #define MSR_MTRRfix64K_00000 0x00000250 60 #define MSR_MTRRfix16K_80000 0x00000258 61 #define MSR_MTRRfix16K_A0000 0x00000259 62 #define MSR_MTRRfix4K_C0000 0x00000268 63 #define MSR_MTRRfix4K_C8000 0x00000269 64 #define MSR_MTRRfix4K_D0000 0x0000026a 65 #define MSR_MTRRfix4K_D8000 0x0000026b 66 #define MSR_MTRRfix4K_E0000 0x0000026c 67 #define MSR_MTRRfix4K_E8000 0x0000026d 68 #define MSR_MTRRfix4K_F0000 0x0000026e 69 #define MSR_MTRRfix4K_F8000 0x0000026f 70 #define MSR_MTRRdefType 0x000002ff 71 72 #define MSR_IA32_CR_PAT 0x00000277 73 74 #define MSR_IA32_DEBUGCTLMSR 0x000001d9 75 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db 76 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc 77 #define MSR_IA32_LASTINTFROMIP 0x000001dd 78 #define MSR_IA32_LASTINTTOIP 0x000001de 79 80 /* DEBUGCTLMSR bits (others vary by model): */ 81 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ 82 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 83 #define DEBUGCTLMSR_TR (1UL << 6) 84 #define DEBUGCTLMSR_BTS (1UL << 7) 85 #define DEBUGCTLMSR_BTINT (1UL << 8) 86 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 87 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 88 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 89 90 #define MSR_LBR_NHM_FROM 0x00000680 91 #define MSR_LBR_NHM_TO 0x000006c0 92 #define MSR_LBR_CORE_FROM 0x00000040 93 #define MSR_LBR_CORE_TO 0x00000060 94 #define MSR_LBR_TOS 0x000001c9 95 #define MSR_LBR_SELECT 0x000001c8 96 97 #define MSR_IA32_MC0_CTL 0x00000400 98 #define MSR_IA32_MC0_STATUS 0x00000401 99 #define MSR_IA32_MC0_ADDR 0x00000402 100 #define MSR_IA32_MC0_MISC 0x00000403 101 102 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 103 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 104 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 105 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 106 107 /* These are consecutive and not in the normal 4er MCE bank block */ 108 #define MSR_IA32_MC0_CTL2 0x00000280 109 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 110 111 #define CMCI_EN (1ULL << 30) 112 #define CMCI_THRESHOLD_MASK 0xffffULL 113 114 #define MSR_P6_PERFCTR0 0x000000c1 115 #define MSR_P6_PERFCTR1 0x000000c2 116 #define MSR_P6_EVNTSEL0 0x00000186 117 #define MSR_P6_EVNTSEL1 0x00000187 118 119 /* AMD64 MSRs. Not complete. See the architecture manual for a more 120 complete list. */ 121 122 #define MSR_AMD64_PATCH_LEVEL 0x0000008b 123 #define MSR_AMD64_NB_CFG 0xc001001f 124 #define MSR_AMD64_PATCH_LOADER 0xc0010020 125 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 126 #define MSR_AMD64_OSVW_STATUS 0xc0010141 127 #define MSR_AMD64_DC_CFG 0xc0011022 128 #define MSR_AMD64_IBSFETCHCTL 0xc0011030 129 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 130 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 131 #define MSR_AMD64_IBSOPCTL 0xc0011033 132 #define MSR_AMD64_IBSOPRIP 0xc0011034 133 #define MSR_AMD64_IBSOPDATA 0xc0011035 134 #define MSR_AMD64_IBSOPDATA2 0xc0011036 135 #define MSR_AMD64_IBSOPDATA3 0xc0011037 136 #define MSR_AMD64_IBSDCLINAD 0xc0011038 137 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 138 #define MSR_AMD64_IBSCTL 0xc001103a 139 140 /* Fam 10h MSRs */ 141 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 142 #define FAM10H_MMIO_CONF_ENABLE (1<<0) 143 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 144 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 145 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffff 146 #define FAM10H_MMIO_CONF_BASE_SHIFT 20 147 #define MSR_FAM10H_NODE_ID 0xc001100c 148 149 /* Fam 15h MSRs */ 150 #define MSR_F15H_PERF_CTL 0xc0010200 151 #define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL 152 #define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2) 153 #define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4) 154 #define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6) 155 #define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8) 156 #define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10) 157 158 #define MSR_F15H_PERF_CTR 0xc0010201 159 #define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR 160 #define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2) 161 #define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4) 162 #define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6) 163 #define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8) 164 #define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10) 165 166 /* K8 MSRs */ 167 #define MSR_K8_TOP_MEM1 0xc001001a 168 #define MSR_K8_TOP_MEM2 0xc001001d 169 #define MSR_K8_SYSCFG 0xc0010010 170 #define MSR_K8_INT_PENDING_MSG 0xc0010055 171 /* C1E active bits in int pending message */ 172 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 173 #define MSR_K8_TSEG_ADDR 0xc0010112 174 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 175 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 176 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 177 178 /* K7 MSRs */ 179 #define MSR_K7_EVNTSEL0 0xc0010000 180 #define MSR_K7_PERFCTR0 0xc0010004 181 #define MSR_K7_EVNTSEL1 0xc0010001 182 #define MSR_K7_PERFCTR1 0xc0010005 183 #define MSR_K7_EVNTSEL2 0xc0010002 184 #define MSR_K7_PERFCTR2 0xc0010006 185 #define MSR_K7_EVNTSEL3 0xc0010003 186 #define MSR_K7_PERFCTR3 0xc0010007 187 #define MSR_K7_CLK_CTL 0xc001001b 188 #define MSR_K7_HWCR 0xc0010015 189 #define MSR_K7_FID_VID_CTL 0xc0010041 190 #define MSR_K7_FID_VID_STATUS 0xc0010042 191 192 /* K6 MSRs */ 193 #define MSR_K6_EFER 0xc0000080 194 #define MSR_K6_STAR 0xc0000081 195 #define MSR_K6_WHCR 0xc0000082 196 #define MSR_K6_UWCCR 0xc0000085 197 #define MSR_K6_EPMR 0xc0000086 198 #define MSR_K6_PSOR 0xc0000087 199 #define MSR_K6_PFIR 0xc0000088 200 201 /* Centaur-Hauls/IDT defined MSRs. */ 202 #define MSR_IDT_FCR1 0x00000107 203 #define MSR_IDT_FCR2 0x00000108 204 #define MSR_IDT_FCR3 0x00000109 205 #define MSR_IDT_FCR4 0x0000010a 206 207 #define MSR_IDT_MCR0 0x00000110 208 #define MSR_IDT_MCR1 0x00000111 209 #define MSR_IDT_MCR2 0x00000112 210 #define MSR_IDT_MCR3 0x00000113 211 #define MSR_IDT_MCR4 0x00000114 212 #define MSR_IDT_MCR5 0x00000115 213 #define MSR_IDT_MCR6 0x00000116 214 #define MSR_IDT_MCR7 0x00000117 215 #define MSR_IDT_MCR_CTRL 0x00000120 216 217 /* VIA Cyrix defined MSRs*/ 218 #define MSR_VIA_FCR 0x00001107 219 #define MSR_VIA_LONGHAUL 0x0000110a 220 #define MSR_VIA_RNG 0x0000110b 221 #define MSR_VIA_BCR2 0x00001147 222 223 /* Transmeta defined MSRs */ 224 #define MSR_TMTA_LONGRUN_CTRL 0x80868010 225 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 226 #define MSR_TMTA_LRTI_READOUT 0x80868018 227 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 228 229 /* Intel defined MSRs. */ 230 #define MSR_IA32_P5_MC_ADDR 0x00000000 231 #define MSR_IA32_P5_MC_TYPE 0x00000001 232 #define MSR_IA32_TSC 0x00000010 233 #define MSR_IA32_PLATFORM_ID 0x00000017 234 #define MSR_IA32_EBL_CR_POWERON 0x0000002a 235 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 236 #define MSR_IA32_TSC_ADJUST 0x0000003b 237 #define MSR_IA32_U_CET 0x000006a0 238 #define MSR_IA32_PL3_SSP 0x000006a7 239 #define MSR_IA32_PKRS 0x000006e1 240 241 #define FEATURE_CONTROL_LOCKED (1<<0) 242 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1) 243 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 244 245 #define MSR_IA32_APICBASE 0x0000001b 246 #define MSR_IA32_APICBASE_BSP (1<<8) 247 #define MSR_IA32_APICBASE_ENABLE (1<<11) 248 #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 249 250 #define MSR_IA32_UCODE_WRITE 0x00000079 251 #define MSR_IA32_UCODE_REV 0x0000008b 252 253 #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a 254 #define ARCH_CAP_RDCL_NO (1ULL << 0) 255 #define ARCH_CAP_IBRS_ALL (1ULL << 1) 256 #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH (1ULL << 3) 257 #define ARCH_CAP_SSB_NO (1ULL << 4) 258 #define ARCH_CAP_MDS_NO (1ULL << 5) 259 #define ARCH_CAP_PSCHANGE_MC_NO (1ULL << 6) 260 #define ARCH_CAP_TSX_CTRL_MSR (1ULL << 7) 261 #define ARCH_CAP_TAA_NO (1ULL << 8) 262 263 #define MSR_IA32_TSX_CTRL 0x00000122 264 #define TSX_CTRL_RTM_DISABLE (1ULL << 0) 265 #define TSX_CTRL_CPUID_CLEAR (1ULL << 1) 266 267 #define MSR_IA32_PERF_STATUS 0x00000198 268 #define MSR_IA32_PERF_CTL 0x00000199 269 270 #define MSR_IA32_MPERF 0x000000e7 271 #define MSR_IA32_APERF 0x000000e8 272 273 #define MSR_IA32_THERM_CONTROL 0x0000019a 274 #define MSR_IA32_THERM_INTERRUPT 0x0000019b 275 276 #define THERM_INT_LOW_ENABLE (1 << 0) 277 #define THERM_INT_HIGH_ENABLE (1 << 1) 278 279 #define MSR_IA32_THERM_STATUS 0x0000019c 280 281 #define THERM_STATUS_PROCHOT (1 << 0) 282 283 #define MSR_THERM2_CTL 0x0000019d 284 285 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 286 287 #define MSR_IA32_MISC_ENABLE 0x000001a0 288 289 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 290 291 /* MISC_ENABLE bits: architectural */ 292 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0) 293 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1) 294 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7) 295 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11) 296 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12) 297 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16) 298 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 299 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22) 300 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23) 301 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34) 302 303 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 304 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2) 305 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3) 306 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4) 307 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6) 308 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8) 309 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9) 310 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10) 311 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10) 312 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13) 313 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19) 314 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20) 315 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24) 316 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37) 317 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38) 318 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39) 319 320 /* P4/Xeon+ specific */ 321 #define MSR_IA32_MCG_EAX 0x00000180 322 #define MSR_IA32_MCG_EBX 0x00000181 323 #define MSR_IA32_MCG_ECX 0x00000182 324 #define MSR_IA32_MCG_EDX 0x00000183 325 #define MSR_IA32_MCG_ESI 0x00000184 326 #define MSR_IA32_MCG_EDI 0x00000185 327 #define MSR_IA32_MCG_EBP 0x00000186 328 #define MSR_IA32_MCG_ESP 0x00000187 329 #define MSR_IA32_MCG_EFLAGS 0x00000188 330 #define MSR_IA32_MCG_EIP 0x00000189 331 #define MSR_IA32_MCG_RESERVED 0x0000018a 332 333 /* Pentium IV performance counter MSRs */ 334 #define MSR_P4_BPU_PERFCTR0 0x00000300 335 #define MSR_P4_BPU_PERFCTR1 0x00000301 336 #define MSR_P4_BPU_PERFCTR2 0x00000302 337 #define MSR_P4_BPU_PERFCTR3 0x00000303 338 #define MSR_P4_MS_PERFCTR0 0x00000304 339 #define MSR_P4_MS_PERFCTR1 0x00000305 340 #define MSR_P4_MS_PERFCTR2 0x00000306 341 #define MSR_P4_MS_PERFCTR3 0x00000307 342 #define MSR_P4_FLAME_PERFCTR0 0x00000308 343 #define MSR_P4_FLAME_PERFCTR1 0x00000309 344 #define MSR_P4_FLAME_PERFCTR2 0x0000030a 345 #define MSR_P4_FLAME_PERFCTR3 0x0000030b 346 #define MSR_P4_IQ_PERFCTR0 0x0000030c 347 #define MSR_P4_IQ_PERFCTR1 0x0000030d 348 #define MSR_P4_IQ_PERFCTR2 0x0000030e 349 #define MSR_P4_IQ_PERFCTR3 0x0000030f 350 #define MSR_P4_IQ_PERFCTR4 0x00000310 351 #define MSR_P4_IQ_PERFCTR5 0x00000311 352 #define MSR_P4_BPU_CCCR0 0x00000360 353 #define MSR_P4_BPU_CCCR1 0x00000361 354 #define MSR_P4_BPU_CCCR2 0x00000362 355 #define MSR_P4_BPU_CCCR3 0x00000363 356 #define MSR_P4_MS_CCCR0 0x00000364 357 #define MSR_P4_MS_CCCR1 0x00000365 358 #define MSR_P4_MS_CCCR2 0x00000366 359 #define MSR_P4_MS_CCCR3 0x00000367 360 #define MSR_P4_FLAME_CCCR0 0x00000368 361 #define MSR_P4_FLAME_CCCR1 0x00000369 362 #define MSR_P4_FLAME_CCCR2 0x0000036a 363 #define MSR_P4_FLAME_CCCR3 0x0000036b 364 #define MSR_P4_IQ_CCCR0 0x0000036c 365 #define MSR_P4_IQ_CCCR1 0x0000036d 366 #define MSR_P4_IQ_CCCR2 0x0000036e 367 #define MSR_P4_IQ_CCCR3 0x0000036f 368 #define MSR_P4_IQ_CCCR4 0x00000370 369 #define MSR_P4_IQ_CCCR5 0x00000371 370 #define MSR_P4_ALF_ESCR0 0x000003ca 371 #define MSR_P4_ALF_ESCR1 0x000003cb 372 #define MSR_P4_BPU_ESCR0 0x000003b2 373 #define MSR_P4_BPU_ESCR1 0x000003b3 374 #define MSR_P4_BSU_ESCR0 0x000003a0 375 #define MSR_P4_BSU_ESCR1 0x000003a1 376 #define MSR_P4_CRU_ESCR0 0x000003b8 377 #define MSR_P4_CRU_ESCR1 0x000003b9 378 #define MSR_P4_CRU_ESCR2 0x000003cc 379 #define MSR_P4_CRU_ESCR3 0x000003cd 380 #define MSR_P4_CRU_ESCR4 0x000003e0 381 #define MSR_P4_CRU_ESCR5 0x000003e1 382 #define MSR_P4_DAC_ESCR0 0x000003a8 383 #define MSR_P4_DAC_ESCR1 0x000003a9 384 #define MSR_P4_FIRM_ESCR0 0x000003a4 385 #define MSR_P4_FIRM_ESCR1 0x000003a5 386 #define MSR_P4_FLAME_ESCR0 0x000003a6 387 #define MSR_P4_FLAME_ESCR1 0x000003a7 388 #define MSR_P4_FSB_ESCR0 0x000003a2 389 #define MSR_P4_FSB_ESCR1 0x000003a3 390 #define MSR_P4_IQ_ESCR0 0x000003ba 391 #define MSR_P4_IQ_ESCR1 0x000003bb 392 #define MSR_P4_IS_ESCR0 0x000003b4 393 #define MSR_P4_IS_ESCR1 0x000003b5 394 #define MSR_P4_ITLB_ESCR0 0x000003b6 395 #define MSR_P4_ITLB_ESCR1 0x000003b7 396 #define MSR_P4_IX_ESCR0 0x000003c8 397 #define MSR_P4_IX_ESCR1 0x000003c9 398 #define MSR_P4_MOB_ESCR0 0x000003aa 399 #define MSR_P4_MOB_ESCR1 0x000003ab 400 #define MSR_P4_MS_ESCR0 0x000003c0 401 #define MSR_P4_MS_ESCR1 0x000003c1 402 #define MSR_P4_PMH_ESCR0 0x000003ac 403 #define MSR_P4_PMH_ESCR1 0x000003ad 404 #define MSR_P4_RAT_ESCR0 0x000003bc 405 #define MSR_P4_RAT_ESCR1 0x000003bd 406 #define MSR_P4_SAAT_ESCR0 0x000003ae 407 #define MSR_P4_SAAT_ESCR1 0x000003af 408 #define MSR_P4_SSU_ESCR0 0x000003be 409 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 410 411 #define MSR_P4_TBPU_ESCR0 0x000003c2 412 #define MSR_P4_TBPU_ESCR1 0x000003c3 413 #define MSR_P4_TC_ESCR0 0x000003c4 414 #define MSR_P4_TC_ESCR1 0x000003c5 415 #define MSR_P4_U2L_ESCR0 0x000003b0 416 #define MSR_P4_U2L_ESCR1 0x000003b1 417 418 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 419 420 /* Intel Core-based CPU performance counters */ 421 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 422 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 423 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 424 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 425 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 426 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 427 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 428 429 /* AMD Performance Counter Global Status and Control MSRs */ 430 #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS 0xc0000300 431 #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL 0xc0000301 432 #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR 0xc0000302 433 434 /* Geode defined MSRs */ 435 #define MSR_GEODE_BUSCONT_CONF0 0x00001900 436 437 /* Intel VT MSRs */ 438 #define MSR_IA32_VMX_BASIC 0x00000480 439 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 440 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 441 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 442 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 443 #define MSR_IA32_VMX_MISC 0x00000485 444 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 445 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 446 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 447 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 448 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 449 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 450 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 451 #define MSR_IA32_VMX_TRUE_PIN 0x0000048d 452 #define MSR_IA32_VMX_TRUE_PROC 0x0000048e 453 #define MSR_IA32_VMX_TRUE_EXIT 0x0000048f 454 #define MSR_IA32_VMX_TRUE_ENTRY 0x00000490 455 456 /* MSR_IA32_VMX_MISC bits */ 457 #define MSR_IA32_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 458 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) 459 460 #define MSR_IA32_TSCDEADLINE 0x000006e0 461 462 /* AMD-V MSRs */ 463 464 #define MSR_AMD64_TSC_RATIO 0xc0000104 465 #define MSR_VM_CR 0xc0010114 466 #define MSR_VM_IGNNE 0xc0010115 467 #define MSR_VM_HSAVE_PA 0xc0010117 468 469 #endif /* _X86_MSR_H_ */ 470