xref: /kvm-unit-tests/lib/x86/msr.h (revision 4fba1a2cc9984e60a9bbfa3e1f2f96a416db61cf)
1c865f654SCornelia Huck #ifndef _X86_MSR_H_
2c865f654SCornelia Huck #define _X86_MSR_H_
37d36db35SAvi Kivity 
47d36db35SAvi Kivity /* CPU model specific register (MSR) numbers */
57d36db35SAvi Kivity 
67d36db35SAvi Kivity /* x86-64 specific MSRs */
77d36db35SAvi Kivity #define MSR_EFER		0xc0000080 /* extended feature register */
87d36db35SAvi Kivity #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */
97d36db35SAvi Kivity #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */
107d36db35SAvi Kivity #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */
117d36db35SAvi Kivity #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */
127d36db35SAvi Kivity #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */
137d36db35SAvi Kivity #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */
147d36db35SAvi Kivity #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */
157d36db35SAvi Kivity #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */
167d36db35SAvi Kivity 
177d36db35SAvi Kivity /* EFER bits: */
187d36db35SAvi Kivity #define _EFER_SCE		0  /* SYSCALL/SYSRET */
197d36db35SAvi Kivity #define _EFER_LME		8  /* Long mode enable */
207d36db35SAvi Kivity #define _EFER_LMA		10 /* Long mode active (read-only) */
217d36db35SAvi Kivity #define _EFER_NX		11 /* No execute enable */
227d36db35SAvi Kivity #define _EFER_SVME		12 /* Enable virtualization */
237d36db35SAvi Kivity #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */
247d36db35SAvi Kivity #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */
257d36db35SAvi Kivity 
267d36db35SAvi Kivity #define EFER_SCE		(1<<_EFER_SCE)
277d36db35SAvi Kivity #define EFER_LME		(1<<_EFER_LME)
287d36db35SAvi Kivity #define EFER_LMA		(1<<_EFER_LMA)
297d36db35SAvi Kivity #define EFER_NX			(1<<_EFER_NX)
307d36db35SAvi Kivity #define EFER_SVME		(1<<_EFER_SVME)
317d36db35SAvi Kivity #define EFER_LMSLE		(1<<_EFER_LMSLE)
327d36db35SAvi Kivity #define EFER_FFXSR		(1<<_EFER_FFXSR)
337d36db35SAvi Kivity 
347d36db35SAvi Kivity /* Intel MSRs. Some also available on other CPUs */
35f2665de7SPaolo Bonzini #define MSR_IA32_SPEC_CTRL              0x00000048
36f2665de7SPaolo Bonzini #define MSR_IA32_PRED_CMD               0x00000049
37*4fba1a2cSSean Christopherson #define PRED_CMD_IBPB			BIT(0)
38f2665de7SPaolo Bonzini 
3922f2901aSLike Xu #define MSR_IA32_PMC0                  0x000004c1
407d36db35SAvi Kivity #define MSR_IA32_PERFCTR0		0x000000c1
417d36db35SAvi Kivity #define MSR_IA32_PERFCTR1		0x000000c2
427d36db35SAvi Kivity #define MSR_FSB_FREQ			0x000000cd
437d36db35SAvi Kivity 
447d36db35SAvi Kivity #define MSR_MTRRcap			0x000000fe
457d36db35SAvi Kivity #define MSR_IA32_BBL_CR_CTL		0x00000119
467d36db35SAvi Kivity 
477d36db35SAvi Kivity #define MSR_IA32_SYSENTER_CS		0x00000174
487d36db35SAvi Kivity #define MSR_IA32_SYSENTER_ESP		0x00000175
497d36db35SAvi Kivity #define MSR_IA32_SYSENTER_EIP		0x00000176
507d36db35SAvi Kivity 
517d36db35SAvi Kivity #define MSR_IA32_MCG_CAP		0x00000179
527d36db35SAvi Kivity #define MSR_IA32_MCG_STATUS		0x0000017a
537d36db35SAvi Kivity #define MSR_IA32_MCG_CTL		0x0000017b
547d36db35SAvi Kivity 
557d36db35SAvi Kivity #define MSR_IA32_PEBS_ENABLE		0x000003f1
562ae41f5dSLike Xu #define MSR_PEBS_DATA_CFG		0x000003f2
577d36db35SAvi Kivity #define MSR_IA32_DS_AREA		0x00000600
587d36db35SAvi Kivity #define MSR_IA32_PERF_CAPABILITIES	0x00000345
597d36db35SAvi Kivity 
607d36db35SAvi Kivity #define MSR_MTRRfix64K_00000		0x00000250
617d36db35SAvi Kivity #define MSR_MTRRfix16K_80000		0x00000258
627d36db35SAvi Kivity #define MSR_MTRRfix16K_A0000		0x00000259
637d36db35SAvi Kivity #define MSR_MTRRfix4K_C0000		0x00000268
647d36db35SAvi Kivity #define MSR_MTRRfix4K_C8000		0x00000269
657d36db35SAvi Kivity #define MSR_MTRRfix4K_D0000		0x0000026a
667d36db35SAvi Kivity #define MSR_MTRRfix4K_D8000		0x0000026b
677d36db35SAvi Kivity #define MSR_MTRRfix4K_E0000		0x0000026c
687d36db35SAvi Kivity #define MSR_MTRRfix4K_E8000		0x0000026d
697d36db35SAvi Kivity #define MSR_MTRRfix4K_F0000		0x0000026e
707d36db35SAvi Kivity #define MSR_MTRRfix4K_F8000		0x0000026f
717d36db35SAvi Kivity #define MSR_MTRRdefType			0x000002ff
727d36db35SAvi Kivity 
737d36db35SAvi Kivity #define MSR_IA32_CR_PAT			0x00000277
747d36db35SAvi Kivity 
757d36db35SAvi Kivity #define MSR_IA32_DEBUGCTLMSR		0x000001d9
767d36db35SAvi Kivity #define MSR_IA32_LASTBRANCHFROMIP	0x000001db
777d36db35SAvi Kivity #define MSR_IA32_LASTBRANCHTOIP		0x000001dc
787d36db35SAvi Kivity #define MSR_IA32_LASTINTFROMIP		0x000001dd
797d36db35SAvi Kivity #define MSR_IA32_LASTINTTOIP		0x000001de
807d36db35SAvi Kivity 
817d36db35SAvi Kivity /* DEBUGCTLMSR bits (others vary by model): */
827d36db35SAvi Kivity #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */
837d36db35SAvi Kivity #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */
847d36db35SAvi Kivity #define DEBUGCTLMSR_TR			(1UL <<  6)
857d36db35SAvi Kivity #define DEBUGCTLMSR_BTS			(1UL <<  7)
867d36db35SAvi Kivity #define DEBUGCTLMSR_BTINT		(1UL <<  8)
877d36db35SAvi Kivity #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9)
887d36db35SAvi Kivity #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10)
897d36db35SAvi Kivity #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11)
907d36db35SAvi Kivity 
919f17508dSLike Xu #define MSR_LBR_NHM_FROM	0x00000680
929f17508dSLike Xu #define MSR_LBR_NHM_TO		0x000006c0
939f17508dSLike Xu #define MSR_LBR_CORE_FROM	0x00000040
949f17508dSLike Xu #define MSR_LBR_CORE_TO	0x00000060
959f17508dSLike Xu #define MSR_LBR_TOS		0x000001c9
969f17508dSLike Xu #define MSR_LBR_SELECT		0x000001c8
979f17508dSLike Xu 
987d36db35SAvi Kivity #define MSR_IA32_MC0_CTL		0x00000400
997d36db35SAvi Kivity #define MSR_IA32_MC0_STATUS		0x00000401
1007d36db35SAvi Kivity #define MSR_IA32_MC0_ADDR		0x00000402
1017d36db35SAvi Kivity #define MSR_IA32_MC0_MISC		0x00000403
1027d36db35SAvi Kivity 
1037d36db35SAvi Kivity #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x))
1047d36db35SAvi Kivity #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x))
1057d36db35SAvi Kivity #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x))
1067d36db35SAvi Kivity #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x))
1077d36db35SAvi Kivity 
1087d36db35SAvi Kivity /* These are consecutive and not in the normal 4er MCE bank block */
1097d36db35SAvi Kivity #define MSR_IA32_MC0_CTL2		0x00000280
1107d36db35SAvi Kivity #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x))
1117d36db35SAvi Kivity 
1127d36db35SAvi Kivity #define CMCI_EN			(1ULL << 30)
1137d36db35SAvi Kivity #define CMCI_THRESHOLD_MASK		0xffffULL
1147d36db35SAvi Kivity 
1157d36db35SAvi Kivity #define MSR_P6_PERFCTR0			0x000000c1
1167d36db35SAvi Kivity #define MSR_P6_PERFCTR1			0x000000c2
1177d36db35SAvi Kivity #define MSR_P6_EVNTSEL0			0x00000186
1187d36db35SAvi Kivity #define MSR_P6_EVNTSEL1			0x00000187
1197d36db35SAvi Kivity 
1207d36db35SAvi Kivity /* AMD64 MSRs. Not complete. See the architecture manual for a more
1217d36db35SAvi Kivity    complete list. */
1227d36db35SAvi Kivity 
1237d36db35SAvi Kivity #define MSR_AMD64_PATCH_LEVEL		0x0000008b
1247d36db35SAvi Kivity #define MSR_AMD64_NB_CFG		0xc001001f
1257d36db35SAvi Kivity #define MSR_AMD64_PATCH_LOADER		0xc0010020
1267d36db35SAvi Kivity #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140
1277d36db35SAvi Kivity #define MSR_AMD64_OSVW_STATUS		0xc0010141
1287d36db35SAvi Kivity #define MSR_AMD64_DC_CFG		0xc0011022
1297d36db35SAvi Kivity #define MSR_AMD64_IBSFETCHCTL		0xc0011030
1307d36db35SAvi Kivity #define MSR_AMD64_IBSFETCHLINAD		0xc0011031
1317d36db35SAvi Kivity #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032
1327d36db35SAvi Kivity #define MSR_AMD64_IBSOPCTL		0xc0011033
1337d36db35SAvi Kivity #define MSR_AMD64_IBSOPRIP		0xc0011034
1347d36db35SAvi Kivity #define MSR_AMD64_IBSOPDATA		0xc0011035
1357d36db35SAvi Kivity #define MSR_AMD64_IBSOPDATA2		0xc0011036
1367d36db35SAvi Kivity #define MSR_AMD64_IBSOPDATA3		0xc0011037
1377d36db35SAvi Kivity #define MSR_AMD64_IBSDCLINAD		0xc0011038
1387d36db35SAvi Kivity #define MSR_AMD64_IBSDCPHYSAD		0xc0011039
1397d36db35SAvi Kivity #define MSR_AMD64_IBSCTL		0xc001103a
1407d36db35SAvi Kivity 
1417d36db35SAvi Kivity /* Fam 10h MSRs */
1427d36db35SAvi Kivity #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058
1437d36db35SAvi Kivity #define FAM10H_MMIO_CONF_ENABLE		(1<<0)
1447d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf
1457d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
1467d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffff
1477d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BASE_SHIFT	20
1487d36db35SAvi Kivity #define MSR_FAM10H_NODE_ID		0xc001100c
1497d36db35SAvi Kivity 
150b883751aSLike Xu /* Fam 15h MSRs */
151b883751aSLike Xu #define MSR_F15H_PERF_CTL              0xc0010200
152b883751aSLike Xu #define MSR_F15H_PERF_CTL0             MSR_F15H_PERF_CTL
153b883751aSLike Xu #define MSR_F15H_PERF_CTL1             (MSR_F15H_PERF_CTL + 2)
154b883751aSLike Xu #define MSR_F15H_PERF_CTL2             (MSR_F15H_PERF_CTL + 4)
155b883751aSLike Xu #define MSR_F15H_PERF_CTL3             (MSR_F15H_PERF_CTL + 6)
156b883751aSLike Xu #define MSR_F15H_PERF_CTL4             (MSR_F15H_PERF_CTL + 8)
157b883751aSLike Xu #define MSR_F15H_PERF_CTL5             (MSR_F15H_PERF_CTL + 10)
158b883751aSLike Xu 
159b883751aSLike Xu #define MSR_F15H_PERF_CTR              0xc0010201
160b883751aSLike Xu #define MSR_F15H_PERF_CTR0             MSR_F15H_PERF_CTR
161b883751aSLike Xu #define MSR_F15H_PERF_CTR1             (MSR_F15H_PERF_CTR + 2)
162b883751aSLike Xu #define MSR_F15H_PERF_CTR2             (MSR_F15H_PERF_CTR + 4)
163b883751aSLike Xu #define MSR_F15H_PERF_CTR3             (MSR_F15H_PERF_CTR + 6)
164b883751aSLike Xu #define MSR_F15H_PERF_CTR4             (MSR_F15H_PERF_CTR + 8)
165b883751aSLike Xu #define MSR_F15H_PERF_CTR5             (MSR_F15H_PERF_CTR + 10)
166b883751aSLike Xu 
1677d36db35SAvi Kivity /* K8 MSRs */
1687d36db35SAvi Kivity #define MSR_K8_TOP_MEM1			0xc001001a
1697d36db35SAvi Kivity #define MSR_K8_TOP_MEM2			0xc001001d
1707d36db35SAvi Kivity #define MSR_K8_SYSCFG			0xc0010010
1717d36db35SAvi Kivity #define MSR_K8_INT_PENDING_MSG		0xc0010055
1727d36db35SAvi Kivity /* C1E active bits in int pending message */
1737d36db35SAvi Kivity #define K8_INTP_C1E_ACTIVE_MASK		0x18000000
1747d36db35SAvi Kivity #define MSR_K8_TSEG_ADDR		0xc0010112
1757d36db35SAvi Kivity #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */
1767d36db35SAvi Kivity #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */
1777d36db35SAvi Kivity #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */
1787d36db35SAvi Kivity 
1797d36db35SAvi Kivity /* K7 MSRs */
1807d36db35SAvi Kivity #define MSR_K7_EVNTSEL0			0xc0010000
1817d36db35SAvi Kivity #define MSR_K7_PERFCTR0			0xc0010004
1827d36db35SAvi Kivity #define MSR_K7_EVNTSEL1			0xc0010001
1837d36db35SAvi Kivity #define MSR_K7_PERFCTR1			0xc0010005
1847d36db35SAvi Kivity #define MSR_K7_EVNTSEL2			0xc0010002
1857d36db35SAvi Kivity #define MSR_K7_PERFCTR2			0xc0010006
1867d36db35SAvi Kivity #define MSR_K7_EVNTSEL3			0xc0010003
1877d36db35SAvi Kivity #define MSR_K7_PERFCTR3			0xc0010007
1887d36db35SAvi Kivity #define MSR_K7_CLK_CTL			0xc001001b
1897d36db35SAvi Kivity #define MSR_K7_HWCR			0xc0010015
1907d36db35SAvi Kivity #define MSR_K7_FID_VID_CTL		0xc0010041
1917d36db35SAvi Kivity #define MSR_K7_FID_VID_STATUS		0xc0010042
1927d36db35SAvi Kivity 
1937d36db35SAvi Kivity /* K6 MSRs */
1947d36db35SAvi Kivity #define MSR_K6_EFER			0xc0000080
1957d36db35SAvi Kivity #define MSR_K6_STAR			0xc0000081
1967d36db35SAvi Kivity #define MSR_K6_WHCR			0xc0000082
1977d36db35SAvi Kivity #define MSR_K6_UWCCR			0xc0000085
1987d36db35SAvi Kivity #define MSR_K6_EPMR			0xc0000086
1997d36db35SAvi Kivity #define MSR_K6_PSOR			0xc0000087
2007d36db35SAvi Kivity #define MSR_K6_PFIR			0xc0000088
2017d36db35SAvi Kivity 
2027d36db35SAvi Kivity /* Centaur-Hauls/IDT defined MSRs. */
2037d36db35SAvi Kivity #define MSR_IDT_FCR1			0x00000107
2047d36db35SAvi Kivity #define MSR_IDT_FCR2			0x00000108
2057d36db35SAvi Kivity #define MSR_IDT_FCR3			0x00000109
2067d36db35SAvi Kivity #define MSR_IDT_FCR4			0x0000010a
2077d36db35SAvi Kivity 
2087d36db35SAvi Kivity #define MSR_IDT_MCR0			0x00000110
2097d36db35SAvi Kivity #define MSR_IDT_MCR1			0x00000111
2107d36db35SAvi Kivity #define MSR_IDT_MCR2			0x00000112
2117d36db35SAvi Kivity #define MSR_IDT_MCR3			0x00000113
2127d36db35SAvi Kivity #define MSR_IDT_MCR4			0x00000114
2137d36db35SAvi Kivity #define MSR_IDT_MCR5			0x00000115
2147d36db35SAvi Kivity #define MSR_IDT_MCR6			0x00000116
2157d36db35SAvi Kivity #define MSR_IDT_MCR7			0x00000117
2167d36db35SAvi Kivity #define MSR_IDT_MCR_CTRL		0x00000120
2177d36db35SAvi Kivity 
2187d36db35SAvi Kivity /* VIA Cyrix defined MSRs*/
2197d36db35SAvi Kivity #define MSR_VIA_FCR			0x00001107
2207d36db35SAvi Kivity #define MSR_VIA_LONGHAUL		0x0000110a
2217d36db35SAvi Kivity #define MSR_VIA_RNG			0x0000110b
2227d36db35SAvi Kivity #define MSR_VIA_BCR2			0x00001147
2237d36db35SAvi Kivity 
2247d36db35SAvi Kivity /* Transmeta defined MSRs */
2257d36db35SAvi Kivity #define MSR_TMTA_LONGRUN_CTRL		0x80868010
2267d36db35SAvi Kivity #define MSR_TMTA_LONGRUN_FLAGS		0x80868011
2277d36db35SAvi Kivity #define MSR_TMTA_LRTI_READOUT		0x80868018
2287d36db35SAvi Kivity #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a
2297d36db35SAvi Kivity 
2307d36db35SAvi Kivity /* Intel defined MSRs. */
2317d36db35SAvi Kivity #define MSR_IA32_P5_MC_ADDR		0x00000000
2327d36db35SAvi Kivity #define MSR_IA32_P5_MC_TYPE		0x00000001
2337d36db35SAvi Kivity #define MSR_IA32_TSC			0x00000010
2347d36db35SAvi Kivity #define MSR_IA32_PLATFORM_ID		0x00000017
2357d36db35SAvi Kivity #define MSR_IA32_EBL_CR_POWERON		0x0000002a
2367d36db35SAvi Kivity #define MSR_IA32_FEATURE_CONTROL        0x0000003a
2372352e986SPaolo Bonzini #define MSR_IA32_TSC_ADJUST		0x0000003b
23879e53994SYang Weijiang #define MSR_IA32_U_CET                  0x000006a0
23979e53994SYang Weijiang #define MSR_IA32_PL3_SSP                0x000006a7
240fdae6092SChenyi Qiang #define MSR_IA32_PKRS			0x000006e1
2417d36db35SAvi Kivity 
2427d36db35SAvi Kivity #define FEATURE_CONTROL_LOCKED				(1<<0)
2437d36db35SAvi Kivity #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX	(1<<1)
2447d36db35SAvi Kivity #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX	(1<<2)
2457d36db35SAvi Kivity 
2467d36db35SAvi Kivity #define MSR_IA32_APICBASE		0x0000001b
2477d36db35SAvi Kivity #define MSR_IA32_APICBASE_BSP		(1<<8)
2487d36db35SAvi Kivity #define MSR_IA32_APICBASE_ENABLE	(1<<11)
2497d36db35SAvi Kivity #define MSR_IA32_APICBASE_BASE		(0xfffff<<12)
2507d36db35SAvi Kivity 
2517d36db35SAvi Kivity #define MSR_IA32_UCODE_WRITE		0x00000079
2527d36db35SAvi Kivity #define MSR_IA32_UCODE_REV		0x0000008b
2537d36db35SAvi Kivity 
2546163f75dSPaolo Bonzini #define MSR_IA32_ARCH_CAPABILITIES	0x0000010a
2556163f75dSPaolo Bonzini #define ARCH_CAP_RDCL_NO		(1ULL << 0)
2566163f75dSPaolo Bonzini #define ARCH_CAP_IBRS_ALL		(1ULL << 1)
2576163f75dSPaolo Bonzini #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH	(1ULL << 3)
2586163f75dSPaolo Bonzini #define ARCH_CAP_SSB_NO			(1ULL << 4)
2596163f75dSPaolo Bonzini #define ARCH_CAP_MDS_NO			(1ULL << 5)
2606163f75dSPaolo Bonzini #define ARCH_CAP_PSCHANGE_MC_NO		(1ULL << 6)
2616163f75dSPaolo Bonzini #define ARCH_CAP_TSX_CTRL_MSR		(1ULL << 7)
2626163f75dSPaolo Bonzini #define ARCH_CAP_TAA_NO			(1ULL << 8)
2636163f75dSPaolo Bonzini 
2646163f75dSPaolo Bonzini #define MSR_IA32_TSX_CTRL		0x00000122
2656163f75dSPaolo Bonzini #define TSX_CTRL_RTM_DISABLE		(1ULL << 0)
2666163f75dSPaolo Bonzini #define TSX_CTRL_CPUID_CLEAR		(1ULL << 1)
2676163f75dSPaolo Bonzini 
2687d36db35SAvi Kivity #define MSR_IA32_PERF_STATUS		0x00000198
2697d36db35SAvi Kivity #define MSR_IA32_PERF_CTL		0x00000199
2707d36db35SAvi Kivity 
2717d36db35SAvi Kivity #define MSR_IA32_MPERF			0x000000e7
2727d36db35SAvi Kivity #define MSR_IA32_APERF			0x000000e8
2737d36db35SAvi Kivity 
2747d36db35SAvi Kivity #define MSR_IA32_THERM_CONTROL		0x0000019a
2757d36db35SAvi Kivity #define MSR_IA32_THERM_INTERRUPT	0x0000019b
2767d36db35SAvi Kivity 
2777d36db35SAvi Kivity #define THERM_INT_LOW_ENABLE		(1 << 0)
2787d36db35SAvi Kivity #define THERM_INT_HIGH_ENABLE		(1 << 1)
2797d36db35SAvi Kivity 
2807d36db35SAvi Kivity #define MSR_IA32_THERM_STATUS		0x0000019c
2817d36db35SAvi Kivity 
2827d36db35SAvi Kivity #define THERM_STATUS_PROCHOT		(1 << 0)
2837d36db35SAvi Kivity 
2847d36db35SAvi Kivity #define MSR_THERM2_CTL			0x0000019d
2857d36db35SAvi Kivity 
2867d36db35SAvi Kivity #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16)
2877d36db35SAvi Kivity 
2887d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE		0x000001a0
2897d36db35SAvi Kivity 
2907d36db35SAvi Kivity #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2
2917d36db35SAvi Kivity 
2927d36db35SAvi Kivity /* MISC_ENABLE bits: architectural */
2937d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_FAST_STRING	(1ULL << 0)
2947d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TCC		(1ULL << 1)
2957d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_EMON		(1ULL << 7)
2967d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL	(1ULL << 11)
2977d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL	(1ULL << 12)
2987d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP	(1ULL << 16)
2997d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_MWAIT		(1ULL << 18)
3007d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID	(1ULL << 22)
3017d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE	(1ULL << 23)
3027d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_XD_DISABLE		(1ULL << 34)
3037d36db35SAvi Kivity 
3047d36db35SAvi Kivity /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
3057d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_X87_COMPAT		(1ULL << 2)
3067d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TM1		(1ULL << 3)
3077d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE	(1ULL << 4)
3087d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE	(1ULL << 6)
3097d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK	(1ULL << 8)
3107d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE	(1ULL << 9)
3117d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_FERR		(1ULL << 10)
3127d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX	(1ULL << 10)
3137d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TM2		(1ULL << 13)
3147d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE	(1ULL << 19)
3157d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK	(1ULL << 20)
3167d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT	(1ULL << 24)
3177d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE	(1ULL << 37)
3187d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE	(1ULL << 38)
3197d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE	(1ULL << 39)
3207d36db35SAvi Kivity 
3217d36db35SAvi Kivity /* P4/Xeon+ specific */
3227d36db35SAvi Kivity #define MSR_IA32_MCG_EAX		0x00000180
3237d36db35SAvi Kivity #define MSR_IA32_MCG_EBX		0x00000181
3247d36db35SAvi Kivity #define MSR_IA32_MCG_ECX		0x00000182
3257d36db35SAvi Kivity #define MSR_IA32_MCG_EDX		0x00000183
3267d36db35SAvi Kivity #define MSR_IA32_MCG_ESI		0x00000184
3277d36db35SAvi Kivity #define MSR_IA32_MCG_EDI		0x00000185
3287d36db35SAvi Kivity #define MSR_IA32_MCG_EBP		0x00000186
3297d36db35SAvi Kivity #define MSR_IA32_MCG_ESP		0x00000187
3307d36db35SAvi Kivity #define MSR_IA32_MCG_EFLAGS		0x00000188
3317d36db35SAvi Kivity #define MSR_IA32_MCG_EIP		0x00000189
3327d36db35SAvi Kivity #define MSR_IA32_MCG_RESERVED		0x0000018a
3337d36db35SAvi Kivity 
3347d36db35SAvi Kivity /* Pentium IV performance counter MSRs */
3357d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR0		0x00000300
3367d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR1		0x00000301
3377d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR2		0x00000302
3387d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR3		0x00000303
3397d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR0		0x00000304
3407d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR1		0x00000305
3417d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR2		0x00000306
3427d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR3		0x00000307
3437d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR0		0x00000308
3447d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR1		0x00000309
3457d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR2		0x0000030a
3467d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR3		0x0000030b
3477d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR0		0x0000030c
3487d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR1		0x0000030d
3497d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR2		0x0000030e
3507d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR3		0x0000030f
3517d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR4		0x00000310
3527d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR5		0x00000311
3537d36db35SAvi Kivity #define MSR_P4_BPU_CCCR0		0x00000360
3547d36db35SAvi Kivity #define MSR_P4_BPU_CCCR1		0x00000361
3557d36db35SAvi Kivity #define MSR_P4_BPU_CCCR2		0x00000362
3567d36db35SAvi Kivity #define MSR_P4_BPU_CCCR3		0x00000363
3577d36db35SAvi Kivity #define MSR_P4_MS_CCCR0			0x00000364
3587d36db35SAvi Kivity #define MSR_P4_MS_CCCR1			0x00000365
3597d36db35SAvi Kivity #define MSR_P4_MS_CCCR2			0x00000366
3607d36db35SAvi Kivity #define MSR_P4_MS_CCCR3			0x00000367
3617d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR0		0x00000368
3627d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR1		0x00000369
3637d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR2		0x0000036a
3647d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR3		0x0000036b
3657d36db35SAvi Kivity #define MSR_P4_IQ_CCCR0			0x0000036c
3667d36db35SAvi Kivity #define MSR_P4_IQ_CCCR1			0x0000036d
3677d36db35SAvi Kivity #define MSR_P4_IQ_CCCR2			0x0000036e
3687d36db35SAvi Kivity #define MSR_P4_IQ_CCCR3			0x0000036f
3697d36db35SAvi Kivity #define MSR_P4_IQ_CCCR4			0x00000370
3707d36db35SAvi Kivity #define MSR_P4_IQ_CCCR5			0x00000371
3717d36db35SAvi Kivity #define MSR_P4_ALF_ESCR0		0x000003ca
3727d36db35SAvi Kivity #define MSR_P4_ALF_ESCR1		0x000003cb
3737d36db35SAvi Kivity #define MSR_P4_BPU_ESCR0		0x000003b2
3747d36db35SAvi Kivity #define MSR_P4_BPU_ESCR1		0x000003b3
3757d36db35SAvi Kivity #define MSR_P4_BSU_ESCR0		0x000003a0
3767d36db35SAvi Kivity #define MSR_P4_BSU_ESCR1		0x000003a1
3777d36db35SAvi Kivity #define MSR_P4_CRU_ESCR0		0x000003b8
3787d36db35SAvi Kivity #define MSR_P4_CRU_ESCR1		0x000003b9
3797d36db35SAvi Kivity #define MSR_P4_CRU_ESCR2		0x000003cc
3807d36db35SAvi Kivity #define MSR_P4_CRU_ESCR3		0x000003cd
3817d36db35SAvi Kivity #define MSR_P4_CRU_ESCR4		0x000003e0
3827d36db35SAvi Kivity #define MSR_P4_CRU_ESCR5		0x000003e1
3837d36db35SAvi Kivity #define MSR_P4_DAC_ESCR0		0x000003a8
3847d36db35SAvi Kivity #define MSR_P4_DAC_ESCR1		0x000003a9
3857d36db35SAvi Kivity #define MSR_P4_FIRM_ESCR0		0x000003a4
3867d36db35SAvi Kivity #define MSR_P4_FIRM_ESCR1		0x000003a5
3877d36db35SAvi Kivity #define MSR_P4_FLAME_ESCR0		0x000003a6
3887d36db35SAvi Kivity #define MSR_P4_FLAME_ESCR1		0x000003a7
3897d36db35SAvi Kivity #define MSR_P4_FSB_ESCR0		0x000003a2
3907d36db35SAvi Kivity #define MSR_P4_FSB_ESCR1		0x000003a3
3917d36db35SAvi Kivity #define MSR_P4_IQ_ESCR0			0x000003ba
3927d36db35SAvi Kivity #define MSR_P4_IQ_ESCR1			0x000003bb
3937d36db35SAvi Kivity #define MSR_P4_IS_ESCR0			0x000003b4
3947d36db35SAvi Kivity #define MSR_P4_IS_ESCR1			0x000003b5
3957d36db35SAvi Kivity #define MSR_P4_ITLB_ESCR0		0x000003b6
3967d36db35SAvi Kivity #define MSR_P4_ITLB_ESCR1		0x000003b7
3977d36db35SAvi Kivity #define MSR_P4_IX_ESCR0			0x000003c8
3987d36db35SAvi Kivity #define MSR_P4_IX_ESCR1			0x000003c9
3997d36db35SAvi Kivity #define MSR_P4_MOB_ESCR0		0x000003aa
4007d36db35SAvi Kivity #define MSR_P4_MOB_ESCR1		0x000003ab
4017d36db35SAvi Kivity #define MSR_P4_MS_ESCR0			0x000003c0
4027d36db35SAvi Kivity #define MSR_P4_MS_ESCR1			0x000003c1
4037d36db35SAvi Kivity #define MSR_P4_PMH_ESCR0		0x000003ac
4047d36db35SAvi Kivity #define MSR_P4_PMH_ESCR1		0x000003ad
4057d36db35SAvi Kivity #define MSR_P4_RAT_ESCR0		0x000003bc
4067d36db35SAvi Kivity #define MSR_P4_RAT_ESCR1		0x000003bd
4077d36db35SAvi Kivity #define MSR_P4_SAAT_ESCR0		0x000003ae
4087d36db35SAvi Kivity #define MSR_P4_SAAT_ESCR1		0x000003af
4097d36db35SAvi Kivity #define MSR_P4_SSU_ESCR0		0x000003be
4107d36db35SAvi Kivity #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */
4117d36db35SAvi Kivity 
4127d36db35SAvi Kivity #define MSR_P4_TBPU_ESCR0		0x000003c2
4137d36db35SAvi Kivity #define MSR_P4_TBPU_ESCR1		0x000003c3
4147d36db35SAvi Kivity #define MSR_P4_TC_ESCR0			0x000003c4
4157d36db35SAvi Kivity #define MSR_P4_TC_ESCR1			0x000003c5
4167d36db35SAvi Kivity #define MSR_P4_U2L_ESCR0		0x000003b0
4177d36db35SAvi Kivity #define MSR_P4_U2L_ESCR1		0x000003b1
4187d36db35SAvi Kivity 
4197d36db35SAvi Kivity #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2
4207d36db35SAvi Kivity 
4217d36db35SAvi Kivity /* Intel Core-based CPU performance counters */
4227d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR0	0x00000309
4237d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a
4247d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b
4257d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d
4267d36db35SAvi Kivity #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e
4277d36db35SAvi Kivity #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f
4287d36db35SAvi Kivity #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390
4297d36db35SAvi Kivity 
430952cf19cSLike Xu /* AMD Performance Counter Global Status and Control MSRs */
431952cf19cSLike Xu #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS	0xc0000300
432952cf19cSLike Xu #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL		0xc0000301
433952cf19cSLike Xu #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR	0xc0000302
434952cf19cSLike Xu 
4357d36db35SAvi Kivity /* Geode defined MSRs */
4367d36db35SAvi Kivity #define MSR_GEODE_BUSCONT_CONF0		0x00001900
4377d36db35SAvi Kivity 
4387d36db35SAvi Kivity /* Intel VT MSRs */
4397d36db35SAvi Kivity #define MSR_IA32_VMX_BASIC              0x00000480
4407d36db35SAvi Kivity #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
4417d36db35SAvi Kivity #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
4427d36db35SAvi Kivity #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
4437d36db35SAvi Kivity #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
4447d36db35SAvi Kivity #define MSR_IA32_VMX_MISC               0x00000485
4457d36db35SAvi Kivity #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
4467d36db35SAvi Kivity #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
4477d36db35SAvi Kivity #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
4487d36db35SAvi Kivity #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
4497d36db35SAvi Kivity #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
4507d36db35SAvi Kivity #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
4517d36db35SAvi Kivity #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
4529d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_PIN		0x0000048d
4539d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_PROC		0x0000048e
4549d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_EXIT		0x0000048f
4559d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_ENTRY		0x00000490
4569d7eaa29SArthur Chunqi Li 
457faea4fc6SLiran Alon /* MSR_IA32_VMX_MISC bits */
4581c320e18SYadong Qi #define MSR_IA32_VMX_MISC_ACTIVITY_WAIT_SIPI		(1ULL << 8)
459faea4fc6SLiran Alon #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS	(1ULL << 29)
460faea4fc6SLiran Alon 
4619111ccabSRadim Krčmář #define MSR_IA32_TSCDEADLINE		0x000006e0
4627d36db35SAvi Kivity 
4637d36db35SAvi Kivity /* AMD-V MSRs */
4647d36db35SAvi Kivity 
465a8503d50SMaxim Levitsky #define MSR_AMD64_TSC_RATIO             0xc0000104
4667d36db35SAvi Kivity #define MSR_VM_CR                       0xc0010114
4677d36db35SAvi Kivity #define MSR_VM_IGNNE                    0xc0010115
4687d36db35SAvi Kivity #define MSR_VM_HSAVE_PA                 0xc0010117
4697d36db35SAvi Kivity 
470c865f654SCornelia Huck #endif /* _X86_MSR_H_ */
471