1c865f654SCornelia Huck #ifndef _X86_MSR_H_ 2c865f654SCornelia Huck #define _X86_MSR_H_ 37d36db35SAvi Kivity 47d36db35SAvi Kivity /* CPU model specific register (MSR) numbers */ 57d36db35SAvi Kivity 67d36db35SAvi Kivity /* x86-64 specific MSRs */ 77d36db35SAvi Kivity #define MSR_EFER 0xc0000080 /* extended feature register */ 87d36db35SAvi Kivity #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 97d36db35SAvi Kivity #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 107d36db35SAvi Kivity #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 117d36db35SAvi Kivity #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 127d36db35SAvi Kivity #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 137d36db35SAvi Kivity #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 147d36db35SAvi Kivity #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 157d36db35SAvi Kivity #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 167d36db35SAvi Kivity 177d36db35SAvi Kivity /* EFER bits: */ 187d36db35SAvi Kivity #define _EFER_SCE 0 /* SYSCALL/SYSRET */ 197d36db35SAvi Kivity #define _EFER_LME 8 /* Long mode enable */ 207d36db35SAvi Kivity #define _EFER_LMA 10 /* Long mode active (read-only) */ 217d36db35SAvi Kivity #define _EFER_NX 11 /* No execute enable */ 227d36db35SAvi Kivity #define _EFER_SVME 12 /* Enable virtualization */ 237d36db35SAvi Kivity #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 247d36db35SAvi Kivity #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 257d36db35SAvi Kivity 267d36db35SAvi Kivity #define EFER_SCE (1<<_EFER_SCE) 277d36db35SAvi Kivity #define EFER_LME (1<<_EFER_LME) 287d36db35SAvi Kivity #define EFER_LMA (1<<_EFER_LMA) 297d36db35SAvi Kivity #define EFER_NX (1<<_EFER_NX) 307d36db35SAvi Kivity #define EFER_SVME (1<<_EFER_SVME) 317d36db35SAvi Kivity #define EFER_LMSLE (1<<_EFER_LMSLE) 327d36db35SAvi Kivity #define EFER_FFXSR (1<<_EFER_FFXSR) 337d36db35SAvi Kivity 347d36db35SAvi Kivity /* Intel MSRs. Some also available on other CPUs */ 35f2665de7SPaolo Bonzini #define MSR_IA32_SPEC_CTRL 0x00000048 36f2665de7SPaolo Bonzini #define MSR_IA32_PRED_CMD 0x00000049 374fba1a2cSSean Christopherson #define PRED_CMD_IBPB BIT(0) 38f2665de7SPaolo Bonzini 395cf6a3faSSean Christopherson #define MSR_IA32_FLUSH_CMD 0x0000010b 405cf6a3faSSean Christopherson #define L1D_FLUSH BIT(0) 415cf6a3faSSean Christopherson 4222f2901aSLike Xu #define MSR_IA32_PMC0 0x000004c1 437d36db35SAvi Kivity #define MSR_IA32_PERFCTR0 0x000000c1 447d36db35SAvi Kivity #define MSR_IA32_PERFCTR1 0x000000c2 457d36db35SAvi Kivity #define MSR_FSB_FREQ 0x000000cd 467d36db35SAvi Kivity 477d36db35SAvi Kivity #define MSR_MTRRcap 0x000000fe 487d36db35SAvi Kivity #define MSR_IA32_BBL_CR_CTL 0x00000119 497d36db35SAvi Kivity 507d36db35SAvi Kivity #define MSR_IA32_SYSENTER_CS 0x00000174 517d36db35SAvi Kivity #define MSR_IA32_SYSENTER_ESP 0x00000175 527d36db35SAvi Kivity #define MSR_IA32_SYSENTER_EIP 0x00000176 537d36db35SAvi Kivity 547d36db35SAvi Kivity #define MSR_IA32_MCG_CAP 0x00000179 557d36db35SAvi Kivity #define MSR_IA32_MCG_STATUS 0x0000017a 567d36db35SAvi Kivity #define MSR_IA32_MCG_CTL 0x0000017b 577d36db35SAvi Kivity 587d36db35SAvi Kivity #define MSR_IA32_PEBS_ENABLE 0x000003f1 592ae41f5dSLike Xu #define MSR_PEBS_DATA_CFG 0x000003f2 607d36db35SAvi Kivity #define MSR_IA32_DS_AREA 0x00000600 617d36db35SAvi Kivity #define MSR_IA32_PERF_CAPABILITIES 0x00000345 627d36db35SAvi Kivity 637d36db35SAvi Kivity #define MSR_MTRRfix64K_00000 0x00000250 647d36db35SAvi Kivity #define MSR_MTRRfix16K_80000 0x00000258 657d36db35SAvi Kivity #define MSR_MTRRfix16K_A0000 0x00000259 667d36db35SAvi Kivity #define MSR_MTRRfix4K_C0000 0x00000268 677d36db35SAvi Kivity #define MSR_MTRRfix4K_C8000 0x00000269 687d36db35SAvi Kivity #define MSR_MTRRfix4K_D0000 0x0000026a 697d36db35SAvi Kivity #define MSR_MTRRfix4K_D8000 0x0000026b 707d36db35SAvi Kivity #define MSR_MTRRfix4K_E0000 0x0000026c 717d36db35SAvi Kivity #define MSR_MTRRfix4K_E8000 0x0000026d 727d36db35SAvi Kivity #define MSR_MTRRfix4K_F0000 0x0000026e 737d36db35SAvi Kivity #define MSR_MTRRfix4K_F8000 0x0000026f 747d36db35SAvi Kivity #define MSR_MTRRdefType 0x000002ff 757d36db35SAvi Kivity 767d36db35SAvi Kivity #define MSR_IA32_CR_PAT 0x00000277 777d36db35SAvi Kivity 787d36db35SAvi Kivity #define MSR_IA32_DEBUGCTLMSR 0x000001d9 797d36db35SAvi Kivity #define MSR_IA32_LASTBRANCHFROMIP 0x000001db 807d36db35SAvi Kivity #define MSR_IA32_LASTBRANCHTOIP 0x000001dc 817d36db35SAvi Kivity #define MSR_IA32_LASTINTFROMIP 0x000001dd 827d36db35SAvi Kivity #define MSR_IA32_LASTINTTOIP 0x000001de 837d36db35SAvi Kivity 84ededf865SSean Christopherson /* Yes, AMD does indeed record mispredict info in the LBR records themselves. */ 85ededf865SSean Christopherson #define AMD_LBR_RECORD_MISPREDICT BIT_ULL(63) 86ededf865SSean Christopherson 87ededf865SSean Christopherson #define LBR_INFO_MISPRED BIT_ULL(63) 88ededf865SSean Christopherson #define LBR_INFO_IN_TX BIT_ULL(62) 89ededf865SSean Christopherson #define LBR_INFO_ABORT BIT_ULL(61) 90ededf865SSean Christopherson #define LBR_INFO_CYC_CNT_VALID BIT_ULL(60) 91ededf865SSean Christopherson #define LBR_INFO_CYCLES 0xffff 92ededf865SSean Christopherson #define LBR_INFO_BR_TYPE_OFFSET 56 93ededf865SSean Christopherson #define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET) 94ededf865SSean Christopherson 957d36db35SAvi Kivity /* DEBUGCTLMSR bits (others vary by model): */ 967d36db35SAvi Kivity #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ 977d36db35SAvi Kivity #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 987d36db35SAvi Kivity #define DEBUGCTLMSR_TR (1UL << 6) 997d36db35SAvi Kivity #define DEBUGCTLMSR_BTS (1UL << 7) 1007d36db35SAvi Kivity #define DEBUGCTLMSR_BTINT (1UL << 8) 1017d36db35SAvi Kivity #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 1027d36db35SAvi Kivity #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 1037d36db35SAvi Kivity #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 1047d36db35SAvi Kivity 1059f17508dSLike Xu #define MSR_LBR_NHM_FROM 0x00000680 1069f17508dSLike Xu #define MSR_LBR_NHM_TO 0x000006c0 1079f17508dSLike Xu #define MSR_LBR_CORE_FROM 0x00000040 1089f17508dSLike Xu #define MSR_LBR_CORE_TO 0x00000060 1099f17508dSLike Xu #define MSR_LBR_TOS 0x000001c9 1109f17508dSLike Xu #define MSR_LBR_SELECT 0x000001c8 1119f17508dSLike Xu 1127d36db35SAvi Kivity #define MSR_IA32_MC0_CTL 0x00000400 1137d36db35SAvi Kivity #define MSR_IA32_MC0_STATUS 0x00000401 1147d36db35SAvi Kivity #define MSR_IA32_MC0_ADDR 0x00000402 1157d36db35SAvi Kivity #define MSR_IA32_MC0_MISC 0x00000403 1167d36db35SAvi Kivity 1177d36db35SAvi Kivity #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 1187d36db35SAvi Kivity #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 1197d36db35SAvi Kivity #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 1207d36db35SAvi Kivity #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 1217d36db35SAvi Kivity 1227d36db35SAvi Kivity /* These are consecutive and not in the normal 4er MCE bank block */ 1237d36db35SAvi Kivity #define MSR_IA32_MC0_CTL2 0x00000280 1247d36db35SAvi Kivity #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 1257d36db35SAvi Kivity 1267d36db35SAvi Kivity #define CMCI_EN (1ULL << 30) 1277d36db35SAvi Kivity #define CMCI_THRESHOLD_MASK 0xffffULL 1287d36db35SAvi Kivity 1297d36db35SAvi Kivity #define MSR_P6_PERFCTR0 0x000000c1 1307d36db35SAvi Kivity #define MSR_P6_PERFCTR1 0x000000c2 1317d36db35SAvi Kivity #define MSR_P6_EVNTSEL0 0x00000186 1327d36db35SAvi Kivity #define MSR_P6_EVNTSEL1 0x00000187 1337d36db35SAvi Kivity 134*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_CTL 0x00000570 135*f6257e24SMaxim Levitsky #define RTIT_CTL_TRACEEN BIT(0) 136*f6257e24SMaxim Levitsky #define RTIT_CTL_CYCLEACC BIT(1) 137*f6257e24SMaxim Levitsky #define RTIT_CTL_OS BIT(2) 138*f6257e24SMaxim Levitsky #define RTIT_CTL_USR BIT(3) 139*f6257e24SMaxim Levitsky #define RTIT_CTL_PWR_EVT_EN BIT(4) 140*f6257e24SMaxim Levitsky #define RTIT_CTL_FUP_ON_PTW BIT(5) 141*f6257e24SMaxim Levitsky #define RTIT_CTL_FABRIC_EN BIT(6) 142*f6257e24SMaxim Levitsky #define RTIT_CTL_CR3EN BIT(7) 143*f6257e24SMaxim Levitsky #define RTIT_CTL_TOPA BIT(8) 144*f6257e24SMaxim Levitsky #define RTIT_CTL_MTC_EN BIT(9) 145*f6257e24SMaxim Levitsky #define RTIT_CTL_TSC_EN BIT(10) 146*f6257e24SMaxim Levitsky #define RTIT_CTL_DISRETC BIT(11) 147*f6257e24SMaxim Levitsky #define RTIT_CTL_PTW_EN BIT(12) 148*f6257e24SMaxim Levitsky #define RTIT_CTL_BRANCH_EN BIT(13) 149*f6257e24SMaxim Levitsky #define RTIT_CTL_EVENT_EN BIT(31) 150*f6257e24SMaxim Levitsky #define RTIT_CTL_NOTNT BIT_ULL(55) 151*f6257e24SMaxim Levitsky #define RTIT_CTL_MTC_RANGE_OFFSET 14 152*f6257e24SMaxim Levitsky #define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET) 153*f6257e24SMaxim Levitsky #define RTIT_CTL_CYC_THRESH_OFFSET 19 154*f6257e24SMaxim Levitsky #define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET) 155*f6257e24SMaxim Levitsky #define RTIT_CTL_PSB_FREQ_OFFSET 24 156*f6257e24SMaxim Levitsky #define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET) 157*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR0_OFFSET 32 158*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET) 159*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR1_OFFSET 36 160*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET) 161*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR2_OFFSET 40 162*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET) 163*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR3_OFFSET 44 164*f6257e24SMaxim Levitsky #define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET) 165*f6257e24SMaxim Levitsky 166*f6257e24SMaxim Levitsky 167*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR0_A 0x00000580 168*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR0_B 0x00000581 169*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR1_A 0x00000582 170*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR1_B 0x00000583 171*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR2_A 0x00000584 172*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR2_B 0x00000585 173*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR3_A 0x00000586 174*f6257e24SMaxim Levitsky #define MSR_IA32_RTIT_ADDR3_B 0x00000587 175*f6257e24SMaxim Levitsky 1767d36db35SAvi Kivity /* AMD64 MSRs. Not complete. See the architecture manual for a more 1777d36db35SAvi Kivity complete list. */ 1787d36db35SAvi Kivity 1797d36db35SAvi Kivity #define MSR_AMD64_PATCH_LEVEL 0x0000008b 1807d36db35SAvi Kivity #define MSR_AMD64_NB_CFG 0xc001001f 1817d36db35SAvi Kivity #define MSR_AMD64_PATCH_LOADER 0xc0010020 1827d36db35SAvi Kivity #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 1837d36db35SAvi Kivity #define MSR_AMD64_OSVW_STATUS 0xc0010141 1847d36db35SAvi Kivity #define MSR_AMD64_DC_CFG 0xc0011022 1857d36db35SAvi Kivity #define MSR_AMD64_IBSFETCHCTL 0xc0011030 1867d36db35SAvi Kivity #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 1877d36db35SAvi Kivity #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 1887d36db35SAvi Kivity #define MSR_AMD64_IBSOPCTL 0xc0011033 1897d36db35SAvi Kivity #define MSR_AMD64_IBSOPRIP 0xc0011034 1907d36db35SAvi Kivity #define MSR_AMD64_IBSOPDATA 0xc0011035 1917d36db35SAvi Kivity #define MSR_AMD64_IBSOPDATA2 0xc0011036 1927d36db35SAvi Kivity #define MSR_AMD64_IBSOPDATA3 0xc0011037 1937d36db35SAvi Kivity #define MSR_AMD64_IBSDCLINAD 0xc0011038 1947d36db35SAvi Kivity #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 1957d36db35SAvi Kivity #define MSR_AMD64_IBSCTL 0xc001103a 1967d36db35SAvi Kivity 1977d36db35SAvi Kivity /* Fam 10h MSRs */ 1987d36db35SAvi Kivity #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 1997d36db35SAvi Kivity #define FAM10H_MMIO_CONF_ENABLE (1<<0) 2007d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 2017d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 2027d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffff 2037d36db35SAvi Kivity #define FAM10H_MMIO_CONF_BASE_SHIFT 20 2047d36db35SAvi Kivity #define MSR_FAM10H_NODE_ID 0xc001100c 2057d36db35SAvi Kivity 206b883751aSLike Xu /* Fam 15h MSRs */ 207b883751aSLike Xu #define MSR_F15H_PERF_CTL 0xc0010200 208b883751aSLike Xu #define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL 209b883751aSLike Xu #define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2) 210b883751aSLike Xu #define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4) 211b883751aSLike Xu #define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6) 212b883751aSLike Xu #define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8) 213b883751aSLike Xu #define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10) 214b883751aSLike Xu 215b883751aSLike Xu #define MSR_F15H_PERF_CTR 0xc0010201 216b883751aSLike Xu #define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR 217b883751aSLike Xu #define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2) 218b883751aSLike Xu #define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4) 219b883751aSLike Xu #define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6) 220b883751aSLike Xu #define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8) 221b883751aSLike Xu #define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10) 222b883751aSLike Xu 2237d36db35SAvi Kivity /* K8 MSRs */ 2247d36db35SAvi Kivity #define MSR_K8_TOP_MEM1 0xc001001a 2257d36db35SAvi Kivity #define MSR_K8_TOP_MEM2 0xc001001d 2267d36db35SAvi Kivity #define MSR_K8_SYSCFG 0xc0010010 2277d36db35SAvi Kivity #define MSR_K8_INT_PENDING_MSG 0xc0010055 2287d36db35SAvi Kivity /* C1E active bits in int pending message */ 2297d36db35SAvi Kivity #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 2307d36db35SAvi Kivity #define MSR_K8_TSEG_ADDR 0xc0010112 2317d36db35SAvi Kivity #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 2327d36db35SAvi Kivity #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 2337d36db35SAvi Kivity #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 2347d36db35SAvi Kivity 2357d36db35SAvi Kivity /* K7 MSRs */ 2367d36db35SAvi Kivity #define MSR_K7_EVNTSEL0 0xc0010000 2377d36db35SAvi Kivity #define MSR_K7_PERFCTR0 0xc0010004 2387d36db35SAvi Kivity #define MSR_K7_EVNTSEL1 0xc0010001 2397d36db35SAvi Kivity #define MSR_K7_PERFCTR1 0xc0010005 2407d36db35SAvi Kivity #define MSR_K7_EVNTSEL2 0xc0010002 2417d36db35SAvi Kivity #define MSR_K7_PERFCTR2 0xc0010006 2427d36db35SAvi Kivity #define MSR_K7_EVNTSEL3 0xc0010003 2437d36db35SAvi Kivity #define MSR_K7_PERFCTR3 0xc0010007 2447d36db35SAvi Kivity #define MSR_K7_CLK_CTL 0xc001001b 2457d36db35SAvi Kivity #define MSR_K7_HWCR 0xc0010015 2467d36db35SAvi Kivity #define MSR_K7_FID_VID_CTL 0xc0010041 2477d36db35SAvi Kivity #define MSR_K7_FID_VID_STATUS 0xc0010042 2487d36db35SAvi Kivity 2497d36db35SAvi Kivity /* K6 MSRs */ 2507d36db35SAvi Kivity #define MSR_K6_EFER 0xc0000080 2517d36db35SAvi Kivity #define MSR_K6_STAR 0xc0000081 2527d36db35SAvi Kivity #define MSR_K6_WHCR 0xc0000082 2537d36db35SAvi Kivity #define MSR_K6_UWCCR 0xc0000085 2547d36db35SAvi Kivity #define MSR_K6_EPMR 0xc0000086 2557d36db35SAvi Kivity #define MSR_K6_PSOR 0xc0000087 2567d36db35SAvi Kivity #define MSR_K6_PFIR 0xc0000088 2577d36db35SAvi Kivity 2587d36db35SAvi Kivity /* Centaur-Hauls/IDT defined MSRs. */ 2597d36db35SAvi Kivity #define MSR_IDT_FCR1 0x00000107 2607d36db35SAvi Kivity #define MSR_IDT_FCR2 0x00000108 2617d36db35SAvi Kivity #define MSR_IDT_FCR3 0x00000109 2627d36db35SAvi Kivity #define MSR_IDT_FCR4 0x0000010a 2637d36db35SAvi Kivity 2647d36db35SAvi Kivity #define MSR_IDT_MCR0 0x00000110 2657d36db35SAvi Kivity #define MSR_IDT_MCR1 0x00000111 2667d36db35SAvi Kivity #define MSR_IDT_MCR2 0x00000112 2677d36db35SAvi Kivity #define MSR_IDT_MCR3 0x00000113 2687d36db35SAvi Kivity #define MSR_IDT_MCR4 0x00000114 2697d36db35SAvi Kivity #define MSR_IDT_MCR5 0x00000115 2707d36db35SAvi Kivity #define MSR_IDT_MCR6 0x00000116 2717d36db35SAvi Kivity #define MSR_IDT_MCR7 0x00000117 2727d36db35SAvi Kivity #define MSR_IDT_MCR_CTRL 0x00000120 2737d36db35SAvi Kivity 2747d36db35SAvi Kivity /* VIA Cyrix defined MSRs*/ 2757d36db35SAvi Kivity #define MSR_VIA_FCR 0x00001107 2767d36db35SAvi Kivity #define MSR_VIA_LONGHAUL 0x0000110a 2777d36db35SAvi Kivity #define MSR_VIA_RNG 0x0000110b 2787d36db35SAvi Kivity #define MSR_VIA_BCR2 0x00001147 2797d36db35SAvi Kivity 2807d36db35SAvi Kivity /* Transmeta defined MSRs */ 2817d36db35SAvi Kivity #define MSR_TMTA_LONGRUN_CTRL 0x80868010 2827d36db35SAvi Kivity #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 2837d36db35SAvi Kivity #define MSR_TMTA_LRTI_READOUT 0x80868018 2847d36db35SAvi Kivity #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 2857d36db35SAvi Kivity 2867d36db35SAvi Kivity /* Intel defined MSRs. */ 2877d36db35SAvi Kivity #define MSR_IA32_P5_MC_ADDR 0x00000000 2887d36db35SAvi Kivity #define MSR_IA32_P5_MC_TYPE 0x00000001 2897d36db35SAvi Kivity #define MSR_IA32_TSC 0x00000010 2907d36db35SAvi Kivity #define MSR_IA32_PLATFORM_ID 0x00000017 2917d36db35SAvi Kivity #define MSR_IA32_EBL_CR_POWERON 0x0000002a 2927d36db35SAvi Kivity #define MSR_IA32_FEATURE_CONTROL 0x0000003a 2932352e986SPaolo Bonzini #define MSR_IA32_TSC_ADJUST 0x0000003b 29479e53994SYang Weijiang #define MSR_IA32_U_CET 0x000006a0 29579e53994SYang Weijiang #define MSR_IA32_PL3_SSP 0x000006a7 296fdae6092SChenyi Qiang #define MSR_IA32_PKRS 0x000006e1 2977d36db35SAvi Kivity 2987d36db35SAvi Kivity #define FEATURE_CONTROL_LOCKED (1<<0) 2997d36db35SAvi Kivity #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1) 3007d36db35SAvi Kivity #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 3017d36db35SAvi Kivity 3027d36db35SAvi Kivity #define MSR_IA32_APICBASE 0x0000001b 3037d36db35SAvi Kivity #define MSR_IA32_APICBASE_BSP (1<<8) 3047d36db35SAvi Kivity #define MSR_IA32_APICBASE_ENABLE (1<<11) 3057d36db35SAvi Kivity #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 3067d36db35SAvi Kivity 3077d36db35SAvi Kivity #define MSR_IA32_UCODE_WRITE 0x00000079 3087d36db35SAvi Kivity #define MSR_IA32_UCODE_REV 0x0000008b 3097d36db35SAvi Kivity 3106163f75dSPaolo Bonzini #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a 3116163f75dSPaolo Bonzini #define ARCH_CAP_RDCL_NO (1ULL << 0) 3126163f75dSPaolo Bonzini #define ARCH_CAP_IBRS_ALL (1ULL << 1) 3136163f75dSPaolo Bonzini #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH (1ULL << 3) 3146163f75dSPaolo Bonzini #define ARCH_CAP_SSB_NO (1ULL << 4) 3156163f75dSPaolo Bonzini #define ARCH_CAP_MDS_NO (1ULL << 5) 3166163f75dSPaolo Bonzini #define ARCH_CAP_PSCHANGE_MC_NO (1ULL << 6) 3176163f75dSPaolo Bonzini #define ARCH_CAP_TSX_CTRL_MSR (1ULL << 7) 3186163f75dSPaolo Bonzini #define ARCH_CAP_TAA_NO (1ULL << 8) 3196163f75dSPaolo Bonzini 3206163f75dSPaolo Bonzini #define MSR_IA32_TSX_CTRL 0x00000122 3216163f75dSPaolo Bonzini #define TSX_CTRL_RTM_DISABLE (1ULL << 0) 3226163f75dSPaolo Bonzini #define TSX_CTRL_CPUID_CLEAR (1ULL << 1) 3236163f75dSPaolo Bonzini 3247d36db35SAvi Kivity #define MSR_IA32_PERF_STATUS 0x00000198 3257d36db35SAvi Kivity #define MSR_IA32_PERF_CTL 0x00000199 3267d36db35SAvi Kivity 3277d36db35SAvi Kivity #define MSR_IA32_MPERF 0x000000e7 3287d36db35SAvi Kivity #define MSR_IA32_APERF 0x000000e8 3297d36db35SAvi Kivity 3307d36db35SAvi Kivity #define MSR_IA32_THERM_CONTROL 0x0000019a 3317d36db35SAvi Kivity #define MSR_IA32_THERM_INTERRUPT 0x0000019b 3327d36db35SAvi Kivity 3337d36db35SAvi Kivity #define THERM_INT_LOW_ENABLE (1 << 0) 3347d36db35SAvi Kivity #define THERM_INT_HIGH_ENABLE (1 << 1) 3357d36db35SAvi Kivity 3367d36db35SAvi Kivity #define MSR_IA32_THERM_STATUS 0x0000019c 3377d36db35SAvi Kivity 3387d36db35SAvi Kivity #define THERM_STATUS_PROCHOT (1 << 0) 3397d36db35SAvi Kivity 3407d36db35SAvi Kivity #define MSR_THERM2_CTL 0x0000019d 3417d36db35SAvi Kivity 3427d36db35SAvi Kivity #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 3437d36db35SAvi Kivity 3447d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE 0x000001a0 3457d36db35SAvi Kivity 3467d36db35SAvi Kivity #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 3477d36db35SAvi Kivity 3487d36db35SAvi Kivity /* MISC_ENABLE bits: architectural */ 3497d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0) 3507d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1) 3517d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7) 3527d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11) 3537d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12) 3547d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16) 3557d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 3567d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22) 3577d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23) 3587d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34) 3597d36db35SAvi Kivity 3607d36db35SAvi Kivity /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 3617d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2) 3627d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3) 3637d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4) 3647d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6) 3657d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8) 3667d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9) 3677d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10) 3687d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10) 3697d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13) 3707d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19) 3717d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20) 3727d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24) 3737d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37) 3747d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38) 3757d36db35SAvi Kivity #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39) 3767d36db35SAvi Kivity 3777d36db35SAvi Kivity /* P4/Xeon+ specific */ 3787d36db35SAvi Kivity #define MSR_IA32_MCG_EAX 0x00000180 3797d36db35SAvi Kivity #define MSR_IA32_MCG_EBX 0x00000181 3807d36db35SAvi Kivity #define MSR_IA32_MCG_ECX 0x00000182 3817d36db35SAvi Kivity #define MSR_IA32_MCG_EDX 0x00000183 3827d36db35SAvi Kivity #define MSR_IA32_MCG_ESI 0x00000184 3837d36db35SAvi Kivity #define MSR_IA32_MCG_EDI 0x00000185 3847d36db35SAvi Kivity #define MSR_IA32_MCG_EBP 0x00000186 3857d36db35SAvi Kivity #define MSR_IA32_MCG_ESP 0x00000187 3867d36db35SAvi Kivity #define MSR_IA32_MCG_EFLAGS 0x00000188 3877d36db35SAvi Kivity #define MSR_IA32_MCG_EIP 0x00000189 3887d36db35SAvi Kivity #define MSR_IA32_MCG_RESERVED 0x0000018a 3897d36db35SAvi Kivity 3907d36db35SAvi Kivity /* Pentium IV performance counter MSRs */ 3917d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR0 0x00000300 3927d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR1 0x00000301 3937d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR2 0x00000302 3947d36db35SAvi Kivity #define MSR_P4_BPU_PERFCTR3 0x00000303 3957d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR0 0x00000304 3967d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR1 0x00000305 3977d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR2 0x00000306 3987d36db35SAvi Kivity #define MSR_P4_MS_PERFCTR3 0x00000307 3997d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR0 0x00000308 4007d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR1 0x00000309 4017d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR2 0x0000030a 4027d36db35SAvi Kivity #define MSR_P4_FLAME_PERFCTR3 0x0000030b 4037d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR0 0x0000030c 4047d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR1 0x0000030d 4057d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR2 0x0000030e 4067d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR3 0x0000030f 4077d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR4 0x00000310 4087d36db35SAvi Kivity #define MSR_P4_IQ_PERFCTR5 0x00000311 4097d36db35SAvi Kivity #define MSR_P4_BPU_CCCR0 0x00000360 4107d36db35SAvi Kivity #define MSR_P4_BPU_CCCR1 0x00000361 4117d36db35SAvi Kivity #define MSR_P4_BPU_CCCR2 0x00000362 4127d36db35SAvi Kivity #define MSR_P4_BPU_CCCR3 0x00000363 4137d36db35SAvi Kivity #define MSR_P4_MS_CCCR0 0x00000364 4147d36db35SAvi Kivity #define MSR_P4_MS_CCCR1 0x00000365 4157d36db35SAvi Kivity #define MSR_P4_MS_CCCR2 0x00000366 4167d36db35SAvi Kivity #define MSR_P4_MS_CCCR3 0x00000367 4177d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR0 0x00000368 4187d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR1 0x00000369 4197d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR2 0x0000036a 4207d36db35SAvi Kivity #define MSR_P4_FLAME_CCCR3 0x0000036b 4217d36db35SAvi Kivity #define MSR_P4_IQ_CCCR0 0x0000036c 4227d36db35SAvi Kivity #define MSR_P4_IQ_CCCR1 0x0000036d 4237d36db35SAvi Kivity #define MSR_P4_IQ_CCCR2 0x0000036e 4247d36db35SAvi Kivity #define MSR_P4_IQ_CCCR3 0x0000036f 4257d36db35SAvi Kivity #define MSR_P4_IQ_CCCR4 0x00000370 4267d36db35SAvi Kivity #define MSR_P4_IQ_CCCR5 0x00000371 4277d36db35SAvi Kivity #define MSR_P4_ALF_ESCR0 0x000003ca 4287d36db35SAvi Kivity #define MSR_P4_ALF_ESCR1 0x000003cb 4297d36db35SAvi Kivity #define MSR_P4_BPU_ESCR0 0x000003b2 4307d36db35SAvi Kivity #define MSR_P4_BPU_ESCR1 0x000003b3 4317d36db35SAvi Kivity #define MSR_P4_BSU_ESCR0 0x000003a0 4327d36db35SAvi Kivity #define MSR_P4_BSU_ESCR1 0x000003a1 4337d36db35SAvi Kivity #define MSR_P4_CRU_ESCR0 0x000003b8 4347d36db35SAvi Kivity #define MSR_P4_CRU_ESCR1 0x000003b9 4357d36db35SAvi Kivity #define MSR_P4_CRU_ESCR2 0x000003cc 4367d36db35SAvi Kivity #define MSR_P4_CRU_ESCR3 0x000003cd 4377d36db35SAvi Kivity #define MSR_P4_CRU_ESCR4 0x000003e0 4387d36db35SAvi Kivity #define MSR_P4_CRU_ESCR5 0x000003e1 4397d36db35SAvi Kivity #define MSR_P4_DAC_ESCR0 0x000003a8 4407d36db35SAvi Kivity #define MSR_P4_DAC_ESCR1 0x000003a9 4417d36db35SAvi Kivity #define MSR_P4_FIRM_ESCR0 0x000003a4 4427d36db35SAvi Kivity #define MSR_P4_FIRM_ESCR1 0x000003a5 4437d36db35SAvi Kivity #define MSR_P4_FLAME_ESCR0 0x000003a6 4447d36db35SAvi Kivity #define MSR_P4_FLAME_ESCR1 0x000003a7 4457d36db35SAvi Kivity #define MSR_P4_FSB_ESCR0 0x000003a2 4467d36db35SAvi Kivity #define MSR_P4_FSB_ESCR1 0x000003a3 4477d36db35SAvi Kivity #define MSR_P4_IQ_ESCR0 0x000003ba 4487d36db35SAvi Kivity #define MSR_P4_IQ_ESCR1 0x000003bb 4497d36db35SAvi Kivity #define MSR_P4_IS_ESCR0 0x000003b4 4507d36db35SAvi Kivity #define MSR_P4_IS_ESCR1 0x000003b5 4517d36db35SAvi Kivity #define MSR_P4_ITLB_ESCR0 0x000003b6 4527d36db35SAvi Kivity #define MSR_P4_ITLB_ESCR1 0x000003b7 4537d36db35SAvi Kivity #define MSR_P4_IX_ESCR0 0x000003c8 4547d36db35SAvi Kivity #define MSR_P4_IX_ESCR1 0x000003c9 4557d36db35SAvi Kivity #define MSR_P4_MOB_ESCR0 0x000003aa 4567d36db35SAvi Kivity #define MSR_P4_MOB_ESCR1 0x000003ab 4577d36db35SAvi Kivity #define MSR_P4_MS_ESCR0 0x000003c0 4587d36db35SAvi Kivity #define MSR_P4_MS_ESCR1 0x000003c1 4597d36db35SAvi Kivity #define MSR_P4_PMH_ESCR0 0x000003ac 4607d36db35SAvi Kivity #define MSR_P4_PMH_ESCR1 0x000003ad 4617d36db35SAvi Kivity #define MSR_P4_RAT_ESCR0 0x000003bc 4627d36db35SAvi Kivity #define MSR_P4_RAT_ESCR1 0x000003bd 4637d36db35SAvi Kivity #define MSR_P4_SAAT_ESCR0 0x000003ae 4647d36db35SAvi Kivity #define MSR_P4_SAAT_ESCR1 0x000003af 4657d36db35SAvi Kivity #define MSR_P4_SSU_ESCR0 0x000003be 4667d36db35SAvi Kivity #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 4677d36db35SAvi Kivity 4687d36db35SAvi Kivity #define MSR_P4_TBPU_ESCR0 0x000003c2 4697d36db35SAvi Kivity #define MSR_P4_TBPU_ESCR1 0x000003c3 4707d36db35SAvi Kivity #define MSR_P4_TC_ESCR0 0x000003c4 4717d36db35SAvi Kivity #define MSR_P4_TC_ESCR1 0x000003c5 4727d36db35SAvi Kivity #define MSR_P4_U2L_ESCR0 0x000003b0 4737d36db35SAvi Kivity #define MSR_P4_U2L_ESCR1 0x000003b1 4747d36db35SAvi Kivity 4757d36db35SAvi Kivity #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 4767d36db35SAvi Kivity 4777d36db35SAvi Kivity /* Intel Core-based CPU performance counters */ 4787d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 4797d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 4807d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 4817d36db35SAvi Kivity #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 4827d36db35SAvi Kivity #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 4837d36db35SAvi Kivity #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 4847d36db35SAvi Kivity #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 4857d36db35SAvi Kivity 486952cf19cSLike Xu /* AMD Performance Counter Global Status and Control MSRs */ 487952cf19cSLike Xu #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS 0xc0000300 488952cf19cSLike Xu #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL 0xc0000301 489952cf19cSLike Xu #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR 0xc0000302 490952cf19cSLike Xu 4917d36db35SAvi Kivity /* Geode defined MSRs */ 4927d36db35SAvi Kivity #define MSR_GEODE_BUSCONT_CONF0 0x00001900 4937d36db35SAvi Kivity 4947d36db35SAvi Kivity /* Intel VT MSRs */ 4957d36db35SAvi Kivity #define MSR_IA32_VMX_BASIC 0x00000480 4967d36db35SAvi Kivity #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 4977d36db35SAvi Kivity #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 4987d36db35SAvi Kivity #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 4997d36db35SAvi Kivity #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 5007d36db35SAvi Kivity #define MSR_IA32_VMX_MISC 0x00000485 5017d36db35SAvi Kivity #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 5027d36db35SAvi Kivity #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 5037d36db35SAvi Kivity #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 5047d36db35SAvi Kivity #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 5057d36db35SAvi Kivity #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 5067d36db35SAvi Kivity #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 5077d36db35SAvi Kivity #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 5089d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_PIN 0x0000048d 5099d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_PROC 0x0000048e 5109d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_EXIT 0x0000048f 5119d7eaa29SArthur Chunqi Li #define MSR_IA32_VMX_TRUE_ENTRY 0x00000490 5129d7eaa29SArthur Chunqi Li 513faea4fc6SLiran Alon /* MSR_IA32_VMX_MISC bits */ 5141c320e18SYadong Qi #define MSR_IA32_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 515faea4fc6SLiran Alon #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) 516faea4fc6SLiran Alon 5179111ccabSRadim Krčmář #define MSR_IA32_TSCDEADLINE 0x000006e0 5187d36db35SAvi Kivity 5197d36db35SAvi Kivity /* AMD-V MSRs */ 5207d36db35SAvi Kivity 521a8503d50SMaxim Levitsky #define MSR_AMD64_TSC_RATIO 0xc0000104 5227d36db35SAvi Kivity #define MSR_VM_CR 0xc0010114 5237d36db35SAvi Kivity #define MSR_VM_IGNNE 0xc0010115 5247d36db35SAvi Kivity #define MSR_VM_HSAVE_PA 0xc0010117 5257d36db35SAvi Kivity 526c865f654SCornelia Huck #endif /* _X86_MSR_H_ */ 527