16c9f99dfSJanosch Frank /* SPDX-License-Identifier: GPL-2.0-only */ 2cfb204f9SDavid Hildenbrand /* 3cfb204f9SDavid Hildenbrand * Copyright (c) 2017 Red Hat Inc 4cfb204f9SDavid Hildenbrand * 5cfb204f9SDavid Hildenbrand * Authors: 6cfb204f9SDavid Hildenbrand * David Hildenbrand <david@redhat.com> 7cfb204f9SDavid Hildenbrand */ 8eb5a1bbaSCornelia Huck #ifndef _ASMS390X_ARCH_DEF_H_ 9eb5a1bbaSCornelia Huck #define _ASMS390X_ARCH_DEF_H_ 10cfb204f9SDavid Hildenbrand 113ae7f80fSJanosch Frank struct stack_frame { 1236cfc0b7SJanosch Frank struct stack_frame *back_chain; 1336cfc0b7SJanosch Frank uint64_t reserved; 1436cfc0b7SJanosch Frank /* GRs 2 - 5 */ 1536cfc0b7SJanosch Frank uint64_t argument_area[4]; 1636cfc0b7SJanosch Frank /* GRs 6 - 15 */ 1736cfc0b7SJanosch Frank uint64_t grs[10]; 1836cfc0b7SJanosch Frank /* FPRs 0, 2, 4, 6 */ 1936cfc0b7SJanosch Frank int64_t fprs[4]; 2036cfc0b7SJanosch Frank }; 2136cfc0b7SJanosch Frank 2236cfc0b7SJanosch Frank struct stack_frame_int { 2336cfc0b7SJanosch Frank struct stack_frame *back_chain; 2436cfc0b7SJanosch Frank uint64_t reserved; 2536cfc0b7SJanosch Frank /* 2636cfc0b7SJanosch Frank * The GRs are offset compatible with struct stack_frame so we 2736cfc0b7SJanosch Frank * can easily fetch GR14 for backtraces. 2836cfc0b7SJanosch Frank */ 2936cfc0b7SJanosch Frank /* GRs 2 - 15 */ 3036cfc0b7SJanosch Frank uint64_t grs0[14]; 3136cfc0b7SJanosch Frank /* GRs 0 and 1 */ 3236cfc0b7SJanosch Frank uint64_t grs1[2]; 3336cfc0b7SJanosch Frank uint32_t reserved1; 3436cfc0b7SJanosch Frank uint32_t fpc; 3536cfc0b7SJanosch Frank uint64_t fprs[16]; 3636cfc0b7SJanosch Frank uint64_t crs[16]; 373ae7f80fSJanosch Frank }; 383ae7f80fSJanosch Frank 39cfb204f9SDavid Hildenbrand struct psw { 40cfb204f9SDavid Hildenbrand uint64_t mask; 41cfb204f9SDavid Hildenbrand uint64_t addr; 42cfb204f9SDavid Hildenbrand }; 43cfb204f9SDavid Hildenbrand 444e5dd758SClaudio Imbrenda struct cpu { 454e5dd758SClaudio Imbrenda struct lowcore *lowcore; 464e5dd758SClaudio Imbrenda uint64_t *stack; 474e5dd758SClaudio Imbrenda void (*pgm_cleanup_func)(struct stack_frame_int *); 484e5dd758SClaudio Imbrenda void (*ext_cleanup_func)(struct stack_frame_int *); 494e5dd758SClaudio Imbrenda uint16_t addr; 504e5dd758SClaudio Imbrenda uint16_t idx; 514e5dd758SClaudio Imbrenda bool active; 524e5dd758SClaudio Imbrenda bool pgm_int_expected; 534e5dd758SClaudio Imbrenda bool ext_int_expected; 544e5dd758SClaudio Imbrenda }; 554e5dd758SClaudio Imbrenda 561921c4c6SJanosch Frank #define AS_PRIM 0 571921c4c6SJanosch Frank #define AS_ACCR 1 581921c4c6SJanosch Frank #define AS_SECN 2 591921c4c6SJanosch Frank #define AS_HOME 3 601921c4c6SJanosch Frank 61c08c320bSDavid Hildenbrand #define PSW_MASK_DAT 0x0400000000000000UL 62086985a3SClaudio Imbrenda #define PSW_MASK_IO 0x0200000000000000UL 63086985a3SClaudio Imbrenda #define PSW_MASK_EXT 0x0100000000000000UL 64086985a3SClaudio Imbrenda #define PSW_MASK_KEY 0x00F0000000000000UL 65f73b4b9eSPierre Morel #define PSW_MASK_WAIT 0x0002000000000000UL 664ef6f57dSJanosch Frank #define PSW_MASK_PSTATE 0x0001000000000000UL 6744026818SJanosch Frank #define PSW_MASK_EA 0x0000000100000000UL 6844026818SJanosch Frank #define PSW_MASK_BA 0x0000000080000000UL 694f26290bSJanosch Frank #define PSW_MASK_64 (PSW_MASK_BA | PSW_MASK_EA) 70c08c320bSDavid Hildenbrand 71d34d3250SJanosch Frank #define CTL0_LOW_ADDR_PROT (63 - 35) 72d34d3250SJanosch Frank #define CTL0_EDAT (63 - 40) 7366abce92SJanis Schoetterl-Glausch #define CTL0_FETCH_PROTECTION_OVERRIDE (63 - 38) 7466abce92SJanis Schoetterl-Glausch #define CTL0_STORAGE_PROTECTION_OVERRIDE (63 - 39) 75d34d3250SJanosch Frank #define CTL0_IEP (63 - 43) 76d34d3250SJanosch Frank #define CTL0_AFP (63 - 45) 77d34d3250SJanosch Frank #define CTL0_VECTOR (63 - 46) 78d34d3250SJanosch Frank #define CTL0_EMERGENCY_SIGNAL (63 - 49) 79d34d3250SJanosch Frank #define CTL0_EXTERNAL_CALL (63 - 50) 80d34d3250SJanosch Frank #define CTL0_CLOCK_COMPARATOR (63 - 52) 81*08a584f7SNico Boehr #define CTL0_CPU_TIMER (63 - 53) 82d34d3250SJanosch Frank #define CTL0_SERVICE_SIGNAL (63 - 54) 83d34d3250SJanosch Frank #define CR0_EXTM_MASK 0x0000000000006200UL /* Combined external masks */ 84d34d3250SJanosch Frank 85d34d3250SJanosch Frank #define CTL2_GUARDED_STORAGE (63 - 59) 86df121a0cSJanosch Frank 87cfb204f9SDavid Hildenbrand struct lowcore { 88cfb204f9SDavid Hildenbrand uint8_t pad_0x0000[0x0080 - 0x0000]; /* 0x0000 */ 89cfb204f9SDavid Hildenbrand uint32_t ext_int_param; /* 0x0080 */ 90cfb204f9SDavid Hildenbrand uint16_t cpu_addr; /* 0x0084 */ 91cfb204f9SDavid Hildenbrand uint16_t ext_int_code; /* 0x0086 */ 92cfb204f9SDavid Hildenbrand uint16_t svc_int_id; /* 0x0088 */ 93cfb204f9SDavid Hildenbrand uint16_t svc_int_code; /* 0x008a */ 94cfb204f9SDavid Hildenbrand uint16_t pgm_int_id; /* 0x008c */ 95cfb204f9SDavid Hildenbrand uint16_t pgm_int_code; /* 0x008e */ 96cfb204f9SDavid Hildenbrand uint32_t dxc_vxc; /* 0x0090 */ 97cfb204f9SDavid Hildenbrand uint16_t mon_class_nb; /* 0x0094 */ 98cfb204f9SDavid Hildenbrand uint8_t per_code; /* 0x0096 */ 99cfb204f9SDavid Hildenbrand uint8_t per_atmid; /* 0x0097 */ 100cfb204f9SDavid Hildenbrand uint64_t per_addr; /* 0x0098 */ 101cfb204f9SDavid Hildenbrand uint8_t exc_acc_id; /* 0x00a0 */ 102cfb204f9SDavid Hildenbrand uint8_t per_acc_id; /* 0x00a1 */ 103cfb204f9SDavid Hildenbrand uint8_t op_acc_id; /* 0x00a2 */ 104cfb204f9SDavid Hildenbrand uint8_t arch_mode_id; /* 0x00a3 */ 105cfb204f9SDavid Hildenbrand uint8_t pad_0x00a4[0x00a8 - 0x00a4]; /* 0x00a4 */ 106cfb204f9SDavid Hildenbrand uint64_t trans_exc_id; /* 0x00a8 */ 107cfb204f9SDavid Hildenbrand uint64_t mon_code; /* 0x00b0 */ 108cfb204f9SDavid Hildenbrand uint32_t subsys_id_word; /* 0x00b8 */ 109cfb204f9SDavid Hildenbrand uint32_t io_int_param; /* 0x00bc */ 110cfb204f9SDavid Hildenbrand uint32_t io_int_word; /* 0x00c0 */ 111cfb204f9SDavid Hildenbrand uint8_t pad_0x00c4[0x00c8 - 0x00c4]; /* 0x00c4 */ 112cfb204f9SDavid Hildenbrand uint32_t stfl; /* 0x00c8 */ 113cfb204f9SDavid Hildenbrand uint8_t pad_0x00cc[0x00e8 - 0x00cc]; /* 0x00cc */ 114cfb204f9SDavid Hildenbrand uint64_t mcck_int_code; /* 0x00e8 */ 115cfb204f9SDavid Hildenbrand uint8_t pad_0x00f0[0x00f4 - 0x00f0]; /* 0x00f0 */ 116cfb204f9SDavid Hildenbrand uint32_t ext_damage_code; /* 0x00f4 */ 117cfb204f9SDavid Hildenbrand uint64_t failing_storage_addr; /* 0x00f8 */ 118cfb204f9SDavid Hildenbrand uint64_t emon_ca_origin; /* 0x0100 */ 119cfb204f9SDavid Hildenbrand uint32_t emon_ca_size; /* 0x0108 */ 120cfb204f9SDavid Hildenbrand uint32_t emon_exc_count; /* 0x010c */ 121cfb204f9SDavid Hildenbrand uint64_t breaking_event_addr; /* 0x0110 */ 122cfb204f9SDavid Hildenbrand uint8_t pad_0x0118[0x0120 - 0x0118]; /* 0x0118 */ 123cfb204f9SDavid Hildenbrand struct psw restart_old_psw; /* 0x0120 */ 124cfb204f9SDavid Hildenbrand struct psw ext_old_psw; /* 0x0130 */ 125cfb204f9SDavid Hildenbrand struct psw svc_old_psw; /* 0x0140 */ 126cfb204f9SDavid Hildenbrand struct psw pgm_old_psw; /* 0x0150 */ 127cfb204f9SDavid Hildenbrand struct psw mcck_old_psw; /* 0x0160 */ 128cfb204f9SDavid Hildenbrand struct psw io_old_psw; /* 0x0170 */ 129cfb204f9SDavid Hildenbrand uint8_t pad_0x0180[0x01a0 - 0x0180]; /* 0x0180 */ 130cfb204f9SDavid Hildenbrand struct psw restart_new_psw; /* 0x01a0 */ 131cfb204f9SDavid Hildenbrand struct psw ext_new_psw; /* 0x01b0 */ 132cfb204f9SDavid Hildenbrand struct psw svc_new_psw; /* 0x01c0 */ 133cfb204f9SDavid Hildenbrand struct psw pgm_new_psw; /* 0x01d0 */ 134cfb204f9SDavid Hildenbrand struct psw mcck_new_psw; /* 0x01e0 */ 135cfb204f9SDavid Hildenbrand struct psw io_new_psw; /* 0x01f0 */ 1364da93626SDavid Hildenbrand /* sw definition: save area for registers in interrupt handlers */ 1374da93626SDavid Hildenbrand uint64_t sw_int_grs[16]; /* 0x0200 */ 1383a92a013SJanosch Frank uint8_t pad_0x0280[0x0308 - 0x0280]; /* 0x0280 */ 139736b9295SJanosch Frank uint64_t sw_int_crs[16]; /* 0x0308 */ 140da6ce270SJanosch Frank struct psw sw_int_psw; /* 0x0388 */ 1414e5dd758SClaudio Imbrenda struct cpu *this_cpu; /* 0x0398 */ 1424e5dd758SClaudio Imbrenda uint8_t pad_0x03a0[0x11b0 - 0x03a0]; /* 0x03a0 */ 143cfb204f9SDavid Hildenbrand uint64_t mcck_ext_sa_addr; /* 0x11b0 */ 144cfb204f9SDavid Hildenbrand uint8_t pad_0x11b8[0x1200 - 0x11b8]; /* 0x11b8 */ 145cfb204f9SDavid Hildenbrand uint64_t fprs_sa[16]; /* 0x1200 */ 146cfb204f9SDavid Hildenbrand uint64_t grs_sa[16]; /* 0x1280 */ 147cfb204f9SDavid Hildenbrand struct psw psw_sa; /* 0x1300 */ 148cfb204f9SDavid Hildenbrand uint8_t pad_0x1310[0x1318 - 0x1310]; /* 0x1310 */ 149cfb204f9SDavid Hildenbrand uint32_t prefix_sa; /* 0x1318 */ 150cfb204f9SDavid Hildenbrand uint32_t fpc_sa; /* 0x131c */ 151cfb204f9SDavid Hildenbrand uint8_t pad_0x1320[0x1324 - 0x1320]; /* 0x1320 */ 152cfb204f9SDavid Hildenbrand uint32_t tod_pr_sa; /* 0x1324 */ 153cfb204f9SDavid Hildenbrand uint64_t cputm_sa; /* 0x1328 */ 154cfb204f9SDavid Hildenbrand uint64_t cc_sa; /* 0x1330 */ 155cfb204f9SDavid Hildenbrand uint8_t pad_0x1338[0x1340 - 0x1338]; /* 0x1338 */ 156cfb204f9SDavid Hildenbrand uint32_t ars_sa[16]; /* 0x1340 */ 157cfb204f9SDavid Hildenbrand uint64_t crs_sa[16]; /* 0x1380 */ 158cfb204f9SDavid Hildenbrand uint8_t pad_0x1400[0x1800 - 0x1400]; /* 0x1400 */ 159cfb204f9SDavid Hildenbrand uint8_t pgm_int_tdb[0x1900 - 0x1800]; /* 0x1800 */ 160cfb204f9SDavid Hildenbrand } __attribute__ ((__packed__)); 161da6ce270SJanosch Frank _Static_assert(sizeof(struct lowcore) == 0x1900, "Lowcore size"); 162cfb204f9SDavid Hildenbrand 163cd719531SJanis Schoetterl-Glausch extern struct lowcore lowcore; 164cd719531SJanis Schoetterl-Glausch 1654e5dd758SClaudio Imbrenda #define THIS_CPU (lowcore.this_cpu) 1664e5dd758SClaudio Imbrenda 1674da93626SDavid Hildenbrand #define PGM_INT_CODE_OPERATION 0x01 1684da93626SDavid Hildenbrand #define PGM_INT_CODE_PRIVILEGED_OPERATION 0x02 1694da93626SDavid Hildenbrand #define PGM_INT_CODE_EXECUTE 0x03 1704da93626SDavid Hildenbrand #define PGM_INT_CODE_PROTECTION 0x04 1714da93626SDavid Hildenbrand #define PGM_INT_CODE_ADDRESSING 0x05 1724da93626SDavid Hildenbrand #define PGM_INT_CODE_SPECIFICATION 0x06 1734da93626SDavid Hildenbrand #define PGM_INT_CODE_DATA 0x07 1744da93626SDavid Hildenbrand #define PGM_INT_CODE_FIXED_POINT_OVERFLOW 0x08 1754da93626SDavid Hildenbrand #define PGM_INT_CODE_FIXED_POINT_DIVIDE 0x09 1764da93626SDavid Hildenbrand #define PGM_INT_CODE_DECIMAL_OVERFLOW 0x0a 1774da93626SDavid Hildenbrand #define PGM_INT_CODE_DECIMAL_DIVIDE 0x0b 1784da93626SDavid Hildenbrand #define PGM_INT_CODE_HFP_EXPONENT_OVERFLOW 0x0c 1794da93626SDavid Hildenbrand #define PGM_INT_CODE_HFP_EXPONENT_UNDERFLOW 0x0d 1804da93626SDavid Hildenbrand #define PGM_INT_CODE_HFP_SIGNIFICANCE 0x0e 1814da93626SDavid Hildenbrand #define PGM_INT_CODE_HFP_DIVIDE 0x0f 1824da93626SDavid Hildenbrand #define PGM_INT_CODE_SEGMENT_TRANSLATION 0x10 1834da93626SDavid Hildenbrand #define PGM_INT_CODE_PAGE_TRANSLATION 0x11 1844da93626SDavid Hildenbrand #define PGM_INT_CODE_TRANSLATION_SPEC 0x12 1854da93626SDavid Hildenbrand #define PGM_INT_CODE_SPECIAL_OPERATION 0x13 1864da93626SDavid Hildenbrand #define PGM_INT_CODE_OPERAND 0x15 1874da93626SDavid Hildenbrand #define PGM_INT_CODE_TRACE_TABLE 0x16 1884da93626SDavid Hildenbrand #define PGM_INT_CODE_VECTOR_PROCESSING 0x1b 1894da93626SDavid Hildenbrand #define PGM_INT_CODE_SPACE_SWITCH_EVENT 0x1c 1904da93626SDavid Hildenbrand #define PGM_INT_CODE_HFP_SQUARE_ROOT 0x1d 1914da93626SDavid Hildenbrand #define PGM_INT_CODE_PC_TRANSLATION_SPEC 0x1f 1924da93626SDavid Hildenbrand #define PGM_INT_CODE_AFX_TRANSLATION 0x20 1934da93626SDavid Hildenbrand #define PGM_INT_CODE_ASX_TRANSLATION 0x21 1944da93626SDavid Hildenbrand #define PGM_INT_CODE_LX_TRANSLATION 0x22 1954da93626SDavid Hildenbrand #define PGM_INT_CODE_EX_TRANSLATION 0x23 1964da93626SDavid Hildenbrand #define PGM_INT_CODE_PRIMARY_AUTHORITY 0x24 1974da93626SDavid Hildenbrand #define PGM_INT_CODE_SECONDARY_AUTHORITY 0x25 1984da93626SDavid Hildenbrand #define PGM_INT_CODE_LFX_TRANSLATION 0x26 1994da93626SDavid Hildenbrand #define PGM_INT_CODE_LSX_TRANSLATION 0x27 2004da93626SDavid Hildenbrand #define PGM_INT_CODE_ALET_SPECIFICATION 0x28 2014da93626SDavid Hildenbrand #define PGM_INT_CODE_ALEN_TRANSLATION 0x29 2024da93626SDavid Hildenbrand #define PGM_INT_CODE_ALE_SEQUENCE 0x2a 2034da93626SDavid Hildenbrand #define PGM_INT_CODE_ASTE_VALIDITY 0x2b 2044da93626SDavid Hildenbrand #define PGM_INT_CODE_ASTE_SEQUENCE 0x2c 2054da93626SDavid Hildenbrand #define PGM_INT_CODE_EXTENDED_AUTHORITY 0x2d 2064da93626SDavid Hildenbrand #define PGM_INT_CODE_LSTE_SEQUENCE 0x2e 2074da93626SDavid Hildenbrand #define PGM_INT_CODE_ASTE_INSTANCE 0x2f 2084da93626SDavid Hildenbrand #define PGM_INT_CODE_STACK_FULL 0x30 2094da93626SDavid Hildenbrand #define PGM_INT_CODE_STACK_EMPTY 0x31 2104da93626SDavid Hildenbrand #define PGM_INT_CODE_STACK_SPECIFICATION 0x32 2114da93626SDavid Hildenbrand #define PGM_INT_CODE_STACK_TYPE 0x33 2124da93626SDavid Hildenbrand #define PGM_INT_CODE_STACK_OPERATION 0x34 2134da93626SDavid Hildenbrand #define PGM_INT_CODE_ASCE_TYPE 0x38 2144da93626SDavid Hildenbrand #define PGM_INT_CODE_REGION_FIRST_TRANS 0x39 2154da93626SDavid Hildenbrand #define PGM_INT_CODE_REGION_SECOND_TRANS 0x3a 2164da93626SDavid Hildenbrand #define PGM_INT_CODE_REGION_THIRD_TRANS 0x3b 21768721b97SJanosch Frank #define PGM_INT_CODE_SECURE_STOR_ACCESS 0x3d 21868721b97SJanosch Frank #define PGM_INT_CODE_NON_SECURE_STOR_ACCESS 0x3e 21968721b97SJanosch Frank #define PGM_INT_CODE_SECURE_STOR_VIOLATION 0x3f 2204da93626SDavid Hildenbrand #define PGM_INT_CODE_MONITOR_EVENT 0x40 2214da93626SDavid Hildenbrand #define PGM_INT_CODE_PER 0x80 2224da93626SDavid Hildenbrand #define PGM_INT_CODE_CRYPTO_OPERATION 0x119 2234da93626SDavid Hildenbrand #define PGM_INT_CODE_TX_ABORTED_EVENT 0x200 2244da93626SDavid Hildenbrand 225484a3a57SDavid Hildenbrand struct cpuid { 226484a3a57SDavid Hildenbrand uint64_t version : 8; 227484a3a57SDavid Hildenbrand uint64_t id : 24; 228484a3a57SDavid Hildenbrand uint64_t type : 16; 229484a3a57SDavid Hildenbrand uint64_t format : 1; 230484a3a57SDavid Hildenbrand uint64_t reserved : 15; 231484a3a57SDavid Hildenbrand }; 232484a3a57SDavid Hildenbrand 233b43c912fSClaudio Imbrenda #define SVC_LEAVE_PSTATE 1 234b43c912fSClaudio Imbrenda 235f77c0515SJanosch Frank static inline unsigned short stap(void) 236f77c0515SJanosch Frank { 237f77c0515SJanosch Frank unsigned short cpu_address; 238f77c0515SJanosch Frank 239f77c0515SJanosch Frank asm volatile("stap %0" : "=Q" (cpu_address)); 240f77c0515SJanosch Frank return cpu_address; 241f77c0515SJanosch Frank } 242f77c0515SJanosch Frank 24395da193aSClaudio Imbrenda static inline uint64_t stidp(void) 244c73cc92dSJanosch Frank { 245c73cc92dSJanosch Frank uint64_t cpuid; 246c73cc92dSJanosch Frank 247c73cc92dSJanosch Frank asm volatile("stidp %0" : "=Q" (cpuid)); 248c73cc92dSJanosch Frank 249c73cc92dSJanosch Frank return cpuid; 250c73cc92dSJanosch Frank } 251c73cc92dSJanosch Frank 252b5b28387SJanis Schoetterl-Glausch enum tprot_permission { 253b5b28387SJanis Schoetterl-Glausch TPROT_READ_WRITE = 0, 254b5b28387SJanis Schoetterl-Glausch TPROT_READ = 1, 255b5b28387SJanis Schoetterl-Glausch TPROT_RW_PROTECTED = 2, 256b5b28387SJanis Schoetterl-Glausch TPROT_TRANSL_UNAVAIL = 3, 257b5b28387SJanis Schoetterl-Glausch }; 258b5b28387SJanis Schoetterl-Glausch 259b5b28387SJanis Schoetterl-Glausch static inline enum tprot_permission tprot(unsigned long addr, char access_key) 2603db880b6SDavid Hildenbrand { 2613db880b6SDavid Hildenbrand int cc; 2623db880b6SDavid Hildenbrand 2633db880b6SDavid Hildenbrand asm volatile( 264443987a6SJanis Schoetterl-Glausch " tprot 0(%1),0(%2)\n" 2653db880b6SDavid Hildenbrand " ipm %0\n" 2663db880b6SDavid Hildenbrand " srl %0,28\n" 267443987a6SJanis Schoetterl-Glausch : "=d" (cc) : "a" (addr), "a" (access_key << 4) : "cc"); 268b5b28387SJanis Schoetterl-Glausch return (enum tprot_permission)cc; 2693db880b6SDavid Hildenbrand } 2703db880b6SDavid Hildenbrand 271c08c320bSDavid Hildenbrand static inline void lctlg(int cr, uint64_t value) 272c08c320bSDavid Hildenbrand { 273c08c320bSDavid Hildenbrand asm volatile( 274c08c320bSDavid Hildenbrand " lctlg %1,%1,%0\n" 275c08c320bSDavid Hildenbrand : : "Q" (value), "i" (cr)); 276c08c320bSDavid Hildenbrand } 277c08c320bSDavid Hildenbrand 278c08c320bSDavid Hildenbrand static inline uint64_t stctg(int cr) 279c08c320bSDavid Hildenbrand { 280c08c320bSDavid Hildenbrand uint64_t value; 281c08c320bSDavid Hildenbrand 282c08c320bSDavid Hildenbrand asm volatile( 283c08c320bSDavid Hildenbrand " stctg %1,%1,%0\n" 284c08c320bSDavid Hildenbrand : "=Q" (value) : "i" (cr) : "memory"); 285c08c320bSDavid Hildenbrand return value; 286c08c320bSDavid Hildenbrand } 287c08c320bSDavid Hildenbrand 28843868475SJanosch Frank static inline void ctl_set_bit(int cr, unsigned int bit) 28943868475SJanosch Frank { 29043868475SJanosch Frank uint64_t reg; 29143868475SJanosch Frank 29243868475SJanosch Frank reg = stctg(cr); 29343868475SJanosch Frank reg |= 1UL << bit; 29443868475SJanosch Frank lctlg(cr, reg); 29543868475SJanosch Frank } 29643868475SJanosch Frank 29743868475SJanosch Frank static inline void ctl_clear_bit(int cr, unsigned int bit) 29843868475SJanosch Frank { 29943868475SJanosch Frank uint64_t reg; 30043868475SJanosch Frank 30143868475SJanosch Frank reg = stctg(cr); 30243868475SJanosch Frank reg &= ~(1UL << bit); 30343868475SJanosch Frank lctlg(cr, reg); 30443868475SJanosch Frank } 30543868475SJanosch Frank 306c08c320bSDavid Hildenbrand static inline uint64_t extract_psw_mask(void) 307c08c320bSDavid Hildenbrand { 308c08c320bSDavid Hildenbrand uint32_t mask_upper = 0, mask_lower = 0; 309c08c320bSDavid Hildenbrand 310c08c320bSDavid Hildenbrand asm volatile( 311c08c320bSDavid Hildenbrand " epsw %0,%1\n" 31221675e2dSThomas Huth : "=r" (mask_upper), "=a" (mask_lower)); 313c08c320bSDavid Hildenbrand 314c08c320bSDavid Hildenbrand return (uint64_t) mask_upper << 32 | mask_lower; 315c08c320bSDavid Hildenbrand } 316c08c320bSDavid Hildenbrand 317c08c320bSDavid Hildenbrand static inline void load_psw_mask(uint64_t mask) 318c08c320bSDavid Hildenbrand { 319c08c320bSDavid Hildenbrand struct psw psw = { 320c08c320bSDavid Hildenbrand .mask = mask, 321c08c320bSDavid Hildenbrand .addr = 0, 322c08c320bSDavid Hildenbrand }; 323c08c320bSDavid Hildenbrand uint64_t tmp = 0; 324c08c320bSDavid Hildenbrand 325c08c320bSDavid Hildenbrand asm volatile( 326c08c320bSDavid Hildenbrand " larl %0,0f\n" 327c08c320bSDavid Hildenbrand " stg %0,8(%1)\n" 328c08c320bSDavid Hildenbrand " lpswe 0(%1)\n" 329c08c320bSDavid Hildenbrand "0:\n" 330c08c320bSDavid Hildenbrand : "+r" (tmp) : "a" (&psw) : "memory", "cc" ); 331c08c320bSDavid Hildenbrand } 332c08c320bSDavid Hildenbrand 333086985a3SClaudio Imbrenda /** 334086985a3SClaudio Imbrenda * psw_mask_clear_bits - clears bits from the current PSW mask 335086985a3SClaudio Imbrenda * @clear: bitmask of bits that will be cleared 336086985a3SClaudio Imbrenda */ 337086985a3SClaudio Imbrenda static inline void psw_mask_clear_bits(uint64_t clear) 338086985a3SClaudio Imbrenda { 339086985a3SClaudio Imbrenda load_psw_mask(extract_psw_mask() & ~clear); 340086985a3SClaudio Imbrenda } 341086985a3SClaudio Imbrenda 342086985a3SClaudio Imbrenda /** 343086985a3SClaudio Imbrenda * psw_mask_set_bits - sets bits on the current PSW mask 344086985a3SClaudio Imbrenda * @set: bitmask of bits that will be set 345086985a3SClaudio Imbrenda */ 346086985a3SClaudio Imbrenda static inline void psw_mask_set_bits(uint64_t set) 347086985a3SClaudio Imbrenda { 348086985a3SClaudio Imbrenda load_psw_mask(extract_psw_mask() | set); 349086985a3SClaudio Imbrenda } 350086985a3SClaudio Imbrenda 351086985a3SClaudio Imbrenda /** 352086985a3SClaudio Imbrenda * psw_mask_clear_and_set_bits - clears and sets bits on the current PSW mask 353086985a3SClaudio Imbrenda * @clear: bitmask of bits that will be cleared 354086985a3SClaudio Imbrenda * @set: bitmask of bits that will be set 355086985a3SClaudio Imbrenda * 356086985a3SClaudio Imbrenda * The bits in the @clear mask will be cleared, then the bits in the @set mask 357086985a3SClaudio Imbrenda * will be set. 358086985a3SClaudio Imbrenda */ 359086985a3SClaudio Imbrenda static inline void psw_mask_clear_and_set_bits(uint64_t clear, uint64_t set) 360086985a3SClaudio Imbrenda { 361086985a3SClaudio Imbrenda load_psw_mask((extract_psw_mask() & ~clear) | set); 362086985a3SClaudio Imbrenda } 363086985a3SClaudio Imbrenda 364086985a3SClaudio Imbrenda /** 365086985a3SClaudio Imbrenda * enable_dat - enable the DAT bit in the current PSW 366086985a3SClaudio Imbrenda */ 367086985a3SClaudio Imbrenda static inline void enable_dat(void) 368086985a3SClaudio Imbrenda { 369086985a3SClaudio Imbrenda psw_mask_set_bits(PSW_MASK_DAT); 370086985a3SClaudio Imbrenda } 371086985a3SClaudio Imbrenda 372086985a3SClaudio Imbrenda /** 373086985a3SClaudio Imbrenda * disable_dat - disable the DAT bit in the current PSW 374086985a3SClaudio Imbrenda */ 375086985a3SClaudio Imbrenda static inline void disable_dat(void) 376086985a3SClaudio Imbrenda { 377086985a3SClaudio Imbrenda psw_mask_clear_bits(PSW_MASK_DAT); 378086985a3SClaudio Imbrenda } 379086985a3SClaudio Imbrenda 380f73b4b9eSPierre Morel static inline void wait_for_interrupt(uint64_t irq_mask) 381f73b4b9eSPierre Morel { 382f73b4b9eSPierre Morel uint64_t psw_mask = extract_psw_mask(); 383f73b4b9eSPierre Morel 384f73b4b9eSPierre Morel load_psw_mask(psw_mask | irq_mask | PSW_MASK_WAIT); 385f73b4b9eSPierre Morel /* 386f73b4b9eSPierre Morel * After being woken and having processed the interrupt, let's restore 387f73b4b9eSPierre Morel * the PSW mask. 388f73b4b9eSPierre Morel */ 389f73b4b9eSPierre Morel load_psw_mask(psw_mask); 390f73b4b9eSPierre Morel } 391f73b4b9eSPierre Morel 3924ef6f57dSJanosch Frank static inline void enter_pstate(void) 3934ef6f57dSJanosch Frank { 394086985a3SClaudio Imbrenda psw_mask_set_bits(PSW_MASK_PSTATE); 3954ef6f57dSJanosch Frank } 3964ef6f57dSJanosch Frank 397b43c912fSClaudio Imbrenda static inline void leave_pstate(void) 398b43c912fSClaudio Imbrenda { 399b43c912fSClaudio Imbrenda asm volatile(" svc %0\n" : : "i" (SVC_LEAVE_PSTATE)); 400b43c912fSClaudio Imbrenda } 401b43c912fSClaudio Imbrenda 402c132c9e2SJanosch Frank static inline int stsi(void *addr, int fc, int sel1, int sel2) 403c132c9e2SJanosch Frank { 404c132c9e2SJanosch Frank register int r0 asm("0") = (fc << 28) | sel1; 405c132c9e2SJanosch Frank register int r1 asm("1") = sel2; 406c132c9e2SJanosch Frank int cc; 407c132c9e2SJanosch Frank 408c132c9e2SJanosch Frank asm volatile( 409c132c9e2SJanosch Frank "stsi 0(%3)\n" 410c132c9e2SJanosch Frank "ipm %[cc]\n" 411c132c9e2SJanosch Frank "srl %[cc],28\n" 412c132c9e2SJanosch Frank : "+d" (r0), [cc] "=d" (cc) 413c132c9e2SJanosch Frank : "d" (r1), "a" (addr) 414c132c9e2SJanosch Frank : "cc", "memory"); 415c132c9e2SJanosch Frank return cc; 416c132c9e2SJanosch Frank } 417c132c9e2SJanosch Frank 418242b02e3SPierre Morel static inline unsigned long stsi_get_fc(void) 419242b02e3SPierre Morel { 420242b02e3SPierre Morel register unsigned long r0 asm("0") = 0; 421242b02e3SPierre Morel register unsigned long r1 asm("1") = 0; 422242b02e3SPierre Morel int cc; 423242b02e3SPierre Morel 424242b02e3SPierre Morel asm volatile("stsi 0\n" 425242b02e3SPierre Morel "ipm %[cc]\n" 426242b02e3SPierre Morel "srl %[cc],28\n" 427242b02e3SPierre Morel : "+d" (r0), [cc] "=d" (cc) 428242b02e3SPierre Morel : "d" (r1) 429242b02e3SPierre Morel : "cc", "memory"); 430242b02e3SPierre Morel assert(!cc); 431242b02e3SPierre Morel return r0 >> 28; 432242b02e3SPierre Morel } 433242b02e3SPierre Morel 434f9395bfeSClaudio Imbrenda static inline int servc(uint32_t command, unsigned long sccb) 435f9395bfeSClaudio Imbrenda { 436f9395bfeSClaudio Imbrenda int cc; 437f9395bfeSClaudio Imbrenda 438f9395bfeSClaudio Imbrenda asm volatile( 439f9395bfeSClaudio Imbrenda " .insn rre,0xb2200000,%1,%2\n" /* servc %1,%2 */ 440f9395bfeSClaudio Imbrenda " ipm %0\n" 441f9395bfeSClaudio Imbrenda " srl %0,28" 442f9395bfeSClaudio Imbrenda : "=&d" (cc) : "d" (command), "a" (sccb) 443f9395bfeSClaudio Imbrenda : "cc", "memory"); 444f9395bfeSClaudio Imbrenda return cc; 445f9395bfeSClaudio Imbrenda } 446f9395bfeSClaudio Imbrenda 4476b3278c9SClaudio Imbrenda static inline void set_prefix(uint32_t new_prefix) 4486b3278c9SClaudio Imbrenda { 4496b3278c9SClaudio Imbrenda asm volatile(" spx %0" : : "Q" (new_prefix) : "memory"); 4506b3278c9SClaudio Imbrenda } 4516b3278c9SClaudio Imbrenda 4526b3278c9SClaudio Imbrenda static inline uint32_t get_prefix(void) 4536b3278c9SClaudio Imbrenda { 4546b3278c9SClaudio Imbrenda uint32_t current_prefix; 4556b3278c9SClaudio Imbrenda 4566b3278c9SClaudio Imbrenda asm volatile(" stpx %0" : "=Q" (current_prefix)); 4576b3278c9SClaudio Imbrenda return current_prefix; 4586b3278c9SClaudio Imbrenda } 4596b3278c9SClaudio Imbrenda 460cfb204f9SDavid Hildenbrand #endif 461