xref: /kvm-unit-tests/lib/s390x/asm-offsets.c (revision 6c9f99df2fa51f58bd6a8b6775810b7f249bd0d7)
1*6c9f99dfSJanosch Frank /* SPDX-License-Identifier: GPL-2.0-only */
2cfb204f9SDavid Hildenbrand /*
3cfb204f9SDavid Hildenbrand  * Copyright (c) 2017 Red Hat Inc
4cfb204f9SDavid Hildenbrand  *
5cfb204f9SDavid Hildenbrand  * Authors:
6cfb204f9SDavid Hildenbrand  *  David Hildenbrand <david@redhat.com>
7cfb204f9SDavid Hildenbrand  */
8cfb204f9SDavid Hildenbrand #include <libcflat.h>
9cfb204f9SDavid Hildenbrand #include <kbuild.h>
10cfb204f9SDavid Hildenbrand #include <asm/arch_def.h>
11cfb204f9SDavid Hildenbrand 
12cfb204f9SDavid Hildenbrand int main(void)
13cfb204f9SDavid Hildenbrand {
14cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EXT_INT_PARAM, lowcore, ext_int_param);
15cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_CPU_ADDR, lowcore, cpu_addr);
16cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EXT_INT_CODE, lowcore, ext_int_code);
17cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_SVC_INT_ID, lowcore, svc_int_id);
18cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_SVC_INT_CODE, lowcore, svc_int_code);
19cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PGM_INT_ID, lowcore, pgm_int_id);
20cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PGM_INT_CODE, lowcore, pgm_int_code);
21cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_DXC_VXC, lowcore, dxc_vxc);
22cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_MON_CLASS_NB, lowcore, mon_class_nb);
23cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PER_CODE, lowcore, per_code);
24cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PER_ATMID, lowcore, per_atmid);
25cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PER_ADDR, lowcore, per_addr);
26cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EXC_ACC_ID, lowcore, exc_acc_id);
27cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PER_ACC_ID, lowcore, per_acc_id);
28cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_OP_ACC_ID, lowcore, op_acc_id);
29cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_ARCH_MODE_ID, lowcore, arch_mode_id);
30cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_TRANS_EXC_ID, lowcore, trans_exc_id);
31cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_MON_CODE, lowcore, mon_code);
32cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_SUBSYS_ID_WORD, lowcore, subsys_id_word);
33cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_IO_INT_PARAM, lowcore, io_int_param);
34cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_IO_INT_WORD, lowcore, io_int_word);
35cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_STFL, lowcore, stfl);
36cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_MCCK_INT_CODE, lowcore, mcck_int_code);
37cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EXT_DAMAGE_CODE, lowcore, ext_damage_code);
38cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_FAILING_STORAGE_ADDR, lowcore, failing_storage_addr);
39cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EMON_CA_ORIGIN, lowcore, emon_ca_origin);
40cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EMON_CA_SIZE, lowcore, emon_ca_size);
41cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EMON_EXC_COUNT, lowcore, emon_exc_count);
42cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_BREAKING_EVENT_ADDR, lowcore, breaking_event_addr);
43cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_RESTART_OLD_PSW, lowcore, restart_old_psw);
44cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EXT_OLD_PSW, lowcore, ext_old_psw);
45cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_SVC_OLD_PSW, lowcore, svc_old_psw);
46cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PGM_OLD_PSW, lowcore, pgm_old_psw);
47cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_MCCK_OLD_PSW, lowcore, mcck_old_psw);
48cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_IO_OLD_PSW, lowcore, io_old_psw);
49cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_RESTART_NEW_PSW, lowcore, restart_new_psw);
50cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_EXT_NEW_PSW, lowcore, ext_new_psw);
51cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_SVC_NEW_PSW, lowcore, svc_new_psw);
52cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PGM_NEW_PSW, lowcore, pgm_new_psw);
53cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_MCCK_NEW_PSW, lowcore, mcck_new_psw);
54cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_IO_NEW_PSW, lowcore, io_new_psw);
554da93626SDavid Hildenbrand 	OFFSET(GEN_LC_SW_INT_GRS, lowcore, sw_int_grs);
564da93626SDavid Hildenbrand 	OFFSET(GEN_LC_SW_INT_FPRS, lowcore, sw_int_fprs);
574da93626SDavid Hildenbrand 	OFFSET(GEN_LC_SW_INT_FPC, lowcore, sw_int_fpc);
58736b9295SJanosch Frank 	OFFSET(GEN_LC_SW_INT_CRS, lowcore, sw_int_crs);
59da6ce270SJanosch Frank 	OFFSET(GEN_LC_SW_INT_PSW, lowcore, sw_int_psw);
60cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_MCCK_EXT_SA_ADDR, lowcore, mcck_ext_sa_addr);
61cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_FPRS_SA, lowcore, fprs_sa);
62cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_GRS_SA, lowcore, grs_sa);
63cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PSW_SA, lowcore, psw_sa);
64cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PREFIX_SA, lowcore, prefix_sa);
65cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_FPC_SA, lowcore, fpc_sa);
66cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_TOD_PR_SA, lowcore, tod_pr_sa);
67cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_CPUTM_SA, lowcore, cputm_sa);
68cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_CC_SA, lowcore, cc_sa);
69cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_ARS_SA, lowcore, ars_sa);
70cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_CRS_SA, lowcore, crs_sa);
71cfb204f9SDavid Hildenbrand 	OFFSET(GEN_LC_PGM_INT_TDB, lowcore, pgm_int_tdb);
72cfb204f9SDavid Hildenbrand 
73cfb204f9SDavid Hildenbrand 	return 0;
74cfb204f9SDavid Hildenbrand }
75