xref: /kvm-unit-tests/lib/pci.h (revision 66082ed62971f408a33385bebc0676e0ac051cf2)
14932b58aSMichael S. Tsirkin #ifndef PCI_H
24932b58aSMichael S. Tsirkin #define PCI_H
3456c55bcSAndrew Jones /*
4456c55bcSAndrew Jones  * API for scanning a PCI bus for a given device, as well to access
5456c55bcSAndrew Jones  * BAR registers.
6456c55bcSAndrew Jones  *
7456c55bcSAndrew Jones  * Copyright (C) 2013, Red Hat Inc, Michael S. Tsirkin <mst@redhat.com>
8456c55bcSAndrew Jones  *
9456c55bcSAndrew Jones  * This work is licensed under the terms of the GNU LGPL, version 2.
10456c55bcSAndrew Jones  */
114932b58aSMichael S. Tsirkin #include "libcflat.h"
124932b58aSMichael S. Tsirkin 
134932b58aSMichael S. Tsirkin typedef uint16_t pcidevaddr_t;
144932b58aSMichael S. Tsirkin enum {
15d3a8ad49SAndrew Jones 	PCIDEVADDR_INVALID = 0xffff,
164932b58aSMichael S. Tsirkin };
17ebb58e7eSAlexander Gordeev 
18e954ce23SPeter Xu #define PCI_BAR_NUM                     6
194d6cefa9SPeter Xu #define PCI_DEVFN_MAX                   256
204d6cefa9SPeter Xu 
214d6cefa9SPeter Xu struct pci_dev {
224d6cefa9SPeter Xu 	uint16_t bdf;
23e954ce23SPeter Xu 	phys_addr_t resource[PCI_BAR_NUM];
244d6cefa9SPeter Xu };
254d6cefa9SPeter Xu 
264d6cefa9SPeter Xu extern void pci_dev_init(struct pci_dev *dev, pcidevaddr_t bdf);
27e954ce23SPeter Xu extern void pci_scan_bars(struct pci_dev *dev);
28*66082ed6SPeter Xu extern void pci_cmd_set_clr(struct pci_dev *dev, uint16_t set, uint16_t clr);
29*66082ed6SPeter Xu extern void pci_enable_defaults(struct pci_dev *dev);
304d6cefa9SPeter Xu 
3133d78b07SAlexander Gordeev extern bool pci_probe(void);
32e4611520SAlexander Gordeev extern void pci_print(void);
33e1cad5c8SAlexander Gordeev extern bool pci_dev_exists(pcidevaddr_t dev);
34fa80a74dSAlexander Gordeev extern pcidevaddr_t pci_find_dev(uint16_t vendor_id, uint16_t device_id);
352455ef20SAlexander Gordeev 
362455ef20SAlexander Gordeev /*
372455ef20SAlexander Gordeev  * @bar_num in all BAR access functions below is the index of the 32-bit
382455ef20SAlexander Gordeev  * register starting from the PCI_BASE_ADDRESS_0 offset.
392455ef20SAlexander Gordeev  *
402455ef20SAlexander Gordeev  * In cases where the BAR size is 64-bit, a caller should still provide
412455ef20SAlexander Gordeev  * @bar_num in terms of 32-bit words. For example, if a device has a 64-bit
422455ef20SAlexander Gordeev  * BAR#0 and a 32-bit BAR#1, then caller should provide 2 to address BAR#1,
432455ef20SAlexander Gordeev  * not 1.
442455ef20SAlexander Gordeev  *
452455ef20SAlexander Gordeev  * It is expected the caller is aware of the device BAR layout and never
462455ef20SAlexander Gordeev  * tries to address the middle of a 64-bit register.
472455ef20SAlexander Gordeev  */
484d6cefa9SPeter Xu extern phys_addr_t pci_bar_get_addr(struct pci_dev *dev, int bar_num);
494d6cefa9SPeter Xu extern void pci_bar_set_addr(struct pci_dev *dev, int bar_num, phys_addr_t addr);
504d6cefa9SPeter Xu extern phys_addr_t pci_bar_size(struct pci_dev *dev, int bar_num);
514d6cefa9SPeter Xu extern uint32_t pci_bar_get(struct pci_dev *dev, int bar_num);
5233d78b07SAlexander Gordeev extern uint32_t pci_bar_mask(uint32_t bar);
534d6cefa9SPeter Xu extern bool pci_bar_is64(struct pci_dev *dev, int bar_num);
544d6cefa9SPeter Xu extern bool pci_bar_is_memory(struct pci_dev *dev, int bar_num);
554d6cefa9SPeter Xu extern bool pci_bar_is_valid(struct pci_dev *dev, int bar_num);
564d6cefa9SPeter Xu extern void pci_bar_print(struct pci_dev *dev, int bar_num);
5733d78b07SAlexander Gordeev extern void pci_dev_print_id(pcidevaddr_t dev);
584932b58aSMichael S. Tsirkin 
597d4c532dSPeter Xu extern int pci_testdev(void);
60e4125c0cSAlexander Gordeev 
61289ebf8fSAndrew Jones /*
62289ebf8fSAndrew Jones  * pci-testdev is a driver for the pci-testdev qemu pci device. The
63289ebf8fSAndrew Jones  * device enables testing mmio and portio exits, and measuring their
64289ebf8fSAndrew Jones  * speed.
65289ebf8fSAndrew Jones  */
66289ebf8fSAndrew Jones #define PCI_VENDOR_ID_REDHAT		0x1b36
67289ebf8fSAndrew Jones #define PCI_DEVICE_ID_REDHAT_TEST	0x0005
68289ebf8fSAndrew Jones 
69e4125c0cSAlexander Gordeev /*
70e4125c0cSAlexander Gordeev  * pci-testdev supports at least three types of tests (via mmio and
71e4125c0cSAlexander Gordeev  * portio BARs): no-eventfd, wildcard-eventfd and datamatch-eventfd
72e4125c0cSAlexander Gordeev  */
73e954ce23SPeter Xu #define PCI_TESTDEV_BAR_MEM		0
74e954ce23SPeter Xu #define PCI_TESTDEV_BAR_IO		1
75289ebf8fSAndrew Jones #define PCI_TESTDEV_NUM_BARS		2
76e4125c0cSAlexander Gordeev #define PCI_TESTDEV_NUM_TESTS		3
77289ebf8fSAndrew Jones 
78289ebf8fSAndrew Jones struct pci_test_dev_hdr {
79289ebf8fSAndrew Jones 	uint8_t  test;
80289ebf8fSAndrew Jones 	uint8_t  width;
81289ebf8fSAndrew Jones 	uint8_t  pad0[2];
82289ebf8fSAndrew Jones 	uint32_t offset;
83289ebf8fSAndrew Jones 	uint32_t data;
84289ebf8fSAndrew Jones 	uint32_t count;
85289ebf8fSAndrew Jones 	uint8_t  name[];
86289ebf8fSAndrew Jones };
87289ebf8fSAndrew Jones 
88e4611520SAlexander Gordeev #define  PCI_HEADER_TYPE_MASK		0x7f
89e4611520SAlexander Gordeev 
90289ebf8fSAndrew Jones #endif /* PCI_H */
91