14932b58aSMichael S. Tsirkin #ifndef PCI_H 24932b58aSMichael S. Tsirkin #define PCI_H 3456c55bcSAndrew Jones /* 4456c55bcSAndrew Jones * API for scanning a PCI bus for a given device, as well to access 5456c55bcSAndrew Jones * BAR registers. 6456c55bcSAndrew Jones * 7456c55bcSAndrew Jones * Copyright (C) 2013, Red Hat Inc, Michael S. Tsirkin <mst@redhat.com> 8456c55bcSAndrew Jones * 9456c55bcSAndrew Jones * This work is licensed under the terms of the GNU LGPL, version 2. 10456c55bcSAndrew Jones */ 114932b58aSMichael S. Tsirkin #include "libcflat.h" 124932b58aSMichael S. Tsirkin 134932b58aSMichael S. Tsirkin typedef uint16_t pcidevaddr_t; 144932b58aSMichael S. Tsirkin enum { 15d3a8ad49SAndrew Jones PCIDEVADDR_INVALID = 0xffff, 164932b58aSMichael S. Tsirkin }; 17ebb58e7eSAlexander Gordeev 18fa80a74dSAlexander Gordeev extern pcidevaddr_t pci_find_dev(uint16_t vendor_id, uint16_t device_id); 19*2455ef20SAlexander Gordeev 20*2455ef20SAlexander Gordeev /* 21*2455ef20SAlexander Gordeev * @bar_num in all BAR access functions below is the index of the 32-bit 22*2455ef20SAlexander Gordeev * register starting from the PCI_BASE_ADDRESS_0 offset. 23*2455ef20SAlexander Gordeev * 24*2455ef20SAlexander Gordeev * In cases where the BAR size is 64-bit, a caller should still provide 25*2455ef20SAlexander Gordeev * @bar_num in terms of 32-bit words. For example, if a device has a 64-bit 26*2455ef20SAlexander Gordeev * BAR#0 and a 32-bit BAR#1, then caller should provide 2 to address BAR#1, 27*2455ef20SAlexander Gordeev * not 1. 28*2455ef20SAlexander Gordeev * 29*2455ef20SAlexander Gordeev * It is expected the caller is aware of the device BAR layout and never 30*2455ef20SAlexander Gordeev * tries to address the middle of a 64-bit register. 31*2455ef20SAlexander Gordeev */ 32*2455ef20SAlexander Gordeev extern phys_addr_t pci_bar_addr(pcidevaddr_t dev, int bar_num); 33*2455ef20SAlexander Gordeev extern phys_addr_t pci_bar_size(pcidevaddr_t dev, int bar_num); 34*2455ef20SAlexander Gordeev extern bool pci_bar_is64(pcidevaddr_t dev, int bar_num); 35fa80a74dSAlexander Gordeev extern bool pci_bar_is_memory(pcidevaddr_t dev, int bar_num); 36fa80a74dSAlexander Gordeev extern bool pci_bar_is_valid(pcidevaddr_t dev, int bar_num); 374932b58aSMichael S. Tsirkin 38289ebf8fSAndrew Jones /* 39289ebf8fSAndrew Jones * pci-testdev is a driver for the pci-testdev qemu pci device. The 40289ebf8fSAndrew Jones * device enables testing mmio and portio exits, and measuring their 41289ebf8fSAndrew Jones * speed. 42289ebf8fSAndrew Jones */ 43289ebf8fSAndrew Jones #define PCI_VENDOR_ID_REDHAT 0x1b36 44289ebf8fSAndrew Jones #define PCI_DEVICE_ID_REDHAT_TEST 0x0005 45289ebf8fSAndrew Jones 46289ebf8fSAndrew Jones #define PCI_TESTDEV_NUM_BARS 2 47289ebf8fSAndrew Jones 48289ebf8fSAndrew Jones struct pci_test_dev_hdr { 49289ebf8fSAndrew Jones uint8_t test; 50289ebf8fSAndrew Jones uint8_t width; 51289ebf8fSAndrew Jones uint8_t pad0[2]; 52289ebf8fSAndrew Jones uint32_t offset; 53289ebf8fSAndrew Jones uint32_t data; 54289ebf8fSAndrew Jones uint32_t count; 55289ebf8fSAndrew Jones uint8_t name[]; 56289ebf8fSAndrew Jones }; 57289ebf8fSAndrew Jones 58289ebf8fSAndrew Jones #endif /* PCI_H */ 59