1*33d78b07SAlexander Gordeev /* 2*33d78b07SAlexander Gordeev * Generic PCI host controller as described in PCI Bus Binding to Open Firmware 3*33d78b07SAlexander Gordeev * 4*33d78b07SAlexander Gordeev * Copyright (C) 2016, Red Hat Inc, Alexander Gordeev <agordeev@redhat.com> 5*33d78b07SAlexander Gordeev * 6*33d78b07SAlexander Gordeev * This work is licensed under the terms of the GNU LGPL, version 2. 7*33d78b07SAlexander Gordeev */ 8*33d78b07SAlexander Gordeev #include "libcflat.h" 9*33d78b07SAlexander Gordeev #include "devicetree.h" 10*33d78b07SAlexander Gordeev #include "alloc.h" 11*33d78b07SAlexander Gordeev #include "pci.h" 12*33d78b07SAlexander Gordeev #include "asm/pci.h" 13*33d78b07SAlexander Gordeev #include "asm/io.h" 14*33d78b07SAlexander Gordeev #include "pci-host-generic.h" 15*33d78b07SAlexander Gordeev #include <linux/pci_regs.h> 16*33d78b07SAlexander Gordeev 17*33d78b07SAlexander Gordeev static struct pci_host_bridge *pci_host_bridge; 18*33d78b07SAlexander Gordeev 19*33d78b07SAlexander Gordeev static int of_flags_to_pci_type(u32 of_flags) 20*33d78b07SAlexander Gordeev { 21*33d78b07SAlexander Gordeev static int type_map[] = { 22*33d78b07SAlexander Gordeev [1] = PCI_BASE_ADDRESS_SPACE_IO, 23*33d78b07SAlexander Gordeev [2] = PCI_BASE_ADDRESS_MEM_TYPE_32, 24*33d78b07SAlexander Gordeev [3] = PCI_BASE_ADDRESS_MEM_TYPE_64 25*33d78b07SAlexander Gordeev }; 26*33d78b07SAlexander Gordeev int idx = (of_flags >> 24) & 0x03; 27*33d78b07SAlexander Gordeev int res; 28*33d78b07SAlexander Gordeev 29*33d78b07SAlexander Gordeev assert(idx > 0); 30*33d78b07SAlexander Gordeev res = type_map[idx]; 31*33d78b07SAlexander Gordeev 32*33d78b07SAlexander Gordeev if (of_flags & 0x40000000) 33*33d78b07SAlexander Gordeev res |= PCI_BASE_ADDRESS_MEM_PREFETCH; 34*33d78b07SAlexander Gordeev 35*33d78b07SAlexander Gordeev return res; 36*33d78b07SAlexander Gordeev } 37*33d78b07SAlexander Gordeev 38*33d78b07SAlexander Gordeev static int pci_bar_type(u32 bar) 39*33d78b07SAlexander Gordeev { 40*33d78b07SAlexander Gordeev if (bar & PCI_BASE_ADDRESS_SPACE) 41*33d78b07SAlexander Gordeev return PCI_BASE_ADDRESS_SPACE_IO; 42*33d78b07SAlexander Gordeev else 43*33d78b07SAlexander Gordeev return bar & (PCI_BASE_ADDRESS_MEM_TYPE_MASK | 44*33d78b07SAlexander Gordeev PCI_BASE_ADDRESS_MEM_PREFETCH); 45*33d78b07SAlexander Gordeev } 46*33d78b07SAlexander Gordeev 47*33d78b07SAlexander Gordeev /* 48*33d78b07SAlexander Gordeev * Probe DT for a generic PCI host controller 49*33d78b07SAlexander Gordeev * See kernel Documentation/devicetree/bindings/pci/host-generic-pci.txt 50*33d78b07SAlexander Gordeev * and function gen_pci_probe() in drivers/pci/host/pci-host-generic.c 51*33d78b07SAlexander Gordeev */ 52*33d78b07SAlexander Gordeev static struct pci_host_bridge *pci_dt_probe(void) 53*33d78b07SAlexander Gordeev { 54*33d78b07SAlexander Gordeev struct pci_host_bridge *host; 55*33d78b07SAlexander Gordeev const void *fdt = dt_fdt(); 56*33d78b07SAlexander Gordeev const struct fdt_property *prop; 57*33d78b07SAlexander Gordeev struct dt_pbus_reg base; 58*33d78b07SAlexander Gordeev struct dt_device dt_dev; 59*33d78b07SAlexander Gordeev struct dt_bus dt_bus; 60*33d78b07SAlexander Gordeev struct pci_addr_space *as; 61*33d78b07SAlexander Gordeev fdt32_t *data; 62*33d78b07SAlexander Gordeev u32 bus, bus_max; 63*33d78b07SAlexander Gordeev u32 nac, nsc, nac_root, nsc_root; 64*33d78b07SAlexander Gordeev int nr_range_cells, nr_addr_spaces; 65*33d78b07SAlexander Gordeev int ret, node, len, i; 66*33d78b07SAlexander Gordeev 67*33d78b07SAlexander Gordeev if (!dt_available()) { 68*33d78b07SAlexander Gordeev printf("No device tree found\n"); 69*33d78b07SAlexander Gordeev return NULL; 70*33d78b07SAlexander Gordeev } 71*33d78b07SAlexander Gordeev 72*33d78b07SAlexander Gordeev dt_bus_init_defaults(&dt_bus); 73*33d78b07SAlexander Gordeev dt_device_init(&dt_dev, &dt_bus, NULL); 74*33d78b07SAlexander Gordeev 75*33d78b07SAlexander Gordeev node = fdt_path_offset(fdt, "/"); 76*33d78b07SAlexander Gordeev assert(node >= 0); 77*33d78b07SAlexander Gordeev 78*33d78b07SAlexander Gordeev ret = dt_get_nr_cells(node, &nac_root, &nsc_root); 79*33d78b07SAlexander Gordeev assert(ret == 0); 80*33d78b07SAlexander Gordeev assert(nac_root == 1 || nac_root == 2); 81*33d78b07SAlexander Gordeev 82*33d78b07SAlexander Gordeev node = fdt_node_offset_by_compatible(fdt, node, 83*33d78b07SAlexander Gordeev "pci-host-ecam-generic"); 84*33d78b07SAlexander Gordeev if (node == -FDT_ERR_NOTFOUND) { 85*33d78b07SAlexander Gordeev printf("No PCIe ECAM compatible controller found\n"); 86*33d78b07SAlexander Gordeev return NULL; 87*33d78b07SAlexander Gordeev } 88*33d78b07SAlexander Gordeev assert(node >= 0); 89*33d78b07SAlexander Gordeev 90*33d78b07SAlexander Gordeev prop = fdt_get_property(fdt, node, "device_type", &len); 91*33d78b07SAlexander Gordeev assert(prop && len == 4 && !strcmp((char *)prop->data, "pci")); 92*33d78b07SAlexander Gordeev 93*33d78b07SAlexander Gordeev dt_device_bind_node(&dt_dev, node); 94*33d78b07SAlexander Gordeev ret = dt_pbus_get_base(&dt_dev, &base); 95*33d78b07SAlexander Gordeev assert(ret == 0); 96*33d78b07SAlexander Gordeev 97*33d78b07SAlexander Gordeev prop = fdt_get_property(fdt, node, "bus-range", &len); 98*33d78b07SAlexander Gordeev if (prop == NULL) { 99*33d78b07SAlexander Gordeev assert(len == -FDT_ERR_NOTFOUND); 100*33d78b07SAlexander Gordeev bus = 0x00; 101*33d78b07SAlexander Gordeev bus_max = 0xff; 102*33d78b07SAlexander Gordeev } else { 103*33d78b07SAlexander Gordeev data = (fdt32_t *)prop->data; 104*33d78b07SAlexander Gordeev bus = fdt32_to_cpu(data[0]); 105*33d78b07SAlexander Gordeev bus_max = fdt32_to_cpu(data[1]); 106*33d78b07SAlexander Gordeev assert(bus <= bus_max); 107*33d78b07SAlexander Gordeev } 108*33d78b07SAlexander Gordeev assert(bus_max < base.size / (1 << PCI_ECAM_BUS_SHIFT)); 109*33d78b07SAlexander Gordeev 110*33d78b07SAlexander Gordeev ret = dt_get_nr_cells(node, &nac, &nsc); 111*33d78b07SAlexander Gordeev assert(ret == 0); 112*33d78b07SAlexander Gordeev assert(nac == 3 && nsc == 2); 113*33d78b07SAlexander Gordeev 114*33d78b07SAlexander Gordeev prop = fdt_get_property(fdt, node, "ranges", &len); 115*33d78b07SAlexander Gordeev assert(prop != NULL); 116*33d78b07SAlexander Gordeev 117*33d78b07SAlexander Gordeev nr_range_cells = nac + nsc + nac_root; 118*33d78b07SAlexander Gordeev nr_addr_spaces = (len / 4) / nr_range_cells; 119*33d78b07SAlexander Gordeev assert(nr_addr_spaces); 120*33d78b07SAlexander Gordeev 121*33d78b07SAlexander Gordeev host = malloc(sizeof(*host) + 122*33d78b07SAlexander Gordeev sizeof(host->addr_space[0]) * nr_addr_spaces); 123*33d78b07SAlexander Gordeev assert(host != NULL); 124*33d78b07SAlexander Gordeev 125*33d78b07SAlexander Gordeev host->start = base.addr; 126*33d78b07SAlexander Gordeev host->size = base.size; 127*33d78b07SAlexander Gordeev host->bus = bus; 128*33d78b07SAlexander Gordeev host->bus_max = bus_max; 129*33d78b07SAlexander Gordeev host->nr_addr_spaces = nr_addr_spaces; 130*33d78b07SAlexander Gordeev 131*33d78b07SAlexander Gordeev data = (fdt32_t *)prop->data; 132*33d78b07SAlexander Gordeev as = &host->addr_space[0]; 133*33d78b07SAlexander Gordeev 134*33d78b07SAlexander Gordeev for (i = 0; i < nr_addr_spaces; i++) { 135*33d78b07SAlexander Gordeev /* 136*33d78b07SAlexander Gordeev * The PCI binding encodes the PCI address with three 137*33d78b07SAlexander Gordeev * cells as follows: 138*33d78b07SAlexander Gordeev * 139*33d78b07SAlexander Gordeev * phys.hi cell: npt000ss bbbbbbbb dddddfff rrrrrrrr 140*33d78b07SAlexander Gordeev * phys.mid cell: hhhhhhhh hhhhhhhh hhhhhhhh hhhhhhhh 141*33d78b07SAlexander Gordeev * phys.lo cell: llllllll llllllll llllllll llllllll 142*33d78b07SAlexander Gordeev * 143*33d78b07SAlexander Gordeev * PCI device bus address and flags are encoded into phys.high 144*33d78b07SAlexander Gordeev * PCI 64 bit address is encoded into phys.mid and phys.low 145*33d78b07SAlexander Gordeev */ 146*33d78b07SAlexander Gordeev as->type = of_flags_to_pci_type(fdt32_to_cpu(data[0])); 147*33d78b07SAlexander Gordeev as->pci_start = ((u64)fdt32_to_cpu(data[1]) << 32) | 148*33d78b07SAlexander Gordeev fdt32_to_cpu(data[2]); 149*33d78b07SAlexander Gordeev 150*33d78b07SAlexander Gordeev if (nr_range_cells == 6) { 151*33d78b07SAlexander Gordeev as->start = fdt32_to_cpu(data[3]); 152*33d78b07SAlexander Gordeev as->size = ((u64)fdt32_to_cpu(data[4]) << 32) | 153*33d78b07SAlexander Gordeev fdt32_to_cpu(data[5]); 154*33d78b07SAlexander Gordeev } else { 155*33d78b07SAlexander Gordeev as->start = ((u64)fdt32_to_cpu(data[3]) << 32) | 156*33d78b07SAlexander Gordeev fdt32_to_cpu(data[4]); 157*33d78b07SAlexander Gordeev as->size = ((u64)fdt32_to_cpu(data[5]) << 32) | 158*33d78b07SAlexander Gordeev fdt32_to_cpu(data[6]); 159*33d78b07SAlexander Gordeev } 160*33d78b07SAlexander Gordeev 161*33d78b07SAlexander Gordeev data += nr_range_cells; 162*33d78b07SAlexander Gordeev as++; 163*33d78b07SAlexander Gordeev } 164*33d78b07SAlexander Gordeev 165*33d78b07SAlexander Gordeev return host; 166*33d78b07SAlexander Gordeev } 167*33d78b07SAlexander Gordeev 168*33d78b07SAlexander Gordeev static bool pci_alloc_resource(pcidevaddr_t dev, int bar_num, u64 *addr) 169*33d78b07SAlexander Gordeev { 170*33d78b07SAlexander Gordeev struct pci_host_bridge *host = pci_host_bridge; 171*33d78b07SAlexander Gordeev struct pci_addr_space *as = &host->addr_space[0]; 172*33d78b07SAlexander Gordeev u32 mask, bar; 173*33d78b07SAlexander Gordeev u64 size; 174*33d78b07SAlexander Gordeev int type, i; 175*33d78b07SAlexander Gordeev 176*33d78b07SAlexander Gordeev *addr = ~0; 177*33d78b07SAlexander Gordeev 178*33d78b07SAlexander Gordeev size = pci_bar_size(dev, bar_num); 179*33d78b07SAlexander Gordeev if (!size) 180*33d78b07SAlexander Gordeev return false; 181*33d78b07SAlexander Gordeev 182*33d78b07SAlexander Gordeev bar = pci_bar_get(dev, bar_num); 183*33d78b07SAlexander Gordeev type = pci_bar_type(bar); 184*33d78b07SAlexander Gordeev if (type & PCI_BASE_ADDRESS_MEM_TYPE_MASK) 185*33d78b07SAlexander Gordeev type &= ~PCI_BASE_ADDRESS_MEM_PREFETCH; 186*33d78b07SAlexander Gordeev 187*33d78b07SAlexander Gordeev for (i = 0; i < host->nr_addr_spaces; i++) { 188*33d78b07SAlexander Gordeev if (as->type == type) 189*33d78b07SAlexander Gordeev break; 190*33d78b07SAlexander Gordeev as++; 191*33d78b07SAlexander Gordeev } 192*33d78b07SAlexander Gordeev 193*33d78b07SAlexander Gordeev if (i >= host->nr_addr_spaces) { 194*33d78b07SAlexander Gordeev printf("%s: warning: can't satisfy request for ", __func__); 195*33d78b07SAlexander Gordeev pci_dev_print_id(dev); 196*33d78b07SAlexander Gordeev printf(" "); 197*33d78b07SAlexander Gordeev pci_bar_print(dev, bar_num); 198*33d78b07SAlexander Gordeev printf("\n"); 199*33d78b07SAlexander Gordeev return false; 200*33d78b07SAlexander Gordeev } 201*33d78b07SAlexander Gordeev 202*33d78b07SAlexander Gordeev mask = pci_bar_mask(bar); 203*33d78b07SAlexander Gordeev size = ALIGN(size, ~mask + 1); 204*33d78b07SAlexander Gordeev assert(as->allocated + size <= as->size); 205*33d78b07SAlexander Gordeev 206*33d78b07SAlexander Gordeev *addr = as->pci_start + as->allocated; 207*33d78b07SAlexander Gordeev as->allocated += size; 208*33d78b07SAlexander Gordeev 209*33d78b07SAlexander Gordeev return true; 210*33d78b07SAlexander Gordeev } 211*33d78b07SAlexander Gordeev 212*33d78b07SAlexander Gordeev bool pci_probe(void) 213*33d78b07SAlexander Gordeev { 214*33d78b07SAlexander Gordeev pcidevaddr_t dev; 215*33d78b07SAlexander Gordeev u8 header; 216*33d78b07SAlexander Gordeev u32 cmd; 217*33d78b07SAlexander Gordeev int i; 218*33d78b07SAlexander Gordeev 219*33d78b07SAlexander Gordeev assert(!pci_host_bridge); 220*33d78b07SAlexander Gordeev pci_host_bridge = pci_dt_probe(); 221*33d78b07SAlexander Gordeev if (!pci_host_bridge) 222*33d78b07SAlexander Gordeev return false; 223*33d78b07SAlexander Gordeev 224*33d78b07SAlexander Gordeev for (dev = 0; dev < 256; dev++) { 225*33d78b07SAlexander Gordeev if (!pci_dev_exists(dev)) 226*33d78b07SAlexander Gordeev continue; 227*33d78b07SAlexander Gordeev 228*33d78b07SAlexander Gordeev /* We are only interested in normal PCI devices */ 229*33d78b07SAlexander Gordeev header = pci_config_readb(dev, PCI_HEADER_TYPE); 230*33d78b07SAlexander Gordeev if ((header & PCI_HEADER_TYPE_MASK) != PCI_HEADER_TYPE_NORMAL) 231*33d78b07SAlexander Gordeev continue; 232*33d78b07SAlexander Gordeev 233*33d78b07SAlexander Gordeev cmd = PCI_COMMAND_SERR | PCI_COMMAND_PARITY; 234*33d78b07SAlexander Gordeev 235*33d78b07SAlexander Gordeev for (i = 0; i < 6; i++) { 236*33d78b07SAlexander Gordeev u64 addr; 237*33d78b07SAlexander Gordeev 238*33d78b07SAlexander Gordeev if (pci_alloc_resource(dev, i, &addr)) { 239*33d78b07SAlexander Gordeev pci_bar_set_addr(dev, i, addr); 240*33d78b07SAlexander Gordeev 241*33d78b07SAlexander Gordeev if (pci_bar_is_memory(dev, i)) 242*33d78b07SAlexander Gordeev cmd |= PCI_COMMAND_MEMORY; 243*33d78b07SAlexander Gordeev else 244*33d78b07SAlexander Gordeev cmd |= PCI_COMMAND_IO; 245*33d78b07SAlexander Gordeev } 246*33d78b07SAlexander Gordeev 247*33d78b07SAlexander Gordeev if (pci_bar_is64(dev, i)) 248*33d78b07SAlexander Gordeev i++; 249*33d78b07SAlexander Gordeev } 250*33d78b07SAlexander Gordeev 251*33d78b07SAlexander Gordeev pci_config_writew(dev, PCI_COMMAND, cmd); 252*33d78b07SAlexander Gordeev } 253*33d78b07SAlexander Gordeev 254*33d78b07SAlexander Gordeev return true; 255*33d78b07SAlexander Gordeev } 256*33d78b07SAlexander Gordeev 257*33d78b07SAlexander Gordeev /* 258*33d78b07SAlexander Gordeev * This function is to be called from pci_translate_addr() to provide 259*33d78b07SAlexander Gordeev * mapping between this host bridge's PCI busses address and CPU physical 260*33d78b07SAlexander Gordeev * address. 261*33d78b07SAlexander Gordeev */ 262*33d78b07SAlexander Gordeev phys_addr_t pci_host_bridge_get_paddr(u64 pci_addr) 263*33d78b07SAlexander Gordeev { 264*33d78b07SAlexander Gordeev struct pci_host_bridge *host = pci_host_bridge; 265*33d78b07SAlexander Gordeev struct pci_addr_space *as = &host->addr_space[0]; 266*33d78b07SAlexander Gordeev int i; 267*33d78b07SAlexander Gordeev 268*33d78b07SAlexander Gordeev for (i = 0; i < host->nr_addr_spaces; i++) { 269*33d78b07SAlexander Gordeev if (pci_addr >= as->pci_start && 270*33d78b07SAlexander Gordeev pci_addr < as->pci_start + as->size) 271*33d78b07SAlexander Gordeev return as->start + (pci_addr - as->pci_start); 272*33d78b07SAlexander Gordeev as++; 273*33d78b07SAlexander Gordeev } 274*33d78b07SAlexander Gordeev 275*33d78b07SAlexander Gordeev return 0; 276*33d78b07SAlexander Gordeev } 277*33d78b07SAlexander Gordeev 278*33d78b07SAlexander Gordeev static void __iomem *pci_get_dev_conf(struct pci_host_bridge *host, int devfn) 279*33d78b07SAlexander Gordeev { 280*33d78b07SAlexander Gordeev return (void __iomem *)(unsigned long) 281*33d78b07SAlexander Gordeev host->start + (devfn << PCI_ECAM_DEVFN_SHIFT); 282*33d78b07SAlexander Gordeev } 283*33d78b07SAlexander Gordeev 284*33d78b07SAlexander Gordeev u8 pci_config_readb(pcidevaddr_t dev, u8 off) 285*33d78b07SAlexander Gordeev { 286*33d78b07SAlexander Gordeev void __iomem *conf = pci_get_dev_conf(pci_host_bridge, dev); 287*33d78b07SAlexander Gordeev return readb(conf + off); 288*33d78b07SAlexander Gordeev } 289*33d78b07SAlexander Gordeev 290*33d78b07SAlexander Gordeev u16 pci_config_readw(pcidevaddr_t dev, u8 off) 291*33d78b07SAlexander Gordeev { 292*33d78b07SAlexander Gordeev void __iomem *conf = pci_get_dev_conf(pci_host_bridge, dev); 293*33d78b07SAlexander Gordeev return readw(conf + off); 294*33d78b07SAlexander Gordeev } 295*33d78b07SAlexander Gordeev 296*33d78b07SAlexander Gordeev u32 pci_config_readl(pcidevaddr_t dev, u8 off) 297*33d78b07SAlexander Gordeev { 298*33d78b07SAlexander Gordeev void __iomem *conf = pci_get_dev_conf(pci_host_bridge, dev); 299*33d78b07SAlexander Gordeev return readl(conf + off); 300*33d78b07SAlexander Gordeev } 301*33d78b07SAlexander Gordeev 302*33d78b07SAlexander Gordeev void pci_config_writeb(pcidevaddr_t dev, u8 off, u8 val) 303*33d78b07SAlexander Gordeev { 304*33d78b07SAlexander Gordeev void __iomem *conf = pci_get_dev_conf(pci_host_bridge, dev); 305*33d78b07SAlexander Gordeev writeb(val, conf + off); 306*33d78b07SAlexander Gordeev } 307*33d78b07SAlexander Gordeev 308*33d78b07SAlexander Gordeev void pci_config_writew(pcidevaddr_t dev, u8 off, u16 val) 309*33d78b07SAlexander Gordeev { 310*33d78b07SAlexander Gordeev void __iomem *conf = pci_get_dev_conf(pci_host_bridge, dev); 311*33d78b07SAlexander Gordeev writew(val, conf + off); 312*33d78b07SAlexander Gordeev } 313*33d78b07SAlexander Gordeev 314*33d78b07SAlexander Gordeev void pci_config_writel(pcidevaddr_t dev, u8 off, u32 val) 315*33d78b07SAlexander Gordeev { 316*33d78b07SAlexander Gordeev void __iomem *conf = pci_get_dev_conf(pci_host_bridge, dev); 317*33d78b07SAlexander Gordeev writel(val, conf + off); 318*33d78b07SAlexander Gordeev } 319