1*80c72be7SAndrew Jones /* 2*80c72be7SAndrew Jones * pci_regs.h 3*80c72be7SAndrew Jones * 4*80c72be7SAndrew Jones * PCI standard defines 5*80c72be7SAndrew Jones * Copyright 1994, Drew Eckhardt 6*80c72be7SAndrew Jones * Copyright 1997--1999 Martin Mares <mj@ucw.cz> 7*80c72be7SAndrew Jones * 8*80c72be7SAndrew Jones * For more information, please consult the following manuals (look at 9*80c72be7SAndrew Jones * http://www.pcisig.com/ for how to get them): 10*80c72be7SAndrew Jones * 11*80c72be7SAndrew Jones * PCI BIOS Specification 12*80c72be7SAndrew Jones * PCI Local Bus Specification 13*80c72be7SAndrew Jones * PCI to PCI Bridge Specification 14*80c72be7SAndrew Jones * PCI System Design Guide 15*80c72be7SAndrew Jones * 16*80c72be7SAndrew Jones * For HyperTransport information, please consult the following manuals 17*80c72be7SAndrew Jones * from http://www.hypertransport.org 18*80c72be7SAndrew Jones * 19*80c72be7SAndrew Jones * The HyperTransport I/O Link Specification 20*80c72be7SAndrew Jones */ 21*80c72be7SAndrew Jones 22*80c72be7SAndrew Jones #ifndef LINUX_PCI_REGS_H 23*80c72be7SAndrew Jones #define LINUX_PCI_REGS_H 24*80c72be7SAndrew Jones 25*80c72be7SAndrew Jones /* 26*80c72be7SAndrew Jones * Under PCI, each device has 256 bytes of configuration address space, 27*80c72be7SAndrew Jones * of which the first 64 bytes are standardized as follows: 28*80c72be7SAndrew Jones */ 29*80c72be7SAndrew Jones #define PCI_STD_HEADER_SIZEOF 64 30*80c72be7SAndrew Jones #define PCI_VENDOR_ID 0x00 /* 16 bits */ 31*80c72be7SAndrew Jones #define PCI_DEVICE_ID 0x02 /* 16 bits */ 32*80c72be7SAndrew Jones #define PCI_COMMAND 0x04 /* 16 bits */ 33*80c72be7SAndrew Jones #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 34*80c72be7SAndrew Jones #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 35*80c72be7SAndrew Jones #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 36*80c72be7SAndrew Jones #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 37*80c72be7SAndrew Jones #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 38*80c72be7SAndrew Jones #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 39*80c72be7SAndrew Jones #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 40*80c72be7SAndrew Jones #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 41*80c72be7SAndrew Jones #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 42*80c72be7SAndrew Jones #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 43*80c72be7SAndrew Jones #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */ 44*80c72be7SAndrew Jones 45*80c72be7SAndrew Jones #define PCI_STATUS 0x06 /* 16 bits */ 46*80c72be7SAndrew Jones #define PCI_STATUS_INTERRUPT 0x08 /* Interrupt status */ 47*80c72be7SAndrew Jones #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 48*80c72be7SAndrew Jones #define PCI_STATUS_66MHZ 0x20 /* Support 66 MHz PCI 2.1 bus */ 49*80c72be7SAndrew Jones #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 50*80c72be7SAndrew Jones #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 51*80c72be7SAndrew Jones #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 52*80c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 53*80c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_FAST 0x000 54*80c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_MEDIUM 0x200 55*80c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_SLOW 0x400 56*80c72be7SAndrew Jones #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 57*80c72be7SAndrew Jones #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 58*80c72be7SAndrew Jones #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 59*80c72be7SAndrew Jones #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 60*80c72be7SAndrew Jones #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 61*80c72be7SAndrew Jones 62*80c72be7SAndrew Jones #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */ 63*80c72be7SAndrew Jones #define PCI_REVISION_ID 0x08 /* Revision ID */ 64*80c72be7SAndrew Jones #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 65*80c72be7SAndrew Jones #define PCI_CLASS_DEVICE 0x0a /* Device class */ 66*80c72be7SAndrew Jones 67*80c72be7SAndrew Jones #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 68*80c72be7SAndrew Jones #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 69*80c72be7SAndrew Jones #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 70*80c72be7SAndrew Jones #define PCI_HEADER_TYPE_NORMAL 0 71*80c72be7SAndrew Jones #define PCI_HEADER_TYPE_BRIDGE 1 72*80c72be7SAndrew Jones #define PCI_HEADER_TYPE_CARDBUS 2 73*80c72be7SAndrew Jones 74*80c72be7SAndrew Jones #define PCI_BIST 0x0f /* 8 bits */ 75*80c72be7SAndrew Jones #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 76*80c72be7SAndrew Jones #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 77*80c72be7SAndrew Jones #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 78*80c72be7SAndrew Jones 79*80c72be7SAndrew Jones /* 80*80c72be7SAndrew Jones * Base addresses specify locations in memory or I/O space. 81*80c72be7SAndrew Jones * Decoded size can be determined by writing a value of 82*80c72be7SAndrew Jones * 0xffffffff to the register, and reading it back. Only 83*80c72be7SAndrew Jones * 1 bits are decoded. 84*80c72be7SAndrew Jones */ 85*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 86*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 87*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 88*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 89*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 90*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 91*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 92*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_SPACE_IO 0x01 93*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 94*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 95*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 96*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 97*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 98*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 99*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) 100*80c72be7SAndrew Jones #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) 101*80c72be7SAndrew Jones /* bit 1 is reserved if address_space = 1 */ 102*80c72be7SAndrew Jones 103*80c72be7SAndrew Jones /* Header type 0 (normal devices) */ 104*80c72be7SAndrew Jones #define PCI_CARDBUS_CIS 0x28 105*80c72be7SAndrew Jones #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 106*80c72be7SAndrew Jones #define PCI_SUBSYSTEM_ID 0x2e 107*80c72be7SAndrew Jones #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 108*80c72be7SAndrew Jones #define PCI_ROM_ADDRESS_ENABLE 0x01 109*80c72be7SAndrew Jones #define PCI_ROM_ADDRESS_MASK (~0x7ffUL) 110*80c72be7SAndrew Jones 111*80c72be7SAndrew Jones #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 112*80c72be7SAndrew Jones 113*80c72be7SAndrew Jones /* 0x35-0x3b are reserved */ 114*80c72be7SAndrew Jones #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 115*80c72be7SAndrew Jones #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 116*80c72be7SAndrew Jones #define PCI_MIN_GNT 0x3e /* 8 bits */ 117*80c72be7SAndrew Jones #define PCI_MAX_LAT 0x3f /* 8 bits */ 118*80c72be7SAndrew Jones 119*80c72be7SAndrew Jones /* Header type 1 (PCI-to-PCI bridges) */ 120*80c72be7SAndrew Jones #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 121*80c72be7SAndrew Jones #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 122*80c72be7SAndrew Jones #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 123*80c72be7SAndrew Jones #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 124*80c72be7SAndrew Jones #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 125*80c72be7SAndrew Jones #define PCI_IO_LIMIT 0x1d 126*80c72be7SAndrew Jones #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */ 127*80c72be7SAndrew Jones #define PCI_IO_RANGE_TYPE_16 0x00 128*80c72be7SAndrew Jones #define PCI_IO_RANGE_TYPE_32 0x01 129*80c72be7SAndrew Jones #define PCI_IO_RANGE_MASK (~0x0fUL) /* Standard 4K I/O windows */ 130*80c72be7SAndrew Jones #define PCI_IO_1K_RANGE_MASK (~0x03UL) /* Intel 1K I/O windows */ 131*80c72be7SAndrew Jones #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 132*80c72be7SAndrew Jones #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 133*80c72be7SAndrew Jones #define PCI_MEMORY_LIMIT 0x22 134*80c72be7SAndrew Jones #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL 135*80c72be7SAndrew Jones #define PCI_MEMORY_RANGE_MASK (~0x0fUL) 136*80c72be7SAndrew Jones #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 137*80c72be7SAndrew Jones #define PCI_PREF_MEMORY_LIMIT 0x26 138*80c72be7SAndrew Jones #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL 139*80c72be7SAndrew Jones #define PCI_PREF_RANGE_TYPE_32 0x00 140*80c72be7SAndrew Jones #define PCI_PREF_RANGE_TYPE_64 0x01 141*80c72be7SAndrew Jones #define PCI_PREF_RANGE_MASK (~0x0fUL) 142*80c72be7SAndrew Jones #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 143*80c72be7SAndrew Jones #define PCI_PREF_LIMIT_UPPER32 0x2c 144*80c72be7SAndrew Jones #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 145*80c72be7SAndrew Jones #define PCI_IO_LIMIT_UPPER16 0x32 146*80c72be7SAndrew Jones /* 0x34 same as for htype 0 */ 147*80c72be7SAndrew Jones /* 0x35-0x3b is reserved */ 148*80c72be7SAndrew Jones #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 149*80c72be7SAndrew Jones /* 0x3c-0x3d are same as for htype 0 */ 150*80c72be7SAndrew Jones #define PCI_BRIDGE_CONTROL 0x3e 151*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 152*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 153*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_ISA 0x04 /* Enable ISA mode */ 154*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 155*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 156*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 157*80c72be7SAndrew Jones #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 158*80c72be7SAndrew Jones 159*80c72be7SAndrew Jones /* Header type 2 (CardBus bridges) */ 160*80c72be7SAndrew Jones #define PCI_CB_CAPABILITY_LIST 0x14 161*80c72be7SAndrew Jones /* 0x15 reserved */ 162*80c72be7SAndrew Jones #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 163*80c72be7SAndrew Jones #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 164*80c72be7SAndrew Jones #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 165*80c72be7SAndrew Jones #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 166*80c72be7SAndrew Jones #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 167*80c72be7SAndrew Jones #define PCI_CB_MEMORY_BASE_0 0x1c 168*80c72be7SAndrew Jones #define PCI_CB_MEMORY_LIMIT_0 0x20 169*80c72be7SAndrew Jones #define PCI_CB_MEMORY_BASE_1 0x24 170*80c72be7SAndrew Jones #define PCI_CB_MEMORY_LIMIT_1 0x28 171*80c72be7SAndrew Jones #define PCI_CB_IO_BASE_0 0x2c 172*80c72be7SAndrew Jones #define PCI_CB_IO_BASE_0_HI 0x2e 173*80c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_0 0x30 174*80c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_0_HI 0x32 175*80c72be7SAndrew Jones #define PCI_CB_IO_BASE_1 0x34 176*80c72be7SAndrew Jones #define PCI_CB_IO_BASE_1_HI 0x36 177*80c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_1 0x38 178*80c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_1_HI 0x3a 179*80c72be7SAndrew Jones #define PCI_CB_IO_RANGE_MASK (~0x03UL) 180*80c72be7SAndrew Jones /* 0x3c-0x3d are same as for htype 0 */ 181*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CONTROL 0x3e 182*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 183*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_SERR 0x02 184*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_ISA 0x04 185*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_VGA 0x08 186*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 187*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 188*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 189*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 190*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 191*80c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 192*80c72be7SAndrew Jones #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 193*80c72be7SAndrew Jones #define PCI_CB_SUBSYSTEM_ID 0x42 194*80c72be7SAndrew Jones #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 195*80c72be7SAndrew Jones /* 0x48-0x7f reserved */ 196*80c72be7SAndrew Jones 197*80c72be7SAndrew Jones /* Capability lists */ 198*80c72be7SAndrew Jones 199*80c72be7SAndrew Jones #define PCI_CAP_LIST_ID 0 /* Capability ID */ 200*80c72be7SAndrew Jones #define PCI_CAP_ID_PM 0x01 /* Power Management */ 201*80c72be7SAndrew Jones #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 202*80c72be7SAndrew Jones #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 203*80c72be7SAndrew Jones #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 204*80c72be7SAndrew Jones #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 205*80c72be7SAndrew Jones #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 206*80c72be7SAndrew Jones #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */ 207*80c72be7SAndrew Jones #define PCI_CAP_ID_HT 0x08 /* HyperTransport */ 208*80c72be7SAndrew Jones #define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */ 209*80c72be7SAndrew Jones #define PCI_CAP_ID_DBG 0x0A /* Debug port */ 210*80c72be7SAndrew Jones #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */ 211*80c72be7SAndrew Jones #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */ 212*80c72be7SAndrew Jones #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */ 213*80c72be7SAndrew Jones #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */ 214*80c72be7SAndrew Jones #define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */ 215*80c72be7SAndrew Jones #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 216*80c72be7SAndrew Jones #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */ 217*80c72be7SAndrew Jones #define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */ 218*80c72be7SAndrew Jones #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */ 219*80c72be7SAndrew Jones #define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */ 220*80c72be7SAndrew Jones #define PCI_CAP_ID_MAX PCI_CAP_ID_EA 221*80c72be7SAndrew Jones #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 222*80c72be7SAndrew Jones #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 223*80c72be7SAndrew Jones #define PCI_CAP_SIZEOF 4 224*80c72be7SAndrew Jones 225*80c72be7SAndrew Jones /* Power Management Registers */ 226*80c72be7SAndrew Jones 227*80c72be7SAndrew Jones #define PCI_PM_PMC 2 /* PM Capabilities Register */ 228*80c72be7SAndrew Jones #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 229*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 230*80c72be7SAndrew Jones #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */ 231*80c72be7SAndrew Jones #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 232*80c72be7SAndrew Jones #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxiliary power support mask */ 233*80c72be7SAndrew Jones #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 234*80c72be7SAndrew Jones #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 235*80c72be7SAndrew Jones #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 236*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */ 237*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */ 238*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */ 239*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */ 240*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */ 241*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */ 242*80c72be7SAndrew Jones #define PCI_PM_CAP_PME_SHIFT 11 /* Start of the PME Mask in PMC */ 243*80c72be7SAndrew Jones #define PCI_PM_CTRL 4 /* PM control and status register */ 244*80c72be7SAndrew Jones #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 245*80c72be7SAndrew Jones #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 /* No reset for D3hot->D0 */ 246*80c72be7SAndrew Jones #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 247*80c72be7SAndrew Jones #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 248*80c72be7SAndrew Jones #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 249*80c72be7SAndrew Jones #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 250*80c72be7SAndrew Jones #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 251*80c72be7SAndrew Jones #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 252*80c72be7SAndrew Jones #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 253*80c72be7SAndrew Jones #define PCI_PM_DATA_REGISTER 7 /* (??) */ 254*80c72be7SAndrew Jones #define PCI_PM_SIZEOF 8 255*80c72be7SAndrew Jones 256*80c72be7SAndrew Jones /* AGP registers */ 257*80c72be7SAndrew Jones 258*80c72be7SAndrew Jones #define PCI_AGP_VERSION 2 /* BCD version number */ 259*80c72be7SAndrew Jones #define PCI_AGP_RFU 3 /* Rest of capability flags */ 260*80c72be7SAndrew Jones #define PCI_AGP_STATUS 4 /* Status register */ 261*80c72be7SAndrew Jones #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 262*80c72be7SAndrew Jones #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 263*80c72be7SAndrew Jones #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 264*80c72be7SAndrew Jones #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 265*80c72be7SAndrew Jones #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 266*80c72be7SAndrew Jones #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 267*80c72be7SAndrew Jones #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 268*80c72be7SAndrew Jones #define PCI_AGP_COMMAND 8 /* Control register */ 269*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 270*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 271*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 272*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 273*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 274*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 275*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */ 276*80c72be7SAndrew Jones #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */ 277*80c72be7SAndrew Jones #define PCI_AGP_SIZEOF 12 278*80c72be7SAndrew Jones 279*80c72be7SAndrew Jones /* Vital Product Data */ 280*80c72be7SAndrew Jones 281*80c72be7SAndrew Jones #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */ 282*80c72be7SAndrew Jones #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */ 283*80c72be7SAndrew Jones #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */ 284*80c72be7SAndrew Jones #define PCI_VPD_DATA 4 /* 32-bits of data returned here */ 285*80c72be7SAndrew Jones #define PCI_CAP_VPD_SIZEOF 8 286*80c72be7SAndrew Jones 287*80c72be7SAndrew Jones /* Slot Identification */ 288*80c72be7SAndrew Jones 289*80c72be7SAndrew Jones #define PCI_SID_ESR 2 /* Expansion Slot Register */ 290*80c72be7SAndrew Jones #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 291*80c72be7SAndrew Jones #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 292*80c72be7SAndrew Jones #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 293*80c72be7SAndrew Jones 294*80c72be7SAndrew Jones /* Message Signalled Interrupts registers */ 295*80c72be7SAndrew Jones 296*80c72be7SAndrew Jones #define PCI_MSI_FLAGS 2 /* Message Control */ 297*80c72be7SAndrew Jones #define PCI_MSI_FLAGS_ENABLE 0x0001 /* MSI feature enabled */ 298*80c72be7SAndrew Jones #define PCI_MSI_FLAGS_QMASK 0x000e /* Maximum queue size available */ 299*80c72be7SAndrew Jones #define PCI_MSI_FLAGS_QSIZE 0x0070 /* Message queue size configured */ 300*80c72be7SAndrew Jones #define PCI_MSI_FLAGS_64BIT 0x0080 /* 64-bit addresses allowed */ 301*80c72be7SAndrew Jones #define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */ 302*80c72be7SAndrew Jones #define PCI_MSI_RFU 3 /* Rest of capability flags */ 303*80c72be7SAndrew Jones #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 304*80c72be7SAndrew Jones #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 305*80c72be7SAndrew Jones #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 306*80c72be7SAndrew Jones #define PCI_MSI_MASK_32 12 /* Mask bits register for 32-bit devices */ 307*80c72be7SAndrew Jones #define PCI_MSI_PENDING_32 16 /* Pending intrs for 32-bit devices */ 308*80c72be7SAndrew Jones #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 309*80c72be7SAndrew Jones #define PCI_MSI_MASK_64 16 /* Mask bits register for 64-bit devices */ 310*80c72be7SAndrew Jones #define PCI_MSI_PENDING_64 20 /* Pending intrs for 64-bit devices */ 311*80c72be7SAndrew Jones 312*80c72be7SAndrew Jones /* MSI-X registers */ 313*80c72be7SAndrew Jones #define PCI_MSIX_FLAGS 2 /* Message Control */ 314*80c72be7SAndrew Jones #define PCI_MSIX_FLAGS_QSIZE 0x07FF /* Table size */ 315*80c72be7SAndrew Jones #define PCI_MSIX_FLAGS_MASKALL 0x4000 /* Mask all vectors for this function */ 316*80c72be7SAndrew Jones #define PCI_MSIX_FLAGS_ENABLE 0x8000 /* MSI-X enable */ 317*80c72be7SAndrew Jones #define PCI_MSIX_TABLE 4 /* Table offset */ 318*80c72be7SAndrew Jones #define PCI_MSIX_TABLE_BIR 0x00000007 /* BAR index */ 319*80c72be7SAndrew Jones #define PCI_MSIX_TABLE_OFFSET 0xfffffff8 /* Offset into specified BAR */ 320*80c72be7SAndrew Jones #define PCI_MSIX_PBA 8 /* Pending Bit Array offset */ 321*80c72be7SAndrew Jones #define PCI_MSIX_PBA_BIR 0x00000007 /* BAR index */ 322*80c72be7SAndrew Jones #define PCI_MSIX_PBA_OFFSET 0xfffffff8 /* Offset into specified BAR */ 323*80c72be7SAndrew Jones #define PCI_MSIX_FLAGS_BIRMASK PCI_MSIX_PBA_BIR /* deprecated */ 324*80c72be7SAndrew Jones #define PCI_CAP_MSIX_SIZEOF 12 /* size of MSIX registers */ 325*80c72be7SAndrew Jones 326*80c72be7SAndrew Jones /* MSI-X Table entry format */ 327*80c72be7SAndrew Jones #define PCI_MSIX_ENTRY_SIZE 16 328*80c72be7SAndrew Jones #define PCI_MSIX_ENTRY_LOWER_ADDR 0 329*80c72be7SAndrew Jones #define PCI_MSIX_ENTRY_UPPER_ADDR 4 330*80c72be7SAndrew Jones #define PCI_MSIX_ENTRY_DATA 8 331*80c72be7SAndrew Jones #define PCI_MSIX_ENTRY_VECTOR_CTRL 12 332*80c72be7SAndrew Jones #define PCI_MSIX_ENTRY_CTRL_MASKBIT 1 333*80c72be7SAndrew Jones 334*80c72be7SAndrew Jones /* CompactPCI Hotswap Register */ 335*80c72be7SAndrew Jones 336*80c72be7SAndrew Jones #define PCI_CHSWP_CSR 2 /* Control and Status Register */ 337*80c72be7SAndrew Jones #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */ 338*80c72be7SAndrew Jones #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */ 339*80c72be7SAndrew Jones #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */ 340*80c72be7SAndrew Jones #define PCI_CHSWP_LOO 0x08 /* LED On / Off */ 341*80c72be7SAndrew Jones #define PCI_CHSWP_PI 0x30 /* Programming Interface */ 342*80c72be7SAndrew Jones #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */ 343*80c72be7SAndrew Jones #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */ 344*80c72be7SAndrew Jones 345*80c72be7SAndrew Jones /* PCI Advanced Feature registers */ 346*80c72be7SAndrew Jones 347*80c72be7SAndrew Jones #define PCI_AF_LENGTH 2 348*80c72be7SAndrew Jones #define PCI_AF_CAP 3 349*80c72be7SAndrew Jones #define PCI_AF_CAP_TP 0x01 350*80c72be7SAndrew Jones #define PCI_AF_CAP_FLR 0x02 351*80c72be7SAndrew Jones #define PCI_AF_CTRL 4 352*80c72be7SAndrew Jones #define PCI_AF_CTRL_FLR 0x01 353*80c72be7SAndrew Jones #define PCI_AF_STATUS 5 354*80c72be7SAndrew Jones #define PCI_AF_STATUS_TP 0x01 355*80c72be7SAndrew Jones #define PCI_CAP_AF_SIZEOF 6 /* size of AF registers */ 356*80c72be7SAndrew Jones 357*80c72be7SAndrew Jones /* PCI Enhanced Allocation registers */ 358*80c72be7SAndrew Jones 359*80c72be7SAndrew Jones #define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */ 360*80c72be7SAndrew Jones #define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */ 361*80c72be7SAndrew Jones #define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */ 362*80c72be7SAndrew Jones #define PCI_EA_FIRST_ENT_BRIDGE 8 /* First EA Entry for Bridges */ 363*80c72be7SAndrew Jones #define PCI_EA_ES 0x00000007 /* Entry Size */ 364*80c72be7SAndrew Jones #define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */ 365*80c72be7SAndrew Jones /* 0-5 map to BARs 0-5 respectively */ 366*80c72be7SAndrew Jones #define PCI_EA_BEI_BAR0 0 367*80c72be7SAndrew Jones #define PCI_EA_BEI_BAR5 5 368*80c72be7SAndrew Jones #define PCI_EA_BEI_BRIDGE 6 /* Resource behind bridge */ 369*80c72be7SAndrew Jones #define PCI_EA_BEI_ENI 7 /* Equivalent Not Indicated */ 370*80c72be7SAndrew Jones #define PCI_EA_BEI_ROM 8 /* Expansion ROM */ 371*80c72be7SAndrew Jones /* 9-14 map to VF BARs 0-5 respectively */ 372*80c72be7SAndrew Jones #define PCI_EA_BEI_VF_BAR0 9 373*80c72be7SAndrew Jones #define PCI_EA_BEI_VF_BAR5 14 374*80c72be7SAndrew Jones #define PCI_EA_BEI_RESERVED 15 /* Reserved - Treat like ENI */ 375*80c72be7SAndrew Jones #define PCI_EA_PP 0x0000ff00 /* Primary Properties */ 376*80c72be7SAndrew Jones #define PCI_EA_SP 0x00ff0000 /* Secondary Properties */ 377*80c72be7SAndrew Jones #define PCI_EA_P_MEM 0x00 /* Non-Prefetch Memory */ 378*80c72be7SAndrew Jones #define PCI_EA_P_MEM_PREFETCH 0x01 /* Prefetchable Memory */ 379*80c72be7SAndrew Jones #define PCI_EA_P_IO 0x02 /* I/O Space */ 380*80c72be7SAndrew Jones #define PCI_EA_P_VF_MEM_PREFETCH 0x03 /* VF Prefetchable Memory */ 381*80c72be7SAndrew Jones #define PCI_EA_P_VF_MEM 0x04 /* VF Non-Prefetch Memory */ 382*80c72be7SAndrew Jones #define PCI_EA_P_BRIDGE_MEM 0x05 /* Bridge Non-Prefetch Memory */ 383*80c72be7SAndrew Jones #define PCI_EA_P_BRIDGE_MEM_PREFETCH 0x06 /* Bridge Prefetchable Memory */ 384*80c72be7SAndrew Jones #define PCI_EA_P_BRIDGE_IO 0x07 /* Bridge I/O Space */ 385*80c72be7SAndrew Jones /* 0x08-0xfc reserved */ 386*80c72be7SAndrew Jones #define PCI_EA_P_MEM_RESERVED 0xfd /* Reserved Memory */ 387*80c72be7SAndrew Jones #define PCI_EA_P_IO_RESERVED 0xfe /* Reserved I/O Space */ 388*80c72be7SAndrew Jones #define PCI_EA_P_UNAVAILABLE 0xff /* Entry Unavailable */ 389*80c72be7SAndrew Jones #define PCI_EA_WRITABLE 0x40000000 /* Writable: 1 = RW, 0 = HwInit */ 390*80c72be7SAndrew Jones #define PCI_EA_ENABLE 0x80000000 /* Enable for this entry */ 391*80c72be7SAndrew Jones #define PCI_EA_BASE 4 /* Base Address Offset */ 392*80c72be7SAndrew Jones #define PCI_EA_MAX_OFFSET 8 /* MaxOffset (resource length) */ 393*80c72be7SAndrew Jones /* bit 0 is reserved */ 394*80c72be7SAndrew Jones #define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */ 395*80c72be7SAndrew Jones #define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */ 396*80c72be7SAndrew Jones 397*80c72be7SAndrew Jones /* PCI-X registers (Type 0 (non-bridge) devices) */ 398*80c72be7SAndrew Jones 399*80c72be7SAndrew Jones #define PCI_X_CMD 2 /* Modes & Features */ 400*80c72be7SAndrew Jones #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 401*80c72be7SAndrew Jones #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 402*80c72be7SAndrew Jones #define PCI_X_CMD_READ_512 0x0000 /* 512 byte maximum read byte count */ 403*80c72be7SAndrew Jones #define PCI_X_CMD_READ_1K 0x0004 /* 1Kbyte maximum read byte count */ 404*80c72be7SAndrew Jones #define PCI_X_CMD_READ_2K 0x0008 /* 2Kbyte maximum read byte count */ 405*80c72be7SAndrew Jones #define PCI_X_CMD_READ_4K 0x000c /* 4Kbyte maximum read byte count */ 406*80c72be7SAndrew Jones #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */ 407*80c72be7SAndrew Jones /* Max # of outstanding split transactions */ 408*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_1 0x0000 /* Max 1 */ 409*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_2 0x0010 /* Max 2 */ 410*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_3 0x0020 /* Max 3 */ 411*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_4 0x0030 /* Max 4 */ 412*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_8 0x0040 /* Max 8 */ 413*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_12 0x0050 /* Max 12 */ 414*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_16 0x0060 /* Max 16 */ 415*80c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_32 0x0070 /* Max 32 */ 416*80c72be7SAndrew Jones #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */ 417*80c72be7SAndrew Jones #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 418*80c72be7SAndrew Jones #define PCI_X_STATUS 4 /* PCI-X capabilities */ 419*80c72be7SAndrew Jones #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */ 420*80c72be7SAndrew Jones #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */ 421*80c72be7SAndrew Jones #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */ 422*80c72be7SAndrew Jones #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */ 423*80c72be7SAndrew Jones #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */ 424*80c72be7SAndrew Jones #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */ 425*80c72be7SAndrew Jones #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */ 426*80c72be7SAndrew Jones #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */ 427*80c72be7SAndrew Jones #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */ 428*80c72be7SAndrew Jones #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */ 429*80c72be7SAndrew Jones #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */ 430*80c72be7SAndrew Jones #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */ 431*80c72be7SAndrew Jones #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */ 432*80c72be7SAndrew Jones #define PCI_X_ECC_CSR 8 /* ECC control and status */ 433*80c72be7SAndrew Jones #define PCI_CAP_PCIX_SIZEOF_V0 8 /* size of registers for Version 0 */ 434*80c72be7SAndrew Jones #define PCI_CAP_PCIX_SIZEOF_V1 24 /* size for Version 1 */ 435*80c72be7SAndrew Jones #define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1 /* Same for v2 */ 436*80c72be7SAndrew Jones 437*80c72be7SAndrew Jones /* PCI-X registers (Type 1 (bridge) devices) */ 438*80c72be7SAndrew Jones 439*80c72be7SAndrew Jones #define PCI_X_BRIDGE_SSTATUS 2 /* Secondary Status */ 440*80c72be7SAndrew Jones #define PCI_X_SSTATUS_64BIT 0x0001 /* Secondary AD interface is 64 bits */ 441*80c72be7SAndrew Jones #define PCI_X_SSTATUS_133MHZ 0x0002 /* 133 MHz capable */ 442*80c72be7SAndrew Jones #define PCI_X_SSTATUS_FREQ 0x03c0 /* Secondary Bus Mode and Frequency */ 443*80c72be7SAndrew Jones #define PCI_X_SSTATUS_VERS 0x3000 /* PCI-X Capability Version */ 444*80c72be7SAndrew Jones #define PCI_X_SSTATUS_V1 0x1000 /* Mode 2, not Mode 1 */ 445*80c72be7SAndrew Jones #define PCI_X_SSTATUS_V2 0x2000 /* Mode 1 or Modes 1 and 2 */ 446*80c72be7SAndrew Jones #define PCI_X_SSTATUS_266MHZ 0x4000 /* 266 MHz capable */ 447*80c72be7SAndrew Jones #define PCI_X_SSTATUS_533MHZ 0x8000 /* 533 MHz capable */ 448*80c72be7SAndrew Jones #define PCI_X_BRIDGE_STATUS 4 /* Bridge Status */ 449*80c72be7SAndrew Jones 450*80c72be7SAndrew Jones /* PCI Bridge Subsystem ID registers */ 451*80c72be7SAndrew Jones 452*80c72be7SAndrew Jones #define PCI_SSVID_VENDOR_ID 4 /* PCI Bridge subsystem vendor ID */ 453*80c72be7SAndrew Jones #define PCI_SSVID_DEVICE_ID 6 /* PCI Bridge subsystem device ID */ 454*80c72be7SAndrew Jones 455*80c72be7SAndrew Jones /* PCI Express capability registers */ 456*80c72be7SAndrew Jones 457*80c72be7SAndrew Jones #define PCI_EXP_FLAGS 2 /* Capabilities register */ 458*80c72be7SAndrew Jones #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */ 459*80c72be7SAndrew Jones #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */ 460*80c72be7SAndrew Jones #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */ 461*80c72be7SAndrew Jones #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */ 462*80c72be7SAndrew Jones #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */ 463*80c72be7SAndrew Jones #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */ 464*80c72be7SAndrew Jones #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */ 465*80c72be7SAndrew Jones #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCIe to PCI/PCI-X Bridge */ 466*80c72be7SAndrew Jones #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 /* PCI/PCI-X to PCIe Bridge */ 467*80c72be7SAndrew Jones #define PCI_EXP_TYPE_RC_END 0x9 /* Root Complex Integrated Endpoint */ 468*80c72be7SAndrew Jones #define PCI_EXP_TYPE_RC_EC 0xa /* Root Complex Event Collector */ 469*80c72be7SAndrew Jones #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */ 470*80c72be7SAndrew Jones #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */ 471*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP 4 /* Device capabilities */ 472*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PAYLOAD 0x00000007 /* Max_Payload_Size */ 473*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PHANTOM 0x00000018 /* Phantom functions */ 474*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_EXT_TAG 0x00000020 /* Extended tags */ 475*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_L0S 0x000001c0 /* L0s Acceptable Latency */ 476*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_L1 0x00000e00 /* L1 Acceptable Latency */ 477*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_ATN_BUT 0x00001000 /* Attention Button Present */ 478*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_ATN_IND 0x00002000 /* Attention Indicator Present */ 479*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PWR_IND 0x00004000 /* Power Indicator Present */ 480*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_RBER 0x00008000 /* Role-Based Error Reporting */ 481*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000 /* Slot Power Limit Value */ 482*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000 /* Slot Power Limit Scale */ 483*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */ 484*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL 8 /* Device Control */ 485*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */ 486*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */ 487*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */ 488*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */ 489*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */ 490*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */ 491*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */ 492*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */ 493*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */ 494*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */ 495*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */ 496*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_128B 0x0000 /* 128 Bytes */ 497*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_256B 0x1000 /* 256 Bytes */ 498*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_512B 0x2000 /* 512 Bytes */ 499*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_1024B 0x3000 /* 1024 Bytes */ 500*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */ 501*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA 10 /* Device Status */ 502*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA_CED 0x0001 /* Correctable Error Detected */ 503*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA_NFED 0x0002 /* Non-Fatal Error Detected */ 504*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA_FED 0x0004 /* Fatal Error Detected */ 505*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA_URD 0x0008 /* Unsupported Request Detected */ 506*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA_AUXPD 0x0010 /* AUX Power Detected */ 507*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA_TRPND 0x0020 /* Transactions Pending */ 508*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP 12 /* Link Capabilities */ 509*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */ 510*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 /* LNKCAP2 SLS Vector bit 0 */ 511*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */ 512*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */ 513*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 /* ASPM Support */ 514*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_L0SEL 0x00007000 /* L0s Exit Latency */ 515*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_L1EL 0x00038000 /* L1 Exit Latency */ 516*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_CLKPM 0x00040000 /* Clock Power Management */ 517*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SDERC 0x00080000 /* Surprise Down Error Reporting Capable */ 518*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */ 519*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_LBNC 0x00200000 /* Link Bandwidth Notification Capability */ 520*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP_PN 0xff000000 /* Port Number */ 521*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL 16 /* Link Control */ 522*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ASPMC 0x0003 /* ASPM Control */ 523*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ASPM_L0S 0x0001 /* L0s Enable */ 524*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ASPM_L1 0x0002 /* L1 Enable */ 525*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_RCB 0x0008 /* Read Completion Boundary */ 526*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_LD 0x0010 /* Link Disable */ 527*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_RL 0x0020 /* Retrain Link */ 528*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_CCC 0x0040 /* Common Clock Configuration */ 529*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ES 0x0080 /* Extended Synch */ 530*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 /* Enable clkreq */ 531*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_HAWD 0x0200 /* Hardware Autonomous Width Disable */ 532*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_LBMIE 0x0400 /* Link Bandwidth Management Interrupt Enable */ 533*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL_LABIE 0x0800 /* Link Autonomous Bandwidth Interrupt Enable */ 534*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA 18 /* Link Status */ 535*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */ 536*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */ 537*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */ 538*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */ 539*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW 0x03f0 /* Negotiated Link Width */ 540*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X1 0x0010 /* Current Link Width x1 */ 541*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X2 0x0020 /* Current Link Width x2 */ 542*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X4 0x0040 /* Current Link Width x4 */ 543*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X8 0x0080 /* Current Link Width x8 */ 544*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */ 545*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_LT 0x0800 /* Link Training */ 546*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_SLC 0x1000 /* Slot Clock Configuration */ 547*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */ 548*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_LBMS 0x4000 /* Link Bandwidth Management Status */ 549*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA_LABS 0x8000 /* Link Autonomous Bandwidth Status */ 550*80c72be7SAndrew Jones #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 /* v1 endpoints end here */ 551*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP 20 /* Slot Capabilities */ 552*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_ABP 0x00000001 /* Attention Button Present */ 553*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_PCP 0x00000002 /* Power Controller Present */ 554*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_MRLSP 0x00000004 /* MRL Sensor Present */ 555*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_AIP 0x00000008 /* Attention Indicator Present */ 556*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_PIP 0x00000010 /* Power Indicator Present */ 557*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_HPS 0x00000020 /* Hot-Plug Surprise */ 558*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_HPC 0x00000040 /* Hot-Plug Capable */ 559*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_SPLV 0x00007f80 /* Slot Power Limit Value */ 560*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_SPLS 0x00018000 /* Slot Power Limit Scale */ 561*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_EIP 0x00020000 /* Electromechanical Interlock Present */ 562*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_NCCS 0x00040000 /* No Command Completed Support */ 563*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */ 564*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL 24 /* Slot Control */ 565*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ABPE 0x0001 /* Attention Button Pressed Enable */ 566*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PFDE 0x0002 /* Power Fault Detected Enable */ 567*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_MRLSCE 0x0004 /* MRL Sensor Changed Enable */ 568*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PDCE 0x0008 /* Presence Detect Changed Enable */ 569*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_CCIE 0x0010 /* Command Completed Interrupt Enable */ 570*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_HPIE 0x0020 /* Hot-Plug Interrupt Enable */ 571*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_AIC 0x00c0 /* Attention Indicator Control */ 572*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 /* Attention Indicator on */ 573*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */ 574*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 /* Attention Indicator off */ 575*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PIC 0x0300 /* Power Indicator Control */ 576*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_IND_ON 0x0100 /* Power Indicator on */ 577*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_IND_BLINK 0x0200 /* Power Indicator blinking */ 578*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_IND_OFF 0x0300 /* Power Indicator off */ 579*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PCC 0x0400 /* Power Controller Control */ 580*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_ON 0x0000 /* Power On */ 581*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_OFF 0x0400 /* Power Off */ 582*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_EIC 0x0800 /* Electromechanical Interlock Control */ 583*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL_DLLSCE 0x1000 /* Data Link Layer State Changed Enable */ 584*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA 26 /* Slot Status */ 585*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_ABP 0x0001 /* Attention Button Pressed */ 586*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_PFD 0x0002 /* Power Fault Detected */ 587*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_MRLSC 0x0004 /* MRL Sensor Changed */ 588*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_PDC 0x0008 /* Presence Detect Changed */ 589*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_CC 0x0010 /* Command Completed */ 590*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_MRLSS 0x0020 /* MRL Sensor State */ 591*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_PDS 0x0040 /* Presence Detect State */ 592*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_EIS 0x0080 /* Electromechanical Interlock Status */ 593*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA_DLLSC 0x0100 /* Data Link Layer State Changed */ 594*80c72be7SAndrew Jones #define PCI_EXP_RTCTL 28 /* Root Control */ 595*80c72be7SAndrew Jones #define PCI_EXP_RTCTL_SECEE 0x0001 /* System Error on Correctable Error */ 596*80c72be7SAndrew Jones #define PCI_EXP_RTCTL_SENFEE 0x0002 /* System Error on Non-Fatal Error */ 597*80c72be7SAndrew Jones #define PCI_EXP_RTCTL_SEFEE 0x0004 /* System Error on Fatal Error */ 598*80c72be7SAndrew Jones #define PCI_EXP_RTCTL_PMEIE 0x0008 /* PME Interrupt Enable */ 599*80c72be7SAndrew Jones #define PCI_EXP_RTCTL_CRSSVE 0x0010 /* CRS Software Visibility Enable */ 600*80c72be7SAndrew Jones #define PCI_EXP_RTCAP 30 /* Root Capabilities */ 601*80c72be7SAndrew Jones #define PCI_EXP_RTCAP_CRSVIS 0x0001 /* CRS Software Visibility capability */ 602*80c72be7SAndrew Jones #define PCI_EXP_RTSTA 32 /* Root Status */ 603*80c72be7SAndrew Jones #define PCI_EXP_RTSTA_PME 0x00010000 /* PME status */ 604*80c72be7SAndrew Jones #define PCI_EXP_RTSTA_PENDING 0x00020000 /* PME pending */ 605*80c72be7SAndrew Jones /* 606*80c72be7SAndrew Jones * The Device Capabilities 2, Device Status 2, Device Control 2, 607*80c72be7SAndrew Jones * Link Capabilities 2, Link Status 2, Link Control 2, 608*80c72be7SAndrew Jones * Slot Capabilities 2, Slot Status 2, and Slot Control 2 registers 609*80c72be7SAndrew Jones * are only present on devices with PCIe Capability version 2. 610*80c72be7SAndrew Jones * Use pcie_capability_read_word() and similar interfaces to use them 611*80c72be7SAndrew Jones * safely. 612*80c72be7SAndrew Jones */ 613*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */ 614*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_ARI 0x00000020 /* Alternative Routing-ID */ 615*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_LTR 0x00000800 /* Latency tolerance reporting */ 616*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000 /* OBFF support mechanism */ 617*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000 /* New message signaling */ 618*80c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000 /* Re-use WAKE# for OBFF */ 619*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2 40 /* Device Control 2 */ 620*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_COMP_TIMEOUT 0x000f /* Completion Timeout Value */ 621*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_ARI 0x0020 /* Alternative Routing-ID */ 622*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100 /* Allow IDO for requests */ 623*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200 /* Allow IDO for completions */ 624*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_LTR_EN 0x0400 /* Enable LTR mechanism */ 625*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000 /* Enable OBFF Message type A */ 626*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000 /* Enable OBFF Message type B */ 627*80c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000 /* OBFF using WAKE# signaling */ 628*80c72be7SAndrew Jones #define PCI_EXP_DEVSTA2 42 /* Device Status 2 */ 629*80c72be7SAndrew Jones #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 44 /* v2 endpoints end here */ 630*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP2 44 /* Link Capabilities 2 */ 631*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002 /* Supported Speed 2.5GT/s */ 632*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 /* Supported Speed 5.0GT/s */ 633*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 /* Supported Speed 8.0GT/s */ 634*80c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 /* Crosslink supported */ 635*80c72be7SAndrew Jones #define PCI_EXP_LNKCTL2 48 /* Link Control 2 */ 636*80c72be7SAndrew Jones #define PCI_EXP_LNKSTA2 50 /* Link Status 2 */ 637*80c72be7SAndrew Jones #define PCI_EXP_SLTCAP2 52 /* Slot Capabilities 2 */ 638*80c72be7SAndrew Jones #define PCI_EXP_SLTCTL2 56 /* Slot Control 2 */ 639*80c72be7SAndrew Jones #define PCI_EXP_SLTSTA2 58 /* Slot Status 2 */ 640*80c72be7SAndrew Jones 641*80c72be7SAndrew Jones /* Extended Capabilities (PCI-X 2.0 and Express) */ 642*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 643*80c72be7SAndrew Jones #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 644*80c72be7SAndrew Jones #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 645*80c72be7SAndrew Jones 646*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */ 647*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */ 648*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */ 649*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */ 650*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */ 651*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */ 652*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */ 653*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */ 654*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */ 655*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */ 656*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */ 657*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */ 658*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */ 659*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */ 660*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */ 661*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */ 662*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */ 663*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */ 664*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */ 665*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */ 666*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */ 667*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */ 668*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */ 669*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */ 670*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */ 671*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ 672*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ 673*80c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PASID 674*80c72be7SAndrew Jones 675*80c72be7SAndrew Jones #define PCI_EXT_CAP_DSN_SIZEOF 12 676*80c72be7SAndrew Jones #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 677*80c72be7SAndrew Jones 678*80c72be7SAndrew Jones /* Advanced Error Reporting */ 679*80c72be7SAndrew Jones #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */ 680*80c72be7SAndrew Jones #define PCI_ERR_UNC_UND 0x00000001 /* Undefined */ 681*80c72be7SAndrew Jones #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */ 682*80c72be7SAndrew Jones #define PCI_ERR_UNC_SURPDN 0x00000020 /* Surprise Down */ 683*80c72be7SAndrew Jones #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */ 684*80c72be7SAndrew Jones #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */ 685*80c72be7SAndrew Jones #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */ 686*80c72be7SAndrew Jones #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */ 687*80c72be7SAndrew Jones #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */ 688*80c72be7SAndrew Jones #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */ 689*80c72be7SAndrew Jones #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */ 690*80c72be7SAndrew Jones #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */ 691*80c72be7SAndrew Jones #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */ 692*80c72be7SAndrew Jones #define PCI_ERR_UNC_ACSV 0x00200000 /* ACS Violation */ 693*80c72be7SAndrew Jones #define PCI_ERR_UNC_INTN 0x00400000 /* internal error */ 694*80c72be7SAndrew Jones #define PCI_ERR_UNC_MCBTLP 0x00800000 /* MC blocked TLP */ 695*80c72be7SAndrew Jones #define PCI_ERR_UNC_ATOMEG 0x01000000 /* Atomic egress blocked */ 696*80c72be7SAndrew Jones #define PCI_ERR_UNC_TLPPRE 0x02000000 /* TLP prefix blocked */ 697*80c72be7SAndrew Jones #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */ 698*80c72be7SAndrew Jones /* Same bits as above */ 699*80c72be7SAndrew Jones #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */ 700*80c72be7SAndrew Jones /* Same bits as above */ 701*80c72be7SAndrew Jones #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */ 702*80c72be7SAndrew Jones #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */ 703*80c72be7SAndrew Jones #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */ 704*80c72be7SAndrew Jones #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */ 705*80c72be7SAndrew Jones #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */ 706*80c72be7SAndrew Jones #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */ 707*80c72be7SAndrew Jones #define PCI_ERR_COR_ADV_NFAT 0x00002000 /* Advisory Non-Fatal */ 708*80c72be7SAndrew Jones #define PCI_ERR_COR_INTERNAL 0x00004000 /* Corrected Internal */ 709*80c72be7SAndrew Jones #define PCI_ERR_COR_LOG_OVER 0x00008000 /* Header Log Overflow */ 710*80c72be7SAndrew Jones #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */ 711*80c72be7SAndrew Jones /* Same bits as above */ 712*80c72be7SAndrew Jones #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */ 713*80c72be7SAndrew Jones #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */ 714*80c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */ 715*80c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */ 716*80c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */ 717*80c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */ 718*80c72be7SAndrew Jones #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */ 719*80c72be7SAndrew Jones #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */ 720*80c72be7SAndrew Jones /* Correctable Err Reporting Enable */ 721*80c72be7SAndrew Jones #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 722*80c72be7SAndrew Jones /* Non-fatal Err Reporting Enable */ 723*80c72be7SAndrew Jones #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 724*80c72be7SAndrew Jones /* Fatal Err Reporting Enable */ 725*80c72be7SAndrew Jones #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 726*80c72be7SAndrew Jones #define PCI_ERR_ROOT_STATUS 48 727*80c72be7SAndrew Jones #define PCI_ERR_ROOT_COR_RCV 0x00000001 /* ERR_COR Received */ 728*80c72be7SAndrew Jones /* Multi ERR_COR Received */ 729*80c72be7SAndrew Jones #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 730*80c72be7SAndrew Jones /* ERR_FATAL/NONFATAL Received */ 731*80c72be7SAndrew Jones #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 732*80c72be7SAndrew Jones /* Multi ERR_FATAL/NONFATAL Received */ 733*80c72be7SAndrew Jones #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 734*80c72be7SAndrew Jones #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 /* First Fatal */ 735*80c72be7SAndrew Jones #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 /* Non-Fatal Received */ 736*80c72be7SAndrew Jones #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 /* Fatal Received */ 737*80c72be7SAndrew Jones #define PCI_ERR_ROOT_ERR_SRC 52 /* Error Source Identification */ 738*80c72be7SAndrew Jones 739*80c72be7SAndrew Jones /* Virtual Channel */ 740*80c72be7SAndrew Jones #define PCI_VC_PORT_CAP1 4 741*80c72be7SAndrew Jones #define PCI_VC_CAP1_EVCC 0x00000007 /* extended VC count */ 742*80c72be7SAndrew Jones #define PCI_VC_CAP1_LPEVCC 0x00000070 /* low prio extended VC count */ 743*80c72be7SAndrew Jones #define PCI_VC_CAP1_ARB_SIZE 0x00000c00 744*80c72be7SAndrew Jones #define PCI_VC_PORT_CAP2 8 745*80c72be7SAndrew Jones #define PCI_VC_CAP2_32_PHASE 0x00000002 746*80c72be7SAndrew Jones #define PCI_VC_CAP2_64_PHASE 0x00000004 747*80c72be7SAndrew Jones #define PCI_VC_CAP2_128_PHASE 0x00000008 748*80c72be7SAndrew Jones #define PCI_VC_CAP2_ARB_OFF 0xff000000 749*80c72be7SAndrew Jones #define PCI_VC_PORT_CTRL 12 750*80c72be7SAndrew Jones #define PCI_VC_PORT_CTRL_LOAD_TABLE 0x00000001 751*80c72be7SAndrew Jones #define PCI_VC_PORT_STATUS 14 752*80c72be7SAndrew Jones #define PCI_VC_PORT_STATUS_TABLE 0x00000001 753*80c72be7SAndrew Jones #define PCI_VC_RES_CAP 16 754*80c72be7SAndrew Jones #define PCI_VC_RES_CAP_32_PHASE 0x00000002 755*80c72be7SAndrew Jones #define PCI_VC_RES_CAP_64_PHASE 0x00000004 756*80c72be7SAndrew Jones #define PCI_VC_RES_CAP_128_PHASE 0x00000008 757*80c72be7SAndrew Jones #define PCI_VC_RES_CAP_128_PHASE_TB 0x00000010 758*80c72be7SAndrew Jones #define PCI_VC_RES_CAP_256_PHASE 0x00000020 759*80c72be7SAndrew Jones #define PCI_VC_RES_CAP_ARB_OFF 0xff000000 760*80c72be7SAndrew Jones #define PCI_VC_RES_CTRL 20 761*80c72be7SAndrew Jones #define PCI_VC_RES_CTRL_LOAD_TABLE 0x00010000 762*80c72be7SAndrew Jones #define PCI_VC_RES_CTRL_ARB_SELECT 0x000e0000 763*80c72be7SAndrew Jones #define PCI_VC_RES_CTRL_ID 0x07000000 764*80c72be7SAndrew Jones #define PCI_VC_RES_CTRL_ENABLE 0x80000000 765*80c72be7SAndrew Jones #define PCI_VC_RES_STATUS 26 766*80c72be7SAndrew Jones #define PCI_VC_RES_STATUS_TABLE 0x00000001 767*80c72be7SAndrew Jones #define PCI_VC_RES_STATUS_NEGO 0x00000002 768*80c72be7SAndrew Jones #define PCI_CAP_VC_BASE_SIZEOF 0x10 769*80c72be7SAndrew Jones #define PCI_CAP_VC_PER_VC_SIZEOF 0x0C 770*80c72be7SAndrew Jones 771*80c72be7SAndrew Jones /* Power Budgeting */ 772*80c72be7SAndrew Jones #define PCI_PWR_DSR 4 /* Data Select Register */ 773*80c72be7SAndrew Jones #define PCI_PWR_DATA 8 /* Data Register */ 774*80c72be7SAndrew Jones #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */ 775*80c72be7SAndrew Jones #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */ 776*80c72be7SAndrew Jones #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */ 777*80c72be7SAndrew Jones #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */ 778*80c72be7SAndrew Jones #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */ 779*80c72be7SAndrew Jones #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */ 780*80c72be7SAndrew Jones #define PCI_PWR_CAP 12 /* Capability */ 781*80c72be7SAndrew Jones #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */ 782*80c72be7SAndrew Jones #define PCI_EXT_CAP_PWR_SIZEOF 16 783*80c72be7SAndrew Jones 784*80c72be7SAndrew Jones /* Vendor-Specific (VSEC, PCI_EXT_CAP_ID_VNDR) */ 785*80c72be7SAndrew Jones #define PCI_VNDR_HEADER 4 /* Vendor-Specific Header */ 786*80c72be7SAndrew Jones #define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff) 787*80c72be7SAndrew Jones #define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf) 788*80c72be7SAndrew Jones #define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff) 789*80c72be7SAndrew Jones 790*80c72be7SAndrew Jones /* 791*80c72be7SAndrew Jones * HyperTransport sub capability types 792*80c72be7SAndrew Jones * 793*80c72be7SAndrew Jones * Unfortunately there are both 3 bit and 5 bit capability types defined 794*80c72be7SAndrew Jones * in the HT spec, catering for that is a little messy. You probably don't 795*80c72be7SAndrew Jones * want to use these directly, just use pci_find_ht_capability() and it 796*80c72be7SAndrew Jones * will do the right thing for you. 797*80c72be7SAndrew Jones */ 798*80c72be7SAndrew Jones #define HT_3BIT_CAP_MASK 0xE0 799*80c72be7SAndrew Jones #define HT_CAPTYPE_SLAVE 0x00 /* Slave/Primary link configuration */ 800*80c72be7SAndrew Jones #define HT_CAPTYPE_HOST 0x20 /* Host/Secondary link configuration */ 801*80c72be7SAndrew Jones 802*80c72be7SAndrew Jones #define HT_5BIT_CAP_MASK 0xF8 803*80c72be7SAndrew Jones #define HT_CAPTYPE_IRQ 0x80 /* IRQ Configuration */ 804*80c72be7SAndrew Jones #define HT_CAPTYPE_REMAPPING_40 0xA0 /* 40 bit address remapping */ 805*80c72be7SAndrew Jones #define HT_CAPTYPE_REMAPPING_64 0xA2 /* 64 bit address remapping */ 806*80c72be7SAndrew Jones #define HT_CAPTYPE_UNITID_CLUMP 0x90 /* Unit ID clumping */ 807*80c72be7SAndrew Jones #define HT_CAPTYPE_EXTCONF 0x98 /* Extended Configuration Space Access */ 808*80c72be7SAndrew Jones #define HT_CAPTYPE_MSI_MAPPING 0xA8 /* MSI Mapping Capability */ 809*80c72be7SAndrew Jones #define HT_MSI_FLAGS 0x02 /* Offset to flags */ 810*80c72be7SAndrew Jones #define HT_MSI_FLAGS_ENABLE 0x1 /* Mapping enable */ 811*80c72be7SAndrew Jones #define HT_MSI_FLAGS_FIXED 0x2 /* Fixed mapping only */ 812*80c72be7SAndrew Jones #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL /* Fixed addr */ 813*80c72be7SAndrew Jones #define HT_MSI_ADDR_LO 0x04 /* Offset to low addr bits */ 814*80c72be7SAndrew Jones #define HT_MSI_ADDR_LO_MASK 0xFFF00000 /* Low address bit mask */ 815*80c72be7SAndrew Jones #define HT_MSI_ADDR_HI 0x08 /* Offset to high addr bits */ 816*80c72be7SAndrew Jones #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 /* Direct routing configuration */ 817*80c72be7SAndrew Jones #define HT_CAPTYPE_VCSET 0xB8 /* Virtual Channel configuration */ 818*80c72be7SAndrew Jones #define HT_CAPTYPE_ERROR_RETRY 0xC0 /* Retry on error configuration */ 819*80c72be7SAndrew Jones #define HT_CAPTYPE_GEN3 0xD0 /* Generation 3 HyperTransport configuration */ 820*80c72be7SAndrew Jones #define HT_CAPTYPE_PM 0xE0 /* HyperTransport power management configuration */ 821*80c72be7SAndrew Jones #define HT_CAP_SIZEOF_LONG 28 /* slave & primary */ 822*80c72be7SAndrew Jones #define HT_CAP_SIZEOF_SHORT 24 /* host & secondary */ 823*80c72be7SAndrew Jones 824*80c72be7SAndrew Jones /* Alternative Routing-ID Interpretation */ 825*80c72be7SAndrew Jones #define PCI_ARI_CAP 0x04 /* ARI Capability Register */ 826*80c72be7SAndrew Jones #define PCI_ARI_CAP_MFVC 0x0001 /* MFVC Function Groups Capability */ 827*80c72be7SAndrew Jones #define PCI_ARI_CAP_ACS 0x0002 /* ACS Function Groups Capability */ 828*80c72be7SAndrew Jones #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) /* Next Function Number */ 829*80c72be7SAndrew Jones #define PCI_ARI_CTRL 0x06 /* ARI Control Register */ 830*80c72be7SAndrew Jones #define PCI_ARI_CTRL_MFVC 0x0001 /* MFVC Function Groups Enable */ 831*80c72be7SAndrew Jones #define PCI_ARI_CTRL_ACS 0x0002 /* ACS Function Groups Enable */ 832*80c72be7SAndrew Jones #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) /* Function Group */ 833*80c72be7SAndrew Jones #define PCI_EXT_CAP_ARI_SIZEOF 8 834*80c72be7SAndrew Jones 835*80c72be7SAndrew Jones /* Address Translation Service */ 836*80c72be7SAndrew Jones #define PCI_ATS_CAP 0x04 /* ATS Capability Register */ 837*80c72be7SAndrew Jones #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) /* Invalidate Queue Depth */ 838*80c72be7SAndrew Jones #define PCI_ATS_MAX_QDEP 32 /* Max Invalidate Queue Depth */ 839*80c72be7SAndrew Jones #define PCI_ATS_CTRL 0x06 /* ATS Control Register */ 840*80c72be7SAndrew Jones #define PCI_ATS_CTRL_ENABLE 0x8000 /* ATS Enable */ 841*80c72be7SAndrew Jones #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) /* Smallest Translation Unit */ 842*80c72be7SAndrew Jones #define PCI_ATS_MIN_STU 12 /* shift of minimum STU block */ 843*80c72be7SAndrew Jones #define PCI_EXT_CAP_ATS_SIZEOF 8 844*80c72be7SAndrew Jones 845*80c72be7SAndrew Jones /* Page Request Interface */ 846*80c72be7SAndrew Jones #define PCI_PRI_CTRL 0x04 /* PRI control register */ 847*80c72be7SAndrew Jones #define PCI_PRI_CTRL_ENABLE 0x01 /* Enable */ 848*80c72be7SAndrew Jones #define PCI_PRI_CTRL_RESET 0x02 /* Reset */ 849*80c72be7SAndrew Jones #define PCI_PRI_STATUS 0x06 /* PRI status register */ 850*80c72be7SAndrew Jones #define PCI_PRI_STATUS_RF 0x001 /* Response Failure */ 851*80c72be7SAndrew Jones #define PCI_PRI_STATUS_UPRGI 0x002 /* Unexpected PRG index */ 852*80c72be7SAndrew Jones #define PCI_PRI_STATUS_STOPPED 0x100 /* PRI Stopped */ 853*80c72be7SAndrew Jones #define PCI_PRI_MAX_REQ 0x08 /* PRI max reqs supported */ 854*80c72be7SAndrew Jones #define PCI_PRI_ALLOC_REQ 0x0c /* PRI max reqs allowed */ 855*80c72be7SAndrew Jones #define PCI_EXT_CAP_PRI_SIZEOF 16 856*80c72be7SAndrew Jones 857*80c72be7SAndrew Jones /* Process Address Space ID */ 858*80c72be7SAndrew Jones #define PCI_PASID_CAP 0x04 /* PASID feature register */ 859*80c72be7SAndrew Jones #define PCI_PASID_CAP_EXEC 0x02 /* Exec permissions Supported */ 860*80c72be7SAndrew Jones #define PCI_PASID_CAP_PRIV 0x04 /* Privilege Mode Supported */ 861*80c72be7SAndrew Jones #define PCI_PASID_CTRL 0x06 /* PASID control register */ 862*80c72be7SAndrew Jones #define PCI_PASID_CTRL_ENABLE 0x01 /* Enable bit */ 863*80c72be7SAndrew Jones #define PCI_PASID_CTRL_EXEC 0x02 /* Exec permissions Enable */ 864*80c72be7SAndrew Jones #define PCI_PASID_CTRL_PRIV 0x04 /* Privilege Mode Enable */ 865*80c72be7SAndrew Jones #define PCI_EXT_CAP_PASID_SIZEOF 8 866*80c72be7SAndrew Jones 867*80c72be7SAndrew Jones /* Single Root I/O Virtualization */ 868*80c72be7SAndrew Jones #define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */ 869*80c72be7SAndrew Jones #define PCI_SRIOV_CAP_VFM 0x01 /* VF Migration Capable */ 870*80c72be7SAndrew Jones #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) /* Interrupt Message Number */ 871*80c72be7SAndrew Jones #define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */ 872*80c72be7SAndrew Jones #define PCI_SRIOV_CTRL_VFE 0x01 /* VF Enable */ 873*80c72be7SAndrew Jones #define PCI_SRIOV_CTRL_VFM 0x02 /* VF Migration Enable */ 874*80c72be7SAndrew Jones #define PCI_SRIOV_CTRL_INTR 0x04 /* VF Migration Interrupt Enable */ 875*80c72be7SAndrew Jones #define PCI_SRIOV_CTRL_MSE 0x08 /* VF Memory Space Enable */ 876*80c72be7SAndrew Jones #define PCI_SRIOV_CTRL_ARI 0x10 /* ARI Capable Hierarchy */ 877*80c72be7SAndrew Jones #define PCI_SRIOV_STATUS 0x0a /* SR-IOV Status */ 878*80c72be7SAndrew Jones #define PCI_SRIOV_STATUS_VFM 0x01 /* VF Migration Status */ 879*80c72be7SAndrew Jones #define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */ 880*80c72be7SAndrew Jones #define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */ 881*80c72be7SAndrew Jones #define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */ 882*80c72be7SAndrew Jones #define PCI_SRIOV_FUNC_LINK 0x12 /* Function Dependency Link */ 883*80c72be7SAndrew Jones #define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */ 884*80c72be7SAndrew Jones #define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */ 885*80c72be7SAndrew Jones #define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */ 886*80c72be7SAndrew Jones #define PCI_SRIOV_SUP_PGSIZE 0x1c /* Supported Page Sizes */ 887*80c72be7SAndrew Jones #define PCI_SRIOV_SYS_PGSIZE 0x20 /* System Page Size */ 888*80c72be7SAndrew Jones #define PCI_SRIOV_BAR 0x24 /* VF BAR0 */ 889*80c72be7SAndrew Jones #define PCI_SRIOV_NUM_BARS 6 /* Number of VF BARs */ 890*80c72be7SAndrew Jones #define PCI_SRIOV_VFM 0x3c /* VF Migration State Array Offset*/ 891*80c72be7SAndrew Jones #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) /* State BIR */ 892*80c72be7SAndrew Jones #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) /* State Offset */ 893*80c72be7SAndrew Jones #define PCI_SRIOV_VFM_UA 0x0 /* Inactive.Unavailable */ 894*80c72be7SAndrew Jones #define PCI_SRIOV_VFM_MI 0x1 /* Dormant.MigrateIn */ 895*80c72be7SAndrew Jones #define PCI_SRIOV_VFM_MO 0x2 /* Active.MigrateOut */ 896*80c72be7SAndrew Jones #define PCI_SRIOV_VFM_AV 0x3 /* Active.Available */ 897*80c72be7SAndrew Jones #define PCI_EXT_CAP_SRIOV_SIZEOF 64 898*80c72be7SAndrew Jones 899*80c72be7SAndrew Jones #define PCI_LTR_MAX_SNOOP_LAT 0x4 900*80c72be7SAndrew Jones #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 901*80c72be7SAndrew Jones #define PCI_LTR_VALUE_MASK 0x000003ff 902*80c72be7SAndrew Jones #define PCI_LTR_SCALE_MASK 0x00001c00 903*80c72be7SAndrew Jones #define PCI_LTR_SCALE_SHIFT 10 904*80c72be7SAndrew Jones #define PCI_EXT_CAP_LTR_SIZEOF 8 905*80c72be7SAndrew Jones 906*80c72be7SAndrew Jones /* Access Control Service */ 907*80c72be7SAndrew Jones #define PCI_ACS_CAP 0x04 /* ACS Capability Register */ 908*80c72be7SAndrew Jones #define PCI_ACS_SV 0x01 /* Source Validation */ 909*80c72be7SAndrew Jones #define PCI_ACS_TB 0x02 /* Translation Blocking */ 910*80c72be7SAndrew Jones #define PCI_ACS_RR 0x04 /* P2P Request Redirect */ 911*80c72be7SAndrew Jones #define PCI_ACS_CR 0x08 /* P2P Completion Redirect */ 912*80c72be7SAndrew Jones #define PCI_ACS_UF 0x10 /* Upstream Forwarding */ 913*80c72be7SAndrew Jones #define PCI_ACS_EC 0x20 /* P2P Egress Control */ 914*80c72be7SAndrew Jones #define PCI_ACS_DT 0x40 /* Direct Translated P2P */ 915*80c72be7SAndrew Jones #define PCI_ACS_EGRESS_BITS 0x05 /* ACS Egress Control Vector Size */ 916*80c72be7SAndrew Jones #define PCI_ACS_CTRL 0x06 /* ACS Control Register */ 917*80c72be7SAndrew Jones #define PCI_ACS_EGRESS_CTL_V 0x08 /* ACS Egress Control Vector */ 918*80c72be7SAndrew Jones 919*80c72be7SAndrew Jones #define PCI_VSEC_HDR 4 /* extended cap - vendor-specific */ 920*80c72be7SAndrew Jones #define PCI_VSEC_HDR_LEN_SHIFT 20 /* shift for length field */ 921*80c72be7SAndrew Jones 922*80c72be7SAndrew Jones /* SATA capability */ 923*80c72be7SAndrew Jones #define PCI_SATA_REGS 4 /* SATA REGs specifier */ 924*80c72be7SAndrew Jones #define PCI_SATA_REGS_MASK 0xF /* location - BAR#/inline */ 925*80c72be7SAndrew Jones #define PCI_SATA_REGS_INLINE 0xF /* REGS in config space */ 926*80c72be7SAndrew Jones #define PCI_SATA_SIZEOF_SHORT 8 927*80c72be7SAndrew Jones #define PCI_SATA_SIZEOF_LONG 16 928*80c72be7SAndrew Jones 929*80c72be7SAndrew Jones /* Resizable BARs */ 930*80c72be7SAndrew Jones #define PCI_REBAR_CTRL 8 /* control register */ 931*80c72be7SAndrew Jones #define PCI_REBAR_CTRL_NBAR_MASK (7 << 5) /* mask for # bars */ 932*80c72be7SAndrew Jones #define PCI_REBAR_CTRL_NBAR_SHIFT 5 /* shift for # bars */ 933*80c72be7SAndrew Jones 934*80c72be7SAndrew Jones /* Dynamic Power Allocation */ 935*80c72be7SAndrew Jones #define PCI_DPA_CAP 4 /* capability register */ 936*80c72be7SAndrew Jones #define PCI_DPA_CAP_SUBSTATE_MASK 0x1F /* # substates - 1 */ 937*80c72be7SAndrew Jones #define PCI_DPA_BASE_SIZEOF 16 /* size with 0 substates */ 938*80c72be7SAndrew Jones 939*80c72be7SAndrew Jones /* TPH Requester */ 940*80c72be7SAndrew Jones #define PCI_TPH_CAP 4 /* capability register */ 941*80c72be7SAndrew Jones #define PCI_TPH_CAP_LOC_MASK 0x600 /* location mask */ 942*80c72be7SAndrew Jones #define PCI_TPH_LOC_NONE 0x000 /* no location */ 943*80c72be7SAndrew Jones #define PCI_TPH_LOC_CAP 0x200 /* in capability */ 944*80c72be7SAndrew Jones #define PCI_TPH_LOC_MSIX 0x400 /* in MSI-X */ 945*80c72be7SAndrew Jones #define PCI_TPH_CAP_ST_MASK 0x07FF0000 /* st table mask */ 946*80c72be7SAndrew Jones #define PCI_TPH_CAP_ST_SHIFT 16 /* st table shift */ 947*80c72be7SAndrew Jones #define PCI_TPH_BASE_SIZEOF 12 /* size with no st table */ 948*80c72be7SAndrew Jones 949*80c72be7SAndrew Jones #endif /* LINUX_PCI_REGS_H */ 950