180c72be7SAndrew Jones /* 280c72be7SAndrew Jones * pci_regs.h 380c72be7SAndrew Jones * 480c72be7SAndrew Jones * PCI standard defines 580c72be7SAndrew Jones * Copyright 1994, Drew Eckhardt 680c72be7SAndrew Jones * Copyright 1997--1999 Martin Mares <mj@ucw.cz> 780c72be7SAndrew Jones * 880c72be7SAndrew Jones * For more information, please consult the following manuals (look at 980c72be7SAndrew Jones * http://www.pcisig.com/ for how to get them): 1080c72be7SAndrew Jones * 1180c72be7SAndrew Jones * PCI BIOS Specification 1280c72be7SAndrew Jones * PCI Local Bus Specification 1380c72be7SAndrew Jones * PCI to PCI Bridge Specification 1480c72be7SAndrew Jones * PCI System Design Guide 1580c72be7SAndrew Jones * 1680c72be7SAndrew Jones * For HyperTransport information, please consult the following manuals 1780c72be7SAndrew Jones * from http://www.hypertransport.org 1880c72be7SAndrew Jones * 1980c72be7SAndrew Jones * The HyperTransport I/O Link Specification 2080c72be7SAndrew Jones */ 2180c72be7SAndrew Jones 2280c72be7SAndrew Jones #ifndef LINUX_PCI_REGS_H 2380c72be7SAndrew Jones #define LINUX_PCI_REGS_H 2480c72be7SAndrew Jones 2580c72be7SAndrew Jones /* 2680c72be7SAndrew Jones * Under PCI, each device has 256 bytes of configuration address space, 2780c72be7SAndrew Jones * of which the first 64 bytes are standardized as follows: 2880c72be7SAndrew Jones */ 2980c72be7SAndrew Jones #define PCI_STD_HEADER_SIZEOF 64 3080c72be7SAndrew Jones #define PCI_VENDOR_ID 0x00 /* 16 bits */ 3180c72be7SAndrew Jones #define PCI_DEVICE_ID 0x02 /* 16 bits */ 3280c72be7SAndrew Jones #define PCI_COMMAND 0x04 /* 16 bits */ 3380c72be7SAndrew Jones #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 3480c72be7SAndrew Jones #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 3580c72be7SAndrew Jones #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 3680c72be7SAndrew Jones #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 3780c72be7SAndrew Jones #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 3880c72be7SAndrew Jones #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 3980c72be7SAndrew Jones #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 4080c72be7SAndrew Jones #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 4180c72be7SAndrew Jones #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 4280c72be7SAndrew Jones #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 4380c72be7SAndrew Jones #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */ 4480c72be7SAndrew Jones 4580c72be7SAndrew Jones #define PCI_STATUS 0x06 /* 16 bits */ 4680c72be7SAndrew Jones #define PCI_STATUS_INTERRUPT 0x08 /* Interrupt status */ 4780c72be7SAndrew Jones #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 4880c72be7SAndrew Jones #define PCI_STATUS_66MHZ 0x20 /* Support 66 MHz PCI 2.1 bus */ 4980c72be7SAndrew Jones #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 5080c72be7SAndrew Jones #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 5180c72be7SAndrew Jones #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 5280c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 5380c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_FAST 0x000 5480c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_MEDIUM 0x200 5580c72be7SAndrew Jones #define PCI_STATUS_DEVSEL_SLOW 0x400 5680c72be7SAndrew Jones #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 5780c72be7SAndrew Jones #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 5880c72be7SAndrew Jones #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 5980c72be7SAndrew Jones #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 6080c72be7SAndrew Jones #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 6180c72be7SAndrew Jones 6280c72be7SAndrew Jones #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */ 6380c72be7SAndrew Jones #define PCI_REVISION_ID 0x08 /* Revision ID */ 6480c72be7SAndrew Jones #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 6580c72be7SAndrew Jones #define PCI_CLASS_DEVICE 0x0a /* Device class */ 6680c72be7SAndrew Jones 6780c72be7SAndrew Jones #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 6880c72be7SAndrew Jones #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 6980c72be7SAndrew Jones #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 7080c72be7SAndrew Jones #define PCI_HEADER_TYPE_NORMAL 0 7180c72be7SAndrew Jones #define PCI_HEADER_TYPE_BRIDGE 1 7280c72be7SAndrew Jones #define PCI_HEADER_TYPE_CARDBUS 2 7380c72be7SAndrew Jones 7480c72be7SAndrew Jones #define PCI_BIST 0x0f /* 8 bits */ 7580c72be7SAndrew Jones #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 7680c72be7SAndrew Jones #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 7780c72be7SAndrew Jones #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 7880c72be7SAndrew Jones 7980c72be7SAndrew Jones /* 8080c72be7SAndrew Jones * Base addresses specify locations in memory or I/O space. 8180c72be7SAndrew Jones * Decoded size can be determined by writing a value of 8280c72be7SAndrew Jones * 0xffffffff to the register, and reading it back. Only 8380c72be7SAndrew Jones * 1 bits are decoded. 8480c72be7SAndrew Jones */ 8580c72be7SAndrew Jones #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 8680c72be7SAndrew Jones #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 8780c72be7SAndrew Jones #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 8880c72be7SAndrew Jones #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 8980c72be7SAndrew Jones #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 9080c72be7SAndrew Jones #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 9180c72be7SAndrew Jones #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 9280c72be7SAndrew Jones #define PCI_BASE_ADDRESS_SPACE_IO 0x01 9380c72be7SAndrew Jones #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 9480c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 9580c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 9680c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 9780c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 9880c72be7SAndrew Jones #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 99*b2402d33SPaolo Bonzini #define PCI_BASE_ADDRESS_MEM_MASK (~0x0f) 100*b2402d33SPaolo Bonzini #define PCI_BASE_ADDRESS_IO_MASK (~0x03) 10180c72be7SAndrew Jones /* bit 1 is reserved if address_space = 1 */ 10280c72be7SAndrew Jones 10380c72be7SAndrew Jones /* Header type 0 (normal devices) */ 10480c72be7SAndrew Jones #define PCI_CARDBUS_CIS 0x28 10580c72be7SAndrew Jones #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 10680c72be7SAndrew Jones #define PCI_SUBSYSTEM_ID 0x2e 10780c72be7SAndrew Jones #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 10880c72be7SAndrew Jones #define PCI_ROM_ADDRESS_ENABLE 0x01 10980c72be7SAndrew Jones #define PCI_ROM_ADDRESS_MASK (~0x7ffUL) 11080c72be7SAndrew Jones 11180c72be7SAndrew Jones #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 11280c72be7SAndrew Jones 11380c72be7SAndrew Jones /* 0x35-0x3b are reserved */ 11480c72be7SAndrew Jones #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 11580c72be7SAndrew Jones #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 11680c72be7SAndrew Jones #define PCI_MIN_GNT 0x3e /* 8 bits */ 11780c72be7SAndrew Jones #define PCI_MAX_LAT 0x3f /* 8 bits */ 11880c72be7SAndrew Jones 11980c72be7SAndrew Jones /* Header type 1 (PCI-to-PCI bridges) */ 12080c72be7SAndrew Jones #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 12180c72be7SAndrew Jones #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 12280c72be7SAndrew Jones #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 12380c72be7SAndrew Jones #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 12480c72be7SAndrew Jones #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 12580c72be7SAndrew Jones #define PCI_IO_LIMIT 0x1d 12680c72be7SAndrew Jones #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */ 12780c72be7SAndrew Jones #define PCI_IO_RANGE_TYPE_16 0x00 12880c72be7SAndrew Jones #define PCI_IO_RANGE_TYPE_32 0x01 12980c72be7SAndrew Jones #define PCI_IO_RANGE_MASK (~0x0fUL) /* Standard 4K I/O windows */ 13080c72be7SAndrew Jones #define PCI_IO_1K_RANGE_MASK (~0x03UL) /* Intel 1K I/O windows */ 13180c72be7SAndrew Jones #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 13280c72be7SAndrew Jones #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 13380c72be7SAndrew Jones #define PCI_MEMORY_LIMIT 0x22 13480c72be7SAndrew Jones #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL 13580c72be7SAndrew Jones #define PCI_MEMORY_RANGE_MASK (~0x0fUL) 13680c72be7SAndrew Jones #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 13780c72be7SAndrew Jones #define PCI_PREF_MEMORY_LIMIT 0x26 13880c72be7SAndrew Jones #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL 13980c72be7SAndrew Jones #define PCI_PREF_RANGE_TYPE_32 0x00 14080c72be7SAndrew Jones #define PCI_PREF_RANGE_TYPE_64 0x01 14180c72be7SAndrew Jones #define PCI_PREF_RANGE_MASK (~0x0fUL) 14280c72be7SAndrew Jones #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 14380c72be7SAndrew Jones #define PCI_PREF_LIMIT_UPPER32 0x2c 14480c72be7SAndrew Jones #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 14580c72be7SAndrew Jones #define PCI_IO_LIMIT_UPPER16 0x32 14680c72be7SAndrew Jones /* 0x34 same as for htype 0 */ 14780c72be7SAndrew Jones /* 0x35-0x3b is reserved */ 14880c72be7SAndrew Jones #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 14980c72be7SAndrew Jones /* 0x3c-0x3d are same as for htype 0 */ 15080c72be7SAndrew Jones #define PCI_BRIDGE_CONTROL 0x3e 15180c72be7SAndrew Jones #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 15280c72be7SAndrew Jones #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 15380c72be7SAndrew Jones #define PCI_BRIDGE_CTL_ISA 0x04 /* Enable ISA mode */ 15480c72be7SAndrew Jones #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 15580c72be7SAndrew Jones #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 15680c72be7SAndrew Jones #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 15780c72be7SAndrew Jones #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 15880c72be7SAndrew Jones 15980c72be7SAndrew Jones /* Header type 2 (CardBus bridges) */ 16080c72be7SAndrew Jones #define PCI_CB_CAPABILITY_LIST 0x14 16180c72be7SAndrew Jones /* 0x15 reserved */ 16280c72be7SAndrew Jones #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 16380c72be7SAndrew Jones #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 16480c72be7SAndrew Jones #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 16580c72be7SAndrew Jones #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 16680c72be7SAndrew Jones #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 16780c72be7SAndrew Jones #define PCI_CB_MEMORY_BASE_0 0x1c 16880c72be7SAndrew Jones #define PCI_CB_MEMORY_LIMIT_0 0x20 16980c72be7SAndrew Jones #define PCI_CB_MEMORY_BASE_1 0x24 17080c72be7SAndrew Jones #define PCI_CB_MEMORY_LIMIT_1 0x28 17180c72be7SAndrew Jones #define PCI_CB_IO_BASE_0 0x2c 17280c72be7SAndrew Jones #define PCI_CB_IO_BASE_0_HI 0x2e 17380c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_0 0x30 17480c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_0_HI 0x32 17580c72be7SAndrew Jones #define PCI_CB_IO_BASE_1 0x34 17680c72be7SAndrew Jones #define PCI_CB_IO_BASE_1_HI 0x36 17780c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_1 0x38 17880c72be7SAndrew Jones #define PCI_CB_IO_LIMIT_1_HI 0x3a 17980c72be7SAndrew Jones #define PCI_CB_IO_RANGE_MASK (~0x03UL) 18080c72be7SAndrew Jones /* 0x3c-0x3d are same as for htype 0 */ 18180c72be7SAndrew Jones #define PCI_CB_BRIDGE_CONTROL 0x3e 18280c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 18380c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_SERR 0x02 18480c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_ISA 0x04 18580c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_VGA 0x08 18680c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 18780c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 18880c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 18980c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 19080c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 19180c72be7SAndrew Jones #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 19280c72be7SAndrew Jones #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 19380c72be7SAndrew Jones #define PCI_CB_SUBSYSTEM_ID 0x42 19480c72be7SAndrew Jones #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 19580c72be7SAndrew Jones /* 0x48-0x7f reserved */ 19680c72be7SAndrew Jones 19780c72be7SAndrew Jones /* Capability lists */ 19880c72be7SAndrew Jones 19980c72be7SAndrew Jones #define PCI_CAP_LIST_ID 0 /* Capability ID */ 20080c72be7SAndrew Jones #define PCI_CAP_ID_PM 0x01 /* Power Management */ 20180c72be7SAndrew Jones #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 20280c72be7SAndrew Jones #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 20380c72be7SAndrew Jones #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 20480c72be7SAndrew Jones #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 20580c72be7SAndrew Jones #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 20680c72be7SAndrew Jones #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */ 20780c72be7SAndrew Jones #define PCI_CAP_ID_HT 0x08 /* HyperTransport */ 20880c72be7SAndrew Jones #define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */ 20980c72be7SAndrew Jones #define PCI_CAP_ID_DBG 0x0A /* Debug port */ 21080c72be7SAndrew Jones #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */ 21180c72be7SAndrew Jones #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */ 21280c72be7SAndrew Jones #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */ 21380c72be7SAndrew Jones #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */ 21480c72be7SAndrew Jones #define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */ 21580c72be7SAndrew Jones #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 21680c72be7SAndrew Jones #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */ 21780c72be7SAndrew Jones #define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */ 21880c72be7SAndrew Jones #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */ 21980c72be7SAndrew Jones #define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */ 22080c72be7SAndrew Jones #define PCI_CAP_ID_MAX PCI_CAP_ID_EA 22180c72be7SAndrew Jones #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 22280c72be7SAndrew Jones #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 22380c72be7SAndrew Jones #define PCI_CAP_SIZEOF 4 22480c72be7SAndrew Jones 22580c72be7SAndrew Jones /* Power Management Registers */ 22680c72be7SAndrew Jones 22780c72be7SAndrew Jones #define PCI_PM_PMC 2 /* PM Capabilities Register */ 22880c72be7SAndrew Jones #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 22980c72be7SAndrew Jones #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 23080c72be7SAndrew Jones #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */ 23180c72be7SAndrew Jones #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 23280c72be7SAndrew Jones #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxiliary power support mask */ 23380c72be7SAndrew Jones #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 23480c72be7SAndrew Jones #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 23580c72be7SAndrew Jones #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 23680c72be7SAndrew Jones #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */ 23780c72be7SAndrew Jones #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */ 23880c72be7SAndrew Jones #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */ 23980c72be7SAndrew Jones #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */ 24080c72be7SAndrew Jones #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */ 24180c72be7SAndrew Jones #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */ 24280c72be7SAndrew Jones #define PCI_PM_CAP_PME_SHIFT 11 /* Start of the PME Mask in PMC */ 24380c72be7SAndrew Jones #define PCI_PM_CTRL 4 /* PM control and status register */ 24480c72be7SAndrew Jones #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 24580c72be7SAndrew Jones #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 /* No reset for D3hot->D0 */ 24680c72be7SAndrew Jones #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 24780c72be7SAndrew Jones #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 24880c72be7SAndrew Jones #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 24980c72be7SAndrew Jones #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 25080c72be7SAndrew Jones #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 25180c72be7SAndrew Jones #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 25280c72be7SAndrew Jones #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 25380c72be7SAndrew Jones #define PCI_PM_DATA_REGISTER 7 /* (??) */ 25480c72be7SAndrew Jones #define PCI_PM_SIZEOF 8 25580c72be7SAndrew Jones 25680c72be7SAndrew Jones /* AGP registers */ 25780c72be7SAndrew Jones 25880c72be7SAndrew Jones #define PCI_AGP_VERSION 2 /* BCD version number */ 25980c72be7SAndrew Jones #define PCI_AGP_RFU 3 /* Rest of capability flags */ 26080c72be7SAndrew Jones #define PCI_AGP_STATUS 4 /* Status register */ 26180c72be7SAndrew Jones #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 26280c72be7SAndrew Jones #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 26380c72be7SAndrew Jones #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 26480c72be7SAndrew Jones #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 26580c72be7SAndrew Jones #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 26680c72be7SAndrew Jones #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 26780c72be7SAndrew Jones #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 26880c72be7SAndrew Jones #define PCI_AGP_COMMAND 8 /* Control register */ 26980c72be7SAndrew Jones #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 27080c72be7SAndrew Jones #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 27180c72be7SAndrew Jones #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 27280c72be7SAndrew Jones #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 27380c72be7SAndrew Jones #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 27480c72be7SAndrew Jones #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 27580c72be7SAndrew Jones #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */ 27680c72be7SAndrew Jones #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */ 27780c72be7SAndrew Jones #define PCI_AGP_SIZEOF 12 27880c72be7SAndrew Jones 27980c72be7SAndrew Jones /* Vital Product Data */ 28080c72be7SAndrew Jones 28180c72be7SAndrew Jones #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */ 28280c72be7SAndrew Jones #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */ 28380c72be7SAndrew Jones #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */ 28480c72be7SAndrew Jones #define PCI_VPD_DATA 4 /* 32-bits of data returned here */ 28580c72be7SAndrew Jones #define PCI_CAP_VPD_SIZEOF 8 28680c72be7SAndrew Jones 28780c72be7SAndrew Jones /* Slot Identification */ 28880c72be7SAndrew Jones 28980c72be7SAndrew Jones #define PCI_SID_ESR 2 /* Expansion Slot Register */ 29080c72be7SAndrew Jones #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 29180c72be7SAndrew Jones #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 29280c72be7SAndrew Jones #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 29380c72be7SAndrew Jones 29480c72be7SAndrew Jones /* Message Signalled Interrupts registers */ 29580c72be7SAndrew Jones 29680c72be7SAndrew Jones #define PCI_MSI_FLAGS 2 /* Message Control */ 29780c72be7SAndrew Jones #define PCI_MSI_FLAGS_ENABLE 0x0001 /* MSI feature enabled */ 29880c72be7SAndrew Jones #define PCI_MSI_FLAGS_QMASK 0x000e /* Maximum queue size available */ 29980c72be7SAndrew Jones #define PCI_MSI_FLAGS_QSIZE 0x0070 /* Message queue size configured */ 30080c72be7SAndrew Jones #define PCI_MSI_FLAGS_64BIT 0x0080 /* 64-bit addresses allowed */ 30180c72be7SAndrew Jones #define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */ 30280c72be7SAndrew Jones #define PCI_MSI_RFU 3 /* Rest of capability flags */ 30380c72be7SAndrew Jones #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 30480c72be7SAndrew Jones #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 30580c72be7SAndrew Jones #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 30680c72be7SAndrew Jones #define PCI_MSI_MASK_32 12 /* Mask bits register for 32-bit devices */ 30780c72be7SAndrew Jones #define PCI_MSI_PENDING_32 16 /* Pending intrs for 32-bit devices */ 30880c72be7SAndrew Jones #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 30980c72be7SAndrew Jones #define PCI_MSI_MASK_64 16 /* Mask bits register for 64-bit devices */ 31080c72be7SAndrew Jones #define PCI_MSI_PENDING_64 20 /* Pending intrs for 64-bit devices */ 31180c72be7SAndrew Jones 31280c72be7SAndrew Jones /* MSI-X registers */ 31380c72be7SAndrew Jones #define PCI_MSIX_FLAGS 2 /* Message Control */ 31480c72be7SAndrew Jones #define PCI_MSIX_FLAGS_QSIZE 0x07FF /* Table size */ 31580c72be7SAndrew Jones #define PCI_MSIX_FLAGS_MASKALL 0x4000 /* Mask all vectors for this function */ 31680c72be7SAndrew Jones #define PCI_MSIX_FLAGS_ENABLE 0x8000 /* MSI-X enable */ 31780c72be7SAndrew Jones #define PCI_MSIX_TABLE 4 /* Table offset */ 31880c72be7SAndrew Jones #define PCI_MSIX_TABLE_BIR 0x00000007 /* BAR index */ 31980c72be7SAndrew Jones #define PCI_MSIX_TABLE_OFFSET 0xfffffff8 /* Offset into specified BAR */ 32080c72be7SAndrew Jones #define PCI_MSIX_PBA 8 /* Pending Bit Array offset */ 32180c72be7SAndrew Jones #define PCI_MSIX_PBA_BIR 0x00000007 /* BAR index */ 32280c72be7SAndrew Jones #define PCI_MSIX_PBA_OFFSET 0xfffffff8 /* Offset into specified BAR */ 32380c72be7SAndrew Jones #define PCI_MSIX_FLAGS_BIRMASK PCI_MSIX_PBA_BIR /* deprecated */ 32480c72be7SAndrew Jones #define PCI_CAP_MSIX_SIZEOF 12 /* size of MSIX registers */ 32580c72be7SAndrew Jones 32680c72be7SAndrew Jones /* MSI-X Table entry format */ 32780c72be7SAndrew Jones #define PCI_MSIX_ENTRY_SIZE 16 32880c72be7SAndrew Jones #define PCI_MSIX_ENTRY_LOWER_ADDR 0 32980c72be7SAndrew Jones #define PCI_MSIX_ENTRY_UPPER_ADDR 4 33080c72be7SAndrew Jones #define PCI_MSIX_ENTRY_DATA 8 33180c72be7SAndrew Jones #define PCI_MSIX_ENTRY_VECTOR_CTRL 12 33280c72be7SAndrew Jones #define PCI_MSIX_ENTRY_CTRL_MASKBIT 1 33380c72be7SAndrew Jones 33480c72be7SAndrew Jones /* CompactPCI Hotswap Register */ 33580c72be7SAndrew Jones 33680c72be7SAndrew Jones #define PCI_CHSWP_CSR 2 /* Control and Status Register */ 33780c72be7SAndrew Jones #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */ 33880c72be7SAndrew Jones #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */ 33980c72be7SAndrew Jones #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */ 34080c72be7SAndrew Jones #define PCI_CHSWP_LOO 0x08 /* LED On / Off */ 34180c72be7SAndrew Jones #define PCI_CHSWP_PI 0x30 /* Programming Interface */ 34280c72be7SAndrew Jones #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */ 34380c72be7SAndrew Jones #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */ 34480c72be7SAndrew Jones 34580c72be7SAndrew Jones /* PCI Advanced Feature registers */ 34680c72be7SAndrew Jones 34780c72be7SAndrew Jones #define PCI_AF_LENGTH 2 34880c72be7SAndrew Jones #define PCI_AF_CAP 3 34980c72be7SAndrew Jones #define PCI_AF_CAP_TP 0x01 35080c72be7SAndrew Jones #define PCI_AF_CAP_FLR 0x02 35180c72be7SAndrew Jones #define PCI_AF_CTRL 4 35280c72be7SAndrew Jones #define PCI_AF_CTRL_FLR 0x01 35380c72be7SAndrew Jones #define PCI_AF_STATUS 5 35480c72be7SAndrew Jones #define PCI_AF_STATUS_TP 0x01 35580c72be7SAndrew Jones #define PCI_CAP_AF_SIZEOF 6 /* size of AF registers */ 35680c72be7SAndrew Jones 35780c72be7SAndrew Jones /* PCI Enhanced Allocation registers */ 35880c72be7SAndrew Jones 35980c72be7SAndrew Jones #define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */ 36080c72be7SAndrew Jones #define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */ 36180c72be7SAndrew Jones #define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */ 36280c72be7SAndrew Jones #define PCI_EA_FIRST_ENT_BRIDGE 8 /* First EA Entry for Bridges */ 36380c72be7SAndrew Jones #define PCI_EA_ES 0x00000007 /* Entry Size */ 36480c72be7SAndrew Jones #define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */ 36580c72be7SAndrew Jones /* 0-5 map to BARs 0-5 respectively */ 36680c72be7SAndrew Jones #define PCI_EA_BEI_BAR0 0 36780c72be7SAndrew Jones #define PCI_EA_BEI_BAR5 5 36880c72be7SAndrew Jones #define PCI_EA_BEI_BRIDGE 6 /* Resource behind bridge */ 36980c72be7SAndrew Jones #define PCI_EA_BEI_ENI 7 /* Equivalent Not Indicated */ 37080c72be7SAndrew Jones #define PCI_EA_BEI_ROM 8 /* Expansion ROM */ 37180c72be7SAndrew Jones /* 9-14 map to VF BARs 0-5 respectively */ 37280c72be7SAndrew Jones #define PCI_EA_BEI_VF_BAR0 9 37380c72be7SAndrew Jones #define PCI_EA_BEI_VF_BAR5 14 37480c72be7SAndrew Jones #define PCI_EA_BEI_RESERVED 15 /* Reserved - Treat like ENI */ 37580c72be7SAndrew Jones #define PCI_EA_PP 0x0000ff00 /* Primary Properties */ 37680c72be7SAndrew Jones #define PCI_EA_SP 0x00ff0000 /* Secondary Properties */ 37780c72be7SAndrew Jones #define PCI_EA_P_MEM 0x00 /* Non-Prefetch Memory */ 37880c72be7SAndrew Jones #define PCI_EA_P_MEM_PREFETCH 0x01 /* Prefetchable Memory */ 37980c72be7SAndrew Jones #define PCI_EA_P_IO 0x02 /* I/O Space */ 38080c72be7SAndrew Jones #define PCI_EA_P_VF_MEM_PREFETCH 0x03 /* VF Prefetchable Memory */ 38180c72be7SAndrew Jones #define PCI_EA_P_VF_MEM 0x04 /* VF Non-Prefetch Memory */ 38280c72be7SAndrew Jones #define PCI_EA_P_BRIDGE_MEM 0x05 /* Bridge Non-Prefetch Memory */ 38380c72be7SAndrew Jones #define PCI_EA_P_BRIDGE_MEM_PREFETCH 0x06 /* Bridge Prefetchable Memory */ 38480c72be7SAndrew Jones #define PCI_EA_P_BRIDGE_IO 0x07 /* Bridge I/O Space */ 38580c72be7SAndrew Jones /* 0x08-0xfc reserved */ 38680c72be7SAndrew Jones #define PCI_EA_P_MEM_RESERVED 0xfd /* Reserved Memory */ 38780c72be7SAndrew Jones #define PCI_EA_P_IO_RESERVED 0xfe /* Reserved I/O Space */ 38880c72be7SAndrew Jones #define PCI_EA_P_UNAVAILABLE 0xff /* Entry Unavailable */ 38980c72be7SAndrew Jones #define PCI_EA_WRITABLE 0x40000000 /* Writable: 1 = RW, 0 = HwInit */ 39080c72be7SAndrew Jones #define PCI_EA_ENABLE 0x80000000 /* Enable for this entry */ 39180c72be7SAndrew Jones #define PCI_EA_BASE 4 /* Base Address Offset */ 39280c72be7SAndrew Jones #define PCI_EA_MAX_OFFSET 8 /* MaxOffset (resource length) */ 39380c72be7SAndrew Jones /* bit 0 is reserved */ 39480c72be7SAndrew Jones #define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */ 39580c72be7SAndrew Jones #define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */ 39680c72be7SAndrew Jones 39780c72be7SAndrew Jones /* PCI-X registers (Type 0 (non-bridge) devices) */ 39880c72be7SAndrew Jones 39980c72be7SAndrew Jones #define PCI_X_CMD 2 /* Modes & Features */ 40080c72be7SAndrew Jones #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 40180c72be7SAndrew Jones #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 40280c72be7SAndrew Jones #define PCI_X_CMD_READ_512 0x0000 /* 512 byte maximum read byte count */ 40380c72be7SAndrew Jones #define PCI_X_CMD_READ_1K 0x0004 /* 1Kbyte maximum read byte count */ 40480c72be7SAndrew Jones #define PCI_X_CMD_READ_2K 0x0008 /* 2Kbyte maximum read byte count */ 40580c72be7SAndrew Jones #define PCI_X_CMD_READ_4K 0x000c /* 4Kbyte maximum read byte count */ 40680c72be7SAndrew Jones #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */ 40780c72be7SAndrew Jones /* Max # of outstanding split transactions */ 40880c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_1 0x0000 /* Max 1 */ 40980c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_2 0x0010 /* Max 2 */ 41080c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_3 0x0020 /* Max 3 */ 41180c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_4 0x0030 /* Max 4 */ 41280c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_8 0x0040 /* Max 8 */ 41380c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_12 0x0050 /* Max 12 */ 41480c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_16 0x0060 /* Max 16 */ 41580c72be7SAndrew Jones #define PCI_X_CMD_SPLIT_32 0x0070 /* Max 32 */ 41680c72be7SAndrew Jones #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */ 41780c72be7SAndrew Jones #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 41880c72be7SAndrew Jones #define PCI_X_STATUS 4 /* PCI-X capabilities */ 41980c72be7SAndrew Jones #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */ 42080c72be7SAndrew Jones #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */ 42180c72be7SAndrew Jones #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */ 42280c72be7SAndrew Jones #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */ 42380c72be7SAndrew Jones #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */ 42480c72be7SAndrew Jones #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */ 42580c72be7SAndrew Jones #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */ 42680c72be7SAndrew Jones #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */ 42780c72be7SAndrew Jones #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */ 42880c72be7SAndrew Jones #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */ 42980c72be7SAndrew Jones #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */ 43080c72be7SAndrew Jones #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */ 43180c72be7SAndrew Jones #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */ 43280c72be7SAndrew Jones #define PCI_X_ECC_CSR 8 /* ECC control and status */ 43380c72be7SAndrew Jones #define PCI_CAP_PCIX_SIZEOF_V0 8 /* size of registers for Version 0 */ 43480c72be7SAndrew Jones #define PCI_CAP_PCIX_SIZEOF_V1 24 /* size for Version 1 */ 43580c72be7SAndrew Jones #define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1 /* Same for v2 */ 43680c72be7SAndrew Jones 43780c72be7SAndrew Jones /* PCI-X registers (Type 1 (bridge) devices) */ 43880c72be7SAndrew Jones 43980c72be7SAndrew Jones #define PCI_X_BRIDGE_SSTATUS 2 /* Secondary Status */ 44080c72be7SAndrew Jones #define PCI_X_SSTATUS_64BIT 0x0001 /* Secondary AD interface is 64 bits */ 44180c72be7SAndrew Jones #define PCI_X_SSTATUS_133MHZ 0x0002 /* 133 MHz capable */ 44280c72be7SAndrew Jones #define PCI_X_SSTATUS_FREQ 0x03c0 /* Secondary Bus Mode and Frequency */ 44380c72be7SAndrew Jones #define PCI_X_SSTATUS_VERS 0x3000 /* PCI-X Capability Version */ 44480c72be7SAndrew Jones #define PCI_X_SSTATUS_V1 0x1000 /* Mode 2, not Mode 1 */ 44580c72be7SAndrew Jones #define PCI_X_SSTATUS_V2 0x2000 /* Mode 1 or Modes 1 and 2 */ 44680c72be7SAndrew Jones #define PCI_X_SSTATUS_266MHZ 0x4000 /* 266 MHz capable */ 44780c72be7SAndrew Jones #define PCI_X_SSTATUS_533MHZ 0x8000 /* 533 MHz capable */ 44880c72be7SAndrew Jones #define PCI_X_BRIDGE_STATUS 4 /* Bridge Status */ 44980c72be7SAndrew Jones 45080c72be7SAndrew Jones /* PCI Bridge Subsystem ID registers */ 45180c72be7SAndrew Jones 45280c72be7SAndrew Jones #define PCI_SSVID_VENDOR_ID 4 /* PCI Bridge subsystem vendor ID */ 45380c72be7SAndrew Jones #define PCI_SSVID_DEVICE_ID 6 /* PCI Bridge subsystem device ID */ 45480c72be7SAndrew Jones 45580c72be7SAndrew Jones /* PCI Express capability registers */ 45680c72be7SAndrew Jones 45780c72be7SAndrew Jones #define PCI_EXP_FLAGS 2 /* Capabilities register */ 45880c72be7SAndrew Jones #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */ 45980c72be7SAndrew Jones #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */ 46080c72be7SAndrew Jones #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */ 46180c72be7SAndrew Jones #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */ 46280c72be7SAndrew Jones #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */ 46380c72be7SAndrew Jones #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */ 46480c72be7SAndrew Jones #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */ 46580c72be7SAndrew Jones #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCIe to PCI/PCI-X Bridge */ 46680c72be7SAndrew Jones #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 /* PCI/PCI-X to PCIe Bridge */ 46780c72be7SAndrew Jones #define PCI_EXP_TYPE_RC_END 0x9 /* Root Complex Integrated Endpoint */ 46880c72be7SAndrew Jones #define PCI_EXP_TYPE_RC_EC 0xa /* Root Complex Event Collector */ 46980c72be7SAndrew Jones #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */ 47080c72be7SAndrew Jones #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */ 47180c72be7SAndrew Jones #define PCI_EXP_DEVCAP 4 /* Device capabilities */ 47280c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PAYLOAD 0x00000007 /* Max_Payload_Size */ 47380c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PHANTOM 0x00000018 /* Phantom functions */ 47480c72be7SAndrew Jones #define PCI_EXP_DEVCAP_EXT_TAG 0x00000020 /* Extended tags */ 47580c72be7SAndrew Jones #define PCI_EXP_DEVCAP_L0S 0x000001c0 /* L0s Acceptable Latency */ 47680c72be7SAndrew Jones #define PCI_EXP_DEVCAP_L1 0x00000e00 /* L1 Acceptable Latency */ 47780c72be7SAndrew Jones #define PCI_EXP_DEVCAP_ATN_BUT 0x00001000 /* Attention Button Present */ 47880c72be7SAndrew Jones #define PCI_EXP_DEVCAP_ATN_IND 0x00002000 /* Attention Indicator Present */ 47980c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PWR_IND 0x00004000 /* Power Indicator Present */ 48080c72be7SAndrew Jones #define PCI_EXP_DEVCAP_RBER 0x00008000 /* Role-Based Error Reporting */ 48180c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000 /* Slot Power Limit Value */ 48280c72be7SAndrew Jones #define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000 /* Slot Power Limit Scale */ 48380c72be7SAndrew Jones #define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */ 48480c72be7SAndrew Jones #define PCI_EXP_DEVCTL 8 /* Device Control */ 48580c72be7SAndrew Jones #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */ 48680c72be7SAndrew Jones #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */ 48780c72be7SAndrew Jones #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */ 48880c72be7SAndrew Jones #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */ 48980c72be7SAndrew Jones #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */ 49080c72be7SAndrew Jones #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */ 49180c72be7SAndrew Jones #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */ 49280c72be7SAndrew Jones #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */ 49380c72be7SAndrew Jones #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */ 49480c72be7SAndrew Jones #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */ 49580c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */ 49680c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_128B 0x0000 /* 128 Bytes */ 49780c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_256B 0x1000 /* 256 Bytes */ 49880c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_512B 0x2000 /* 512 Bytes */ 49980c72be7SAndrew Jones #define PCI_EXP_DEVCTL_READRQ_1024B 0x3000 /* 1024 Bytes */ 50080c72be7SAndrew Jones #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */ 50180c72be7SAndrew Jones #define PCI_EXP_DEVSTA 10 /* Device Status */ 50280c72be7SAndrew Jones #define PCI_EXP_DEVSTA_CED 0x0001 /* Correctable Error Detected */ 50380c72be7SAndrew Jones #define PCI_EXP_DEVSTA_NFED 0x0002 /* Non-Fatal Error Detected */ 50480c72be7SAndrew Jones #define PCI_EXP_DEVSTA_FED 0x0004 /* Fatal Error Detected */ 50580c72be7SAndrew Jones #define PCI_EXP_DEVSTA_URD 0x0008 /* Unsupported Request Detected */ 50680c72be7SAndrew Jones #define PCI_EXP_DEVSTA_AUXPD 0x0010 /* AUX Power Detected */ 50780c72be7SAndrew Jones #define PCI_EXP_DEVSTA_TRPND 0x0020 /* Transactions Pending */ 50880c72be7SAndrew Jones #define PCI_EXP_LNKCAP 12 /* Link Capabilities */ 50980c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */ 51080c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 /* LNKCAP2 SLS Vector bit 0 */ 51180c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */ 51280c72be7SAndrew Jones #define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */ 51380c72be7SAndrew Jones #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 /* ASPM Support */ 51480c72be7SAndrew Jones #define PCI_EXP_LNKCAP_L0SEL 0x00007000 /* L0s Exit Latency */ 51580c72be7SAndrew Jones #define PCI_EXP_LNKCAP_L1EL 0x00038000 /* L1 Exit Latency */ 51680c72be7SAndrew Jones #define PCI_EXP_LNKCAP_CLKPM 0x00040000 /* Clock Power Management */ 51780c72be7SAndrew Jones #define PCI_EXP_LNKCAP_SDERC 0x00080000 /* Surprise Down Error Reporting Capable */ 51880c72be7SAndrew Jones #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */ 51980c72be7SAndrew Jones #define PCI_EXP_LNKCAP_LBNC 0x00200000 /* Link Bandwidth Notification Capability */ 52080c72be7SAndrew Jones #define PCI_EXP_LNKCAP_PN 0xff000000 /* Port Number */ 52180c72be7SAndrew Jones #define PCI_EXP_LNKCTL 16 /* Link Control */ 52280c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ASPMC 0x0003 /* ASPM Control */ 52380c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ASPM_L0S 0x0001 /* L0s Enable */ 52480c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ASPM_L1 0x0002 /* L1 Enable */ 52580c72be7SAndrew Jones #define PCI_EXP_LNKCTL_RCB 0x0008 /* Read Completion Boundary */ 52680c72be7SAndrew Jones #define PCI_EXP_LNKCTL_LD 0x0010 /* Link Disable */ 52780c72be7SAndrew Jones #define PCI_EXP_LNKCTL_RL 0x0020 /* Retrain Link */ 52880c72be7SAndrew Jones #define PCI_EXP_LNKCTL_CCC 0x0040 /* Common Clock Configuration */ 52980c72be7SAndrew Jones #define PCI_EXP_LNKCTL_ES 0x0080 /* Extended Synch */ 53080c72be7SAndrew Jones #define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 /* Enable clkreq */ 53180c72be7SAndrew Jones #define PCI_EXP_LNKCTL_HAWD 0x0200 /* Hardware Autonomous Width Disable */ 53280c72be7SAndrew Jones #define PCI_EXP_LNKCTL_LBMIE 0x0400 /* Link Bandwidth Management Interrupt Enable */ 53380c72be7SAndrew Jones #define PCI_EXP_LNKCTL_LABIE 0x0800 /* Link Autonomous Bandwidth Interrupt Enable */ 53480c72be7SAndrew Jones #define PCI_EXP_LNKSTA 18 /* Link Status */ 53580c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */ 53680c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */ 53780c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */ 53880c72be7SAndrew Jones #define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */ 53980c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW 0x03f0 /* Negotiated Link Width */ 54080c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X1 0x0010 /* Current Link Width x1 */ 54180c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X2 0x0020 /* Current Link Width x2 */ 54280c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X4 0x0040 /* Current Link Width x4 */ 54380c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_X8 0x0080 /* Current Link Width x8 */ 54480c72be7SAndrew Jones #define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */ 54580c72be7SAndrew Jones #define PCI_EXP_LNKSTA_LT 0x0800 /* Link Training */ 54680c72be7SAndrew Jones #define PCI_EXP_LNKSTA_SLC 0x1000 /* Slot Clock Configuration */ 54780c72be7SAndrew Jones #define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */ 54880c72be7SAndrew Jones #define PCI_EXP_LNKSTA_LBMS 0x4000 /* Link Bandwidth Management Status */ 54980c72be7SAndrew Jones #define PCI_EXP_LNKSTA_LABS 0x8000 /* Link Autonomous Bandwidth Status */ 55080c72be7SAndrew Jones #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 /* v1 endpoints end here */ 55180c72be7SAndrew Jones #define PCI_EXP_SLTCAP 20 /* Slot Capabilities */ 55280c72be7SAndrew Jones #define PCI_EXP_SLTCAP_ABP 0x00000001 /* Attention Button Present */ 55380c72be7SAndrew Jones #define PCI_EXP_SLTCAP_PCP 0x00000002 /* Power Controller Present */ 55480c72be7SAndrew Jones #define PCI_EXP_SLTCAP_MRLSP 0x00000004 /* MRL Sensor Present */ 55580c72be7SAndrew Jones #define PCI_EXP_SLTCAP_AIP 0x00000008 /* Attention Indicator Present */ 55680c72be7SAndrew Jones #define PCI_EXP_SLTCAP_PIP 0x00000010 /* Power Indicator Present */ 55780c72be7SAndrew Jones #define PCI_EXP_SLTCAP_HPS 0x00000020 /* Hot-Plug Surprise */ 55880c72be7SAndrew Jones #define PCI_EXP_SLTCAP_HPC 0x00000040 /* Hot-Plug Capable */ 55980c72be7SAndrew Jones #define PCI_EXP_SLTCAP_SPLV 0x00007f80 /* Slot Power Limit Value */ 56080c72be7SAndrew Jones #define PCI_EXP_SLTCAP_SPLS 0x00018000 /* Slot Power Limit Scale */ 56180c72be7SAndrew Jones #define PCI_EXP_SLTCAP_EIP 0x00020000 /* Electromechanical Interlock Present */ 56280c72be7SAndrew Jones #define PCI_EXP_SLTCAP_NCCS 0x00040000 /* No Command Completed Support */ 56380c72be7SAndrew Jones #define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */ 56480c72be7SAndrew Jones #define PCI_EXP_SLTCTL 24 /* Slot Control */ 56580c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ABPE 0x0001 /* Attention Button Pressed Enable */ 56680c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PFDE 0x0002 /* Power Fault Detected Enable */ 56780c72be7SAndrew Jones #define PCI_EXP_SLTCTL_MRLSCE 0x0004 /* MRL Sensor Changed Enable */ 56880c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PDCE 0x0008 /* Presence Detect Changed Enable */ 56980c72be7SAndrew Jones #define PCI_EXP_SLTCTL_CCIE 0x0010 /* Command Completed Interrupt Enable */ 57080c72be7SAndrew Jones #define PCI_EXP_SLTCTL_HPIE 0x0020 /* Hot-Plug Interrupt Enable */ 57180c72be7SAndrew Jones #define PCI_EXP_SLTCTL_AIC 0x00c0 /* Attention Indicator Control */ 57280c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 /* Attention Indicator on */ 57380c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */ 57480c72be7SAndrew Jones #define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 /* Attention Indicator off */ 57580c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PIC 0x0300 /* Power Indicator Control */ 57680c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_IND_ON 0x0100 /* Power Indicator on */ 57780c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_IND_BLINK 0x0200 /* Power Indicator blinking */ 57880c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_IND_OFF 0x0300 /* Power Indicator off */ 57980c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PCC 0x0400 /* Power Controller Control */ 58080c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_ON 0x0000 /* Power On */ 58180c72be7SAndrew Jones #define PCI_EXP_SLTCTL_PWR_OFF 0x0400 /* Power Off */ 58280c72be7SAndrew Jones #define PCI_EXP_SLTCTL_EIC 0x0800 /* Electromechanical Interlock Control */ 58380c72be7SAndrew Jones #define PCI_EXP_SLTCTL_DLLSCE 0x1000 /* Data Link Layer State Changed Enable */ 58480c72be7SAndrew Jones #define PCI_EXP_SLTSTA 26 /* Slot Status */ 58580c72be7SAndrew Jones #define PCI_EXP_SLTSTA_ABP 0x0001 /* Attention Button Pressed */ 58680c72be7SAndrew Jones #define PCI_EXP_SLTSTA_PFD 0x0002 /* Power Fault Detected */ 58780c72be7SAndrew Jones #define PCI_EXP_SLTSTA_MRLSC 0x0004 /* MRL Sensor Changed */ 58880c72be7SAndrew Jones #define PCI_EXP_SLTSTA_PDC 0x0008 /* Presence Detect Changed */ 58980c72be7SAndrew Jones #define PCI_EXP_SLTSTA_CC 0x0010 /* Command Completed */ 59080c72be7SAndrew Jones #define PCI_EXP_SLTSTA_MRLSS 0x0020 /* MRL Sensor State */ 59180c72be7SAndrew Jones #define PCI_EXP_SLTSTA_PDS 0x0040 /* Presence Detect State */ 59280c72be7SAndrew Jones #define PCI_EXP_SLTSTA_EIS 0x0080 /* Electromechanical Interlock Status */ 59380c72be7SAndrew Jones #define PCI_EXP_SLTSTA_DLLSC 0x0100 /* Data Link Layer State Changed */ 59480c72be7SAndrew Jones #define PCI_EXP_RTCTL 28 /* Root Control */ 59580c72be7SAndrew Jones #define PCI_EXP_RTCTL_SECEE 0x0001 /* System Error on Correctable Error */ 59680c72be7SAndrew Jones #define PCI_EXP_RTCTL_SENFEE 0x0002 /* System Error on Non-Fatal Error */ 59780c72be7SAndrew Jones #define PCI_EXP_RTCTL_SEFEE 0x0004 /* System Error on Fatal Error */ 59880c72be7SAndrew Jones #define PCI_EXP_RTCTL_PMEIE 0x0008 /* PME Interrupt Enable */ 59980c72be7SAndrew Jones #define PCI_EXP_RTCTL_CRSSVE 0x0010 /* CRS Software Visibility Enable */ 60080c72be7SAndrew Jones #define PCI_EXP_RTCAP 30 /* Root Capabilities */ 60180c72be7SAndrew Jones #define PCI_EXP_RTCAP_CRSVIS 0x0001 /* CRS Software Visibility capability */ 60280c72be7SAndrew Jones #define PCI_EXP_RTSTA 32 /* Root Status */ 60380c72be7SAndrew Jones #define PCI_EXP_RTSTA_PME 0x00010000 /* PME status */ 60480c72be7SAndrew Jones #define PCI_EXP_RTSTA_PENDING 0x00020000 /* PME pending */ 60580c72be7SAndrew Jones /* 60680c72be7SAndrew Jones * The Device Capabilities 2, Device Status 2, Device Control 2, 60780c72be7SAndrew Jones * Link Capabilities 2, Link Status 2, Link Control 2, 60880c72be7SAndrew Jones * Slot Capabilities 2, Slot Status 2, and Slot Control 2 registers 60980c72be7SAndrew Jones * are only present on devices with PCIe Capability version 2. 61080c72be7SAndrew Jones * Use pcie_capability_read_word() and similar interfaces to use them 61180c72be7SAndrew Jones * safely. 61280c72be7SAndrew Jones */ 61380c72be7SAndrew Jones #define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */ 61480c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_ARI 0x00000020 /* Alternative Routing-ID */ 61580c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_LTR 0x00000800 /* Latency tolerance reporting */ 61680c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000 /* OBFF support mechanism */ 61780c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000 /* New message signaling */ 61880c72be7SAndrew Jones #define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000 /* Re-use WAKE# for OBFF */ 61980c72be7SAndrew Jones #define PCI_EXP_DEVCTL2 40 /* Device Control 2 */ 62080c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_COMP_TIMEOUT 0x000f /* Completion Timeout Value */ 62180c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_ARI 0x0020 /* Alternative Routing-ID */ 62280c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100 /* Allow IDO for requests */ 62380c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200 /* Allow IDO for completions */ 62480c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_LTR_EN 0x0400 /* Enable LTR mechanism */ 62580c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000 /* Enable OBFF Message type A */ 62680c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000 /* Enable OBFF Message type B */ 62780c72be7SAndrew Jones #define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000 /* OBFF using WAKE# signaling */ 62880c72be7SAndrew Jones #define PCI_EXP_DEVSTA2 42 /* Device Status 2 */ 62980c72be7SAndrew Jones #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 44 /* v2 endpoints end here */ 63080c72be7SAndrew Jones #define PCI_EXP_LNKCAP2 44 /* Link Capabilities 2 */ 63180c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002 /* Supported Speed 2.5GT/s */ 63280c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 /* Supported Speed 5.0GT/s */ 63380c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 /* Supported Speed 8.0GT/s */ 63480c72be7SAndrew Jones #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 /* Crosslink supported */ 63580c72be7SAndrew Jones #define PCI_EXP_LNKCTL2 48 /* Link Control 2 */ 63680c72be7SAndrew Jones #define PCI_EXP_LNKSTA2 50 /* Link Status 2 */ 63780c72be7SAndrew Jones #define PCI_EXP_SLTCAP2 52 /* Slot Capabilities 2 */ 63880c72be7SAndrew Jones #define PCI_EXP_SLTCTL2 56 /* Slot Control 2 */ 63980c72be7SAndrew Jones #define PCI_EXP_SLTSTA2 58 /* Slot Status 2 */ 64080c72be7SAndrew Jones 64180c72be7SAndrew Jones /* Extended Capabilities (PCI-X 2.0 and Express) */ 64280c72be7SAndrew Jones #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 64380c72be7SAndrew Jones #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 64480c72be7SAndrew Jones #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 64580c72be7SAndrew Jones 64680c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */ 64780c72be7SAndrew Jones #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */ 64880c72be7SAndrew Jones #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */ 64980c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */ 65080c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */ 65180c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */ 65280c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */ 65380c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */ 65480c72be7SAndrew Jones #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */ 65580c72be7SAndrew Jones #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */ 65680c72be7SAndrew Jones #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */ 65780c72be7SAndrew Jones #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */ 65880c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */ 65980c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */ 66080c72be7SAndrew Jones #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */ 66180c72be7SAndrew Jones #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */ 66280c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */ 66380c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */ 66480c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */ 66580c72be7SAndrew Jones #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */ 66680c72be7SAndrew Jones #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */ 66780c72be7SAndrew Jones #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */ 66880c72be7SAndrew Jones #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */ 66980c72be7SAndrew Jones #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */ 67080c72be7SAndrew Jones #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */ 67180c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ 67280c72be7SAndrew Jones #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ 67380c72be7SAndrew Jones #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PASID 67480c72be7SAndrew Jones 67580c72be7SAndrew Jones #define PCI_EXT_CAP_DSN_SIZEOF 12 67680c72be7SAndrew Jones #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 67780c72be7SAndrew Jones 67880c72be7SAndrew Jones /* Advanced Error Reporting */ 67980c72be7SAndrew Jones #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */ 68080c72be7SAndrew Jones #define PCI_ERR_UNC_UND 0x00000001 /* Undefined */ 68180c72be7SAndrew Jones #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */ 68280c72be7SAndrew Jones #define PCI_ERR_UNC_SURPDN 0x00000020 /* Surprise Down */ 68380c72be7SAndrew Jones #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */ 68480c72be7SAndrew Jones #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */ 68580c72be7SAndrew Jones #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */ 68680c72be7SAndrew Jones #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */ 68780c72be7SAndrew Jones #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */ 68880c72be7SAndrew Jones #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */ 68980c72be7SAndrew Jones #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */ 69080c72be7SAndrew Jones #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */ 69180c72be7SAndrew Jones #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */ 69280c72be7SAndrew Jones #define PCI_ERR_UNC_ACSV 0x00200000 /* ACS Violation */ 69380c72be7SAndrew Jones #define PCI_ERR_UNC_INTN 0x00400000 /* internal error */ 69480c72be7SAndrew Jones #define PCI_ERR_UNC_MCBTLP 0x00800000 /* MC blocked TLP */ 69580c72be7SAndrew Jones #define PCI_ERR_UNC_ATOMEG 0x01000000 /* Atomic egress blocked */ 69680c72be7SAndrew Jones #define PCI_ERR_UNC_TLPPRE 0x02000000 /* TLP prefix blocked */ 69780c72be7SAndrew Jones #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */ 69880c72be7SAndrew Jones /* Same bits as above */ 69980c72be7SAndrew Jones #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */ 70080c72be7SAndrew Jones /* Same bits as above */ 70180c72be7SAndrew Jones #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */ 70280c72be7SAndrew Jones #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */ 70380c72be7SAndrew Jones #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */ 70480c72be7SAndrew Jones #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */ 70580c72be7SAndrew Jones #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */ 70680c72be7SAndrew Jones #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */ 70780c72be7SAndrew Jones #define PCI_ERR_COR_ADV_NFAT 0x00002000 /* Advisory Non-Fatal */ 70880c72be7SAndrew Jones #define PCI_ERR_COR_INTERNAL 0x00004000 /* Corrected Internal */ 70980c72be7SAndrew Jones #define PCI_ERR_COR_LOG_OVER 0x00008000 /* Header Log Overflow */ 71080c72be7SAndrew Jones #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */ 71180c72be7SAndrew Jones /* Same bits as above */ 71280c72be7SAndrew Jones #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */ 71380c72be7SAndrew Jones #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */ 71480c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */ 71580c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */ 71680c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */ 71780c72be7SAndrew Jones #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */ 71880c72be7SAndrew Jones #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */ 71980c72be7SAndrew Jones #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */ 72080c72be7SAndrew Jones /* Correctable Err Reporting Enable */ 72180c72be7SAndrew Jones #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 72280c72be7SAndrew Jones /* Non-fatal Err Reporting Enable */ 72380c72be7SAndrew Jones #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 72480c72be7SAndrew Jones /* Fatal Err Reporting Enable */ 72580c72be7SAndrew Jones #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 72680c72be7SAndrew Jones #define PCI_ERR_ROOT_STATUS 48 72780c72be7SAndrew Jones #define PCI_ERR_ROOT_COR_RCV 0x00000001 /* ERR_COR Received */ 72880c72be7SAndrew Jones /* Multi ERR_COR Received */ 72980c72be7SAndrew Jones #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 73080c72be7SAndrew Jones /* ERR_FATAL/NONFATAL Received */ 73180c72be7SAndrew Jones #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 73280c72be7SAndrew Jones /* Multi ERR_FATAL/NONFATAL Received */ 73380c72be7SAndrew Jones #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 73480c72be7SAndrew Jones #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 /* First Fatal */ 73580c72be7SAndrew Jones #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 /* Non-Fatal Received */ 73680c72be7SAndrew Jones #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 /* Fatal Received */ 73780c72be7SAndrew Jones #define PCI_ERR_ROOT_ERR_SRC 52 /* Error Source Identification */ 73880c72be7SAndrew Jones 73980c72be7SAndrew Jones /* Virtual Channel */ 74080c72be7SAndrew Jones #define PCI_VC_PORT_CAP1 4 74180c72be7SAndrew Jones #define PCI_VC_CAP1_EVCC 0x00000007 /* extended VC count */ 74280c72be7SAndrew Jones #define PCI_VC_CAP1_LPEVCC 0x00000070 /* low prio extended VC count */ 74380c72be7SAndrew Jones #define PCI_VC_CAP1_ARB_SIZE 0x00000c00 74480c72be7SAndrew Jones #define PCI_VC_PORT_CAP2 8 74580c72be7SAndrew Jones #define PCI_VC_CAP2_32_PHASE 0x00000002 74680c72be7SAndrew Jones #define PCI_VC_CAP2_64_PHASE 0x00000004 74780c72be7SAndrew Jones #define PCI_VC_CAP2_128_PHASE 0x00000008 74880c72be7SAndrew Jones #define PCI_VC_CAP2_ARB_OFF 0xff000000 74980c72be7SAndrew Jones #define PCI_VC_PORT_CTRL 12 75080c72be7SAndrew Jones #define PCI_VC_PORT_CTRL_LOAD_TABLE 0x00000001 75180c72be7SAndrew Jones #define PCI_VC_PORT_STATUS 14 75280c72be7SAndrew Jones #define PCI_VC_PORT_STATUS_TABLE 0x00000001 75380c72be7SAndrew Jones #define PCI_VC_RES_CAP 16 75480c72be7SAndrew Jones #define PCI_VC_RES_CAP_32_PHASE 0x00000002 75580c72be7SAndrew Jones #define PCI_VC_RES_CAP_64_PHASE 0x00000004 75680c72be7SAndrew Jones #define PCI_VC_RES_CAP_128_PHASE 0x00000008 75780c72be7SAndrew Jones #define PCI_VC_RES_CAP_128_PHASE_TB 0x00000010 75880c72be7SAndrew Jones #define PCI_VC_RES_CAP_256_PHASE 0x00000020 75980c72be7SAndrew Jones #define PCI_VC_RES_CAP_ARB_OFF 0xff000000 76080c72be7SAndrew Jones #define PCI_VC_RES_CTRL 20 76180c72be7SAndrew Jones #define PCI_VC_RES_CTRL_LOAD_TABLE 0x00010000 76280c72be7SAndrew Jones #define PCI_VC_RES_CTRL_ARB_SELECT 0x000e0000 76380c72be7SAndrew Jones #define PCI_VC_RES_CTRL_ID 0x07000000 76480c72be7SAndrew Jones #define PCI_VC_RES_CTRL_ENABLE 0x80000000 76580c72be7SAndrew Jones #define PCI_VC_RES_STATUS 26 76680c72be7SAndrew Jones #define PCI_VC_RES_STATUS_TABLE 0x00000001 76780c72be7SAndrew Jones #define PCI_VC_RES_STATUS_NEGO 0x00000002 76880c72be7SAndrew Jones #define PCI_CAP_VC_BASE_SIZEOF 0x10 76980c72be7SAndrew Jones #define PCI_CAP_VC_PER_VC_SIZEOF 0x0C 77080c72be7SAndrew Jones 77180c72be7SAndrew Jones /* Power Budgeting */ 77280c72be7SAndrew Jones #define PCI_PWR_DSR 4 /* Data Select Register */ 77380c72be7SAndrew Jones #define PCI_PWR_DATA 8 /* Data Register */ 77480c72be7SAndrew Jones #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */ 77580c72be7SAndrew Jones #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */ 77680c72be7SAndrew Jones #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */ 77780c72be7SAndrew Jones #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */ 77880c72be7SAndrew Jones #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */ 77980c72be7SAndrew Jones #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */ 78080c72be7SAndrew Jones #define PCI_PWR_CAP 12 /* Capability */ 78180c72be7SAndrew Jones #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */ 78280c72be7SAndrew Jones #define PCI_EXT_CAP_PWR_SIZEOF 16 78380c72be7SAndrew Jones 78480c72be7SAndrew Jones /* Vendor-Specific (VSEC, PCI_EXT_CAP_ID_VNDR) */ 78580c72be7SAndrew Jones #define PCI_VNDR_HEADER 4 /* Vendor-Specific Header */ 78680c72be7SAndrew Jones #define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff) 78780c72be7SAndrew Jones #define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf) 78880c72be7SAndrew Jones #define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff) 78980c72be7SAndrew Jones 79080c72be7SAndrew Jones /* 79180c72be7SAndrew Jones * HyperTransport sub capability types 79280c72be7SAndrew Jones * 79380c72be7SAndrew Jones * Unfortunately there are both 3 bit and 5 bit capability types defined 79480c72be7SAndrew Jones * in the HT spec, catering for that is a little messy. You probably don't 79580c72be7SAndrew Jones * want to use these directly, just use pci_find_ht_capability() and it 79680c72be7SAndrew Jones * will do the right thing for you. 79780c72be7SAndrew Jones */ 79880c72be7SAndrew Jones #define HT_3BIT_CAP_MASK 0xE0 79980c72be7SAndrew Jones #define HT_CAPTYPE_SLAVE 0x00 /* Slave/Primary link configuration */ 80080c72be7SAndrew Jones #define HT_CAPTYPE_HOST 0x20 /* Host/Secondary link configuration */ 80180c72be7SAndrew Jones 80280c72be7SAndrew Jones #define HT_5BIT_CAP_MASK 0xF8 80380c72be7SAndrew Jones #define HT_CAPTYPE_IRQ 0x80 /* IRQ Configuration */ 80480c72be7SAndrew Jones #define HT_CAPTYPE_REMAPPING_40 0xA0 /* 40 bit address remapping */ 80580c72be7SAndrew Jones #define HT_CAPTYPE_REMAPPING_64 0xA2 /* 64 bit address remapping */ 80680c72be7SAndrew Jones #define HT_CAPTYPE_UNITID_CLUMP 0x90 /* Unit ID clumping */ 80780c72be7SAndrew Jones #define HT_CAPTYPE_EXTCONF 0x98 /* Extended Configuration Space Access */ 80880c72be7SAndrew Jones #define HT_CAPTYPE_MSI_MAPPING 0xA8 /* MSI Mapping Capability */ 80980c72be7SAndrew Jones #define HT_MSI_FLAGS 0x02 /* Offset to flags */ 81080c72be7SAndrew Jones #define HT_MSI_FLAGS_ENABLE 0x1 /* Mapping enable */ 81180c72be7SAndrew Jones #define HT_MSI_FLAGS_FIXED 0x2 /* Fixed mapping only */ 81280c72be7SAndrew Jones #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL /* Fixed addr */ 81380c72be7SAndrew Jones #define HT_MSI_ADDR_LO 0x04 /* Offset to low addr bits */ 81480c72be7SAndrew Jones #define HT_MSI_ADDR_LO_MASK 0xFFF00000 /* Low address bit mask */ 81580c72be7SAndrew Jones #define HT_MSI_ADDR_HI 0x08 /* Offset to high addr bits */ 81680c72be7SAndrew Jones #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 /* Direct routing configuration */ 81780c72be7SAndrew Jones #define HT_CAPTYPE_VCSET 0xB8 /* Virtual Channel configuration */ 81880c72be7SAndrew Jones #define HT_CAPTYPE_ERROR_RETRY 0xC0 /* Retry on error configuration */ 81980c72be7SAndrew Jones #define HT_CAPTYPE_GEN3 0xD0 /* Generation 3 HyperTransport configuration */ 82080c72be7SAndrew Jones #define HT_CAPTYPE_PM 0xE0 /* HyperTransport power management configuration */ 82180c72be7SAndrew Jones #define HT_CAP_SIZEOF_LONG 28 /* slave & primary */ 82280c72be7SAndrew Jones #define HT_CAP_SIZEOF_SHORT 24 /* host & secondary */ 82380c72be7SAndrew Jones 82480c72be7SAndrew Jones /* Alternative Routing-ID Interpretation */ 82580c72be7SAndrew Jones #define PCI_ARI_CAP 0x04 /* ARI Capability Register */ 82680c72be7SAndrew Jones #define PCI_ARI_CAP_MFVC 0x0001 /* MFVC Function Groups Capability */ 82780c72be7SAndrew Jones #define PCI_ARI_CAP_ACS 0x0002 /* ACS Function Groups Capability */ 82880c72be7SAndrew Jones #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) /* Next Function Number */ 82980c72be7SAndrew Jones #define PCI_ARI_CTRL 0x06 /* ARI Control Register */ 83080c72be7SAndrew Jones #define PCI_ARI_CTRL_MFVC 0x0001 /* MFVC Function Groups Enable */ 83180c72be7SAndrew Jones #define PCI_ARI_CTRL_ACS 0x0002 /* ACS Function Groups Enable */ 83280c72be7SAndrew Jones #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) /* Function Group */ 83380c72be7SAndrew Jones #define PCI_EXT_CAP_ARI_SIZEOF 8 83480c72be7SAndrew Jones 83580c72be7SAndrew Jones /* Address Translation Service */ 83680c72be7SAndrew Jones #define PCI_ATS_CAP 0x04 /* ATS Capability Register */ 83780c72be7SAndrew Jones #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) /* Invalidate Queue Depth */ 83880c72be7SAndrew Jones #define PCI_ATS_MAX_QDEP 32 /* Max Invalidate Queue Depth */ 83980c72be7SAndrew Jones #define PCI_ATS_CTRL 0x06 /* ATS Control Register */ 84080c72be7SAndrew Jones #define PCI_ATS_CTRL_ENABLE 0x8000 /* ATS Enable */ 84180c72be7SAndrew Jones #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) /* Smallest Translation Unit */ 84280c72be7SAndrew Jones #define PCI_ATS_MIN_STU 12 /* shift of minimum STU block */ 84380c72be7SAndrew Jones #define PCI_EXT_CAP_ATS_SIZEOF 8 84480c72be7SAndrew Jones 84580c72be7SAndrew Jones /* Page Request Interface */ 84680c72be7SAndrew Jones #define PCI_PRI_CTRL 0x04 /* PRI control register */ 84780c72be7SAndrew Jones #define PCI_PRI_CTRL_ENABLE 0x01 /* Enable */ 84880c72be7SAndrew Jones #define PCI_PRI_CTRL_RESET 0x02 /* Reset */ 84980c72be7SAndrew Jones #define PCI_PRI_STATUS 0x06 /* PRI status register */ 85080c72be7SAndrew Jones #define PCI_PRI_STATUS_RF 0x001 /* Response Failure */ 85180c72be7SAndrew Jones #define PCI_PRI_STATUS_UPRGI 0x002 /* Unexpected PRG index */ 85280c72be7SAndrew Jones #define PCI_PRI_STATUS_STOPPED 0x100 /* PRI Stopped */ 85380c72be7SAndrew Jones #define PCI_PRI_MAX_REQ 0x08 /* PRI max reqs supported */ 85480c72be7SAndrew Jones #define PCI_PRI_ALLOC_REQ 0x0c /* PRI max reqs allowed */ 85580c72be7SAndrew Jones #define PCI_EXT_CAP_PRI_SIZEOF 16 85680c72be7SAndrew Jones 85780c72be7SAndrew Jones /* Process Address Space ID */ 85880c72be7SAndrew Jones #define PCI_PASID_CAP 0x04 /* PASID feature register */ 85980c72be7SAndrew Jones #define PCI_PASID_CAP_EXEC 0x02 /* Exec permissions Supported */ 86080c72be7SAndrew Jones #define PCI_PASID_CAP_PRIV 0x04 /* Privilege Mode Supported */ 86180c72be7SAndrew Jones #define PCI_PASID_CTRL 0x06 /* PASID control register */ 86280c72be7SAndrew Jones #define PCI_PASID_CTRL_ENABLE 0x01 /* Enable bit */ 86380c72be7SAndrew Jones #define PCI_PASID_CTRL_EXEC 0x02 /* Exec permissions Enable */ 86480c72be7SAndrew Jones #define PCI_PASID_CTRL_PRIV 0x04 /* Privilege Mode Enable */ 86580c72be7SAndrew Jones #define PCI_EXT_CAP_PASID_SIZEOF 8 86680c72be7SAndrew Jones 86780c72be7SAndrew Jones /* Single Root I/O Virtualization */ 86880c72be7SAndrew Jones #define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */ 86980c72be7SAndrew Jones #define PCI_SRIOV_CAP_VFM 0x01 /* VF Migration Capable */ 87080c72be7SAndrew Jones #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) /* Interrupt Message Number */ 87180c72be7SAndrew Jones #define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */ 87280c72be7SAndrew Jones #define PCI_SRIOV_CTRL_VFE 0x01 /* VF Enable */ 87380c72be7SAndrew Jones #define PCI_SRIOV_CTRL_VFM 0x02 /* VF Migration Enable */ 87480c72be7SAndrew Jones #define PCI_SRIOV_CTRL_INTR 0x04 /* VF Migration Interrupt Enable */ 87580c72be7SAndrew Jones #define PCI_SRIOV_CTRL_MSE 0x08 /* VF Memory Space Enable */ 87680c72be7SAndrew Jones #define PCI_SRIOV_CTRL_ARI 0x10 /* ARI Capable Hierarchy */ 87780c72be7SAndrew Jones #define PCI_SRIOV_STATUS 0x0a /* SR-IOV Status */ 87880c72be7SAndrew Jones #define PCI_SRIOV_STATUS_VFM 0x01 /* VF Migration Status */ 87980c72be7SAndrew Jones #define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */ 88080c72be7SAndrew Jones #define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */ 88180c72be7SAndrew Jones #define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */ 88280c72be7SAndrew Jones #define PCI_SRIOV_FUNC_LINK 0x12 /* Function Dependency Link */ 88380c72be7SAndrew Jones #define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */ 88480c72be7SAndrew Jones #define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */ 88580c72be7SAndrew Jones #define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */ 88680c72be7SAndrew Jones #define PCI_SRIOV_SUP_PGSIZE 0x1c /* Supported Page Sizes */ 88780c72be7SAndrew Jones #define PCI_SRIOV_SYS_PGSIZE 0x20 /* System Page Size */ 88880c72be7SAndrew Jones #define PCI_SRIOV_BAR 0x24 /* VF BAR0 */ 88980c72be7SAndrew Jones #define PCI_SRIOV_NUM_BARS 6 /* Number of VF BARs */ 89080c72be7SAndrew Jones #define PCI_SRIOV_VFM 0x3c /* VF Migration State Array Offset*/ 89180c72be7SAndrew Jones #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) /* State BIR */ 89280c72be7SAndrew Jones #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) /* State Offset */ 89380c72be7SAndrew Jones #define PCI_SRIOV_VFM_UA 0x0 /* Inactive.Unavailable */ 89480c72be7SAndrew Jones #define PCI_SRIOV_VFM_MI 0x1 /* Dormant.MigrateIn */ 89580c72be7SAndrew Jones #define PCI_SRIOV_VFM_MO 0x2 /* Active.MigrateOut */ 89680c72be7SAndrew Jones #define PCI_SRIOV_VFM_AV 0x3 /* Active.Available */ 89780c72be7SAndrew Jones #define PCI_EXT_CAP_SRIOV_SIZEOF 64 89880c72be7SAndrew Jones 89980c72be7SAndrew Jones #define PCI_LTR_MAX_SNOOP_LAT 0x4 90080c72be7SAndrew Jones #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 90180c72be7SAndrew Jones #define PCI_LTR_VALUE_MASK 0x000003ff 90280c72be7SAndrew Jones #define PCI_LTR_SCALE_MASK 0x00001c00 90380c72be7SAndrew Jones #define PCI_LTR_SCALE_SHIFT 10 90480c72be7SAndrew Jones #define PCI_EXT_CAP_LTR_SIZEOF 8 90580c72be7SAndrew Jones 90680c72be7SAndrew Jones /* Access Control Service */ 90780c72be7SAndrew Jones #define PCI_ACS_CAP 0x04 /* ACS Capability Register */ 90880c72be7SAndrew Jones #define PCI_ACS_SV 0x01 /* Source Validation */ 90980c72be7SAndrew Jones #define PCI_ACS_TB 0x02 /* Translation Blocking */ 91080c72be7SAndrew Jones #define PCI_ACS_RR 0x04 /* P2P Request Redirect */ 91180c72be7SAndrew Jones #define PCI_ACS_CR 0x08 /* P2P Completion Redirect */ 91280c72be7SAndrew Jones #define PCI_ACS_UF 0x10 /* Upstream Forwarding */ 91380c72be7SAndrew Jones #define PCI_ACS_EC 0x20 /* P2P Egress Control */ 91480c72be7SAndrew Jones #define PCI_ACS_DT 0x40 /* Direct Translated P2P */ 91580c72be7SAndrew Jones #define PCI_ACS_EGRESS_BITS 0x05 /* ACS Egress Control Vector Size */ 91680c72be7SAndrew Jones #define PCI_ACS_CTRL 0x06 /* ACS Control Register */ 91780c72be7SAndrew Jones #define PCI_ACS_EGRESS_CTL_V 0x08 /* ACS Egress Control Vector */ 91880c72be7SAndrew Jones 91980c72be7SAndrew Jones #define PCI_VSEC_HDR 4 /* extended cap - vendor-specific */ 92080c72be7SAndrew Jones #define PCI_VSEC_HDR_LEN_SHIFT 20 /* shift for length field */ 92180c72be7SAndrew Jones 92280c72be7SAndrew Jones /* SATA capability */ 92380c72be7SAndrew Jones #define PCI_SATA_REGS 4 /* SATA REGs specifier */ 92480c72be7SAndrew Jones #define PCI_SATA_REGS_MASK 0xF /* location - BAR#/inline */ 92580c72be7SAndrew Jones #define PCI_SATA_REGS_INLINE 0xF /* REGS in config space */ 92680c72be7SAndrew Jones #define PCI_SATA_SIZEOF_SHORT 8 92780c72be7SAndrew Jones #define PCI_SATA_SIZEOF_LONG 16 92880c72be7SAndrew Jones 92980c72be7SAndrew Jones /* Resizable BARs */ 93080c72be7SAndrew Jones #define PCI_REBAR_CTRL 8 /* control register */ 93180c72be7SAndrew Jones #define PCI_REBAR_CTRL_NBAR_MASK (7 << 5) /* mask for # bars */ 93280c72be7SAndrew Jones #define PCI_REBAR_CTRL_NBAR_SHIFT 5 /* shift for # bars */ 93380c72be7SAndrew Jones 93480c72be7SAndrew Jones /* Dynamic Power Allocation */ 93580c72be7SAndrew Jones #define PCI_DPA_CAP 4 /* capability register */ 93680c72be7SAndrew Jones #define PCI_DPA_CAP_SUBSTATE_MASK 0x1F /* # substates - 1 */ 93780c72be7SAndrew Jones #define PCI_DPA_BASE_SIZEOF 16 /* size with 0 substates */ 93880c72be7SAndrew Jones 93980c72be7SAndrew Jones /* TPH Requester */ 94080c72be7SAndrew Jones #define PCI_TPH_CAP 4 /* capability register */ 94180c72be7SAndrew Jones #define PCI_TPH_CAP_LOC_MASK 0x600 /* location mask */ 94280c72be7SAndrew Jones #define PCI_TPH_LOC_NONE 0x000 /* no location */ 94380c72be7SAndrew Jones #define PCI_TPH_LOC_CAP 0x200 /* in capability */ 94480c72be7SAndrew Jones #define PCI_TPH_LOC_MSIX 0x400 /* in MSI-X */ 94580c72be7SAndrew Jones #define PCI_TPH_CAP_ST_MASK 0x07FF0000 /* st table mask */ 94680c72be7SAndrew Jones #define PCI_TPH_CAP_ST_SHIFT 16 /* st table shift */ 94780c72be7SAndrew Jones #define PCI_TPH_BASE_SIZEOF 12 /* size with no st table */ 94880c72be7SAndrew Jones 94980c72be7SAndrew Jones #endif /* LINUX_PCI_REGS_H */ 950