192fca209SWei Huang /* 292fca209SWei Huang * Ripped off from arch/arm64/include/asm/sysreg.h 392fca209SWei Huang * 492fca209SWei Huang * Copyright (C) 2016, Red Hat Inc, Andrew Jones <drjones@redhat.com> 592fca209SWei Huang * 692fca209SWei Huang * This work is licensed under the terms of the GNU LGPL, version 2. 792fca209SWei Huang */ 892fca209SWei Huang #ifndef _ASMARM64_SYSREG_H_ 992fca209SWei Huang #define _ASMARM64_SYSREG_H_ 1092fca209SWei Huang 1191a6c3ceSAndrew Jones #define sys_reg(op0, op1, crn, crm, op2) \ 1291a6c3ceSAndrew Jones ((((op0)&3)<<19)|((op1)<<16)|((crn)<<12)|((crm)<<8)|((op2)<<5)) 1391a6c3ceSAndrew Jones 1491a6c3ceSAndrew Jones #ifdef __ASSEMBLY__ 1591a6c3ceSAndrew Jones .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30 1691a6c3ceSAndrew Jones .equ .L__reg_num_x\num, \num 1791a6c3ceSAndrew Jones .endr 1891a6c3ceSAndrew Jones .equ .L__reg_num_xzr, 31 1991a6c3ceSAndrew Jones 2091a6c3ceSAndrew Jones .macro mrs_s, rt, sreg 2191a6c3ceSAndrew Jones .inst 0xd5200000|(\sreg)|(.L__reg_num_\rt) 2291a6c3ceSAndrew Jones .endm 2391a6c3ceSAndrew Jones 2491a6c3ceSAndrew Jones .macro msr_s, sreg, rt 2591a6c3ceSAndrew Jones .inst 0xd5000000|(\sreg)|(.L__reg_num_\rt) 2691a6c3ceSAndrew Jones .endm 2791a6c3ceSAndrew Jones #else 2892fca209SWei Huang #include <libcflat.h> 2992fca209SWei Huang 3092fca209SWei Huang #define read_sysreg(r) ({ \ 3192fca209SWei Huang u64 __val; \ 3292fca209SWei Huang asm volatile("mrs %0, " xstr(r) : "=r" (__val)); \ 3392fca209SWei Huang __val; \ 3492fca209SWei Huang }) 3592fca209SWei Huang 3692fca209SWei Huang #define write_sysreg(v, r) do { \ 3792fca209SWei Huang u64 __val = (u64)v; \ 3892fca209SWei Huang asm volatile("msr " xstr(r) ", %x0" : : "rZ" (__val)); \ 3992fca209SWei Huang } while (0) 4092fca209SWei Huang 41c7ca23ceSAndrew Jones #define read_sysreg_s(r) ({ \ 42c7ca23ceSAndrew Jones u64 __val; \ 43c7ca23ceSAndrew Jones asm volatile("mrs_s %0, " xstr(r) : "=r" (__val)); \ 44c7ca23ceSAndrew Jones __val; \ 45c7ca23ceSAndrew Jones }) 46c7ca23ceSAndrew Jones 47c7ca23ceSAndrew Jones #define write_sysreg_s(v, r) do { \ 48c7ca23ceSAndrew Jones u64 __val = (u64)v; \ 49c7ca23ceSAndrew Jones asm volatile("msr_s " xstr(r) ", %x0" : : "rZ" (__val));\ 50c7ca23ceSAndrew Jones } while (0) 51c7ca23ceSAndrew Jones 524ce2a804SEric Auger #define write_regn_el0(__reg, __n, __val) \ 534ce2a804SEric Auger write_sysreg((__val), __reg ## __n ## _el0) 544ce2a804SEric Auger 554ce2a804SEric Auger #define read_regn_el0(__reg, __n) \ 564ce2a804SEric Auger read_sysreg(__reg ## __n ## _el0) 574ce2a804SEric Auger 5891a6c3ceSAndrew Jones asm( 5991a6c3ceSAndrew Jones " .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n" 6091a6c3ceSAndrew Jones " .equ .L__reg_num_x\\num, \\num\n" 6191a6c3ceSAndrew Jones " .endr\n" 6291a6c3ceSAndrew Jones " .equ .L__reg_num_xzr, 31\n" 6391a6c3ceSAndrew Jones "\n" 6491a6c3ceSAndrew Jones " .macro mrs_s, rt, sreg\n" 6591a6c3ceSAndrew Jones " .inst 0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n" 6691a6c3ceSAndrew Jones " .endm\n" 6791a6c3ceSAndrew Jones "\n" 6891a6c3ceSAndrew Jones " .macro msr_s, sreg, rt\n" 6991a6c3ceSAndrew Jones " .inst 0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n" 7091a6c3ceSAndrew Jones " .endm\n" 7191a6c3ceSAndrew Jones ); 7291a6c3ceSAndrew Jones #endif /* __ASSEMBLY__ */ 73*1dd3501aSAlexandru Elisei 74*1dd3501aSAlexandru Elisei #define ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0) 75*1dd3501aSAlexandru Elisei #define ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5) 76*1dd3501aSAlexandru Elisei #define ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0) 77*1dd3501aSAlexandru Elisei #define ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1) 78*1dd3501aSAlexandru Elisei #define ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7) 79*1dd3501aSAlexandru Elisei 80*1dd3501aSAlexandru Elisei /* System Control Register (SCTLR_EL1) bits */ 81*1dd3501aSAlexandru Elisei #define SCTLR_EL1_EE (1 << 25) 82*1dd3501aSAlexandru Elisei #define SCTLR_EL1_WXN (1 << 19) 83*1dd3501aSAlexandru Elisei #define SCTLR_EL1_I (1 << 12) 84*1dd3501aSAlexandru Elisei #define SCTLR_EL1_SA0 (1 << 4) 85*1dd3501aSAlexandru Elisei #define SCTLR_EL1_SA (1 << 3) 86*1dd3501aSAlexandru Elisei #define SCTLR_EL1_C (1 << 2) 87*1dd3501aSAlexandru Elisei #define SCTLR_EL1_A (1 << 1) 88*1dd3501aSAlexandru Elisei #define SCTLR_EL1_M (1 << 0) 89*1dd3501aSAlexandru Elisei 9092fca209SWei Huang #endif /* _ASMARM64_SYSREG_H_ */ 91