xref: /kvm-unit-tests/lib/arm64/asm/sysreg.h (revision 16bff5dbf92897f7ea756b5bda2bb79a5b6f28ce)
192fca209SWei Huang /*
292fca209SWei Huang  * Ripped off from arch/arm64/include/asm/sysreg.h
392fca209SWei Huang  *
492fca209SWei Huang  * Copyright (C) 2016, Red Hat Inc, Andrew Jones <drjones@redhat.com>
592fca209SWei Huang  *
692fca209SWei Huang  * This work is licensed under the terms of the GNU LGPL, version 2.
792fca209SWei Huang  */
892fca209SWei Huang #ifndef _ASMARM64_SYSREG_H_
992fca209SWei Huang #define _ASMARM64_SYSREG_H_
1092fca209SWei Huang 
1110b65ce7SAlexandru Elisei #include <linux/const.h>
1210b65ce7SAlexandru Elisei 
1391a6c3ceSAndrew Jones #define sys_reg(op0, op1, crn, crm, op2) \
1491a6c3ceSAndrew Jones 	((((op0)&3)<<19)|((op1)<<16)|((crn)<<12)|((crm)<<8)|((op2)<<5))
1591a6c3ceSAndrew Jones 
1691a6c3ceSAndrew Jones #ifdef __ASSEMBLY__
1791a6c3ceSAndrew Jones 	.irp	num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
1891a6c3ceSAndrew Jones 	.equ	.L__reg_num_x\num, \num
1991a6c3ceSAndrew Jones 	.endr
2091a6c3ceSAndrew Jones 	.equ	.L__reg_num_xzr, 31
2191a6c3ceSAndrew Jones 
2291a6c3ceSAndrew Jones 	.macro	mrs_s, rt, sreg
2391a6c3ceSAndrew Jones 	.inst	0xd5200000|(\sreg)|(.L__reg_num_\rt)
2491a6c3ceSAndrew Jones 	.endm
2591a6c3ceSAndrew Jones 
2691a6c3ceSAndrew Jones 	.macro	msr_s, sreg, rt
2791a6c3ceSAndrew Jones 	.inst	0xd5000000|(\sreg)|(.L__reg_num_\rt)
2891a6c3ceSAndrew Jones 	.endm
2991a6c3ceSAndrew Jones #else
3092fca209SWei Huang #include <libcflat.h>
3192fca209SWei Huang 
3292fca209SWei Huang #define read_sysreg(r) ({					\
3392fca209SWei Huang 	u64 __val;						\
3492fca209SWei Huang 	asm volatile("mrs %0, " xstr(r) : "=r" (__val));	\
3592fca209SWei Huang 	__val;							\
3692fca209SWei Huang })
3792fca209SWei Huang 
3892fca209SWei Huang #define write_sysreg(v, r) do {					\
3992fca209SWei Huang 	u64 __val = (u64)v;					\
4092fca209SWei Huang 	asm volatile("msr " xstr(r) ", %x0" : : "rZ" (__val));	\
4192fca209SWei Huang } while (0)
4292fca209SWei Huang 
43c7ca23ceSAndrew Jones #define read_sysreg_s(r) ({					\
44c7ca23ceSAndrew Jones 	u64 __val;						\
45c7ca23ceSAndrew Jones 	asm volatile("mrs_s %0, " xstr(r) : "=r" (__val));	\
46c7ca23ceSAndrew Jones 	__val;							\
47c7ca23ceSAndrew Jones })
48c7ca23ceSAndrew Jones 
49c7ca23ceSAndrew Jones #define write_sysreg_s(v, r) do {				\
50c7ca23ceSAndrew Jones 	u64 __val = (u64)v;					\
51c7ca23ceSAndrew Jones 	asm volatile("msr_s " xstr(r) ", %x0" : : "rZ" (__val));\
52c7ca23ceSAndrew Jones } while (0)
53c7ca23ceSAndrew Jones 
544ce2a804SEric Auger #define write_regn_el0(__reg, __n, __val) \
554ce2a804SEric Auger 	write_sysreg((__val), __reg ## __n ## _el0)
564ce2a804SEric Auger 
574ce2a804SEric Auger #define read_regn_el0(__reg, __n) \
584ce2a804SEric Auger 	read_sysreg(__reg ## __n ## _el0)
594ce2a804SEric Auger 
6091a6c3ceSAndrew Jones asm(
6191a6c3ceSAndrew Jones "	.irp	num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
6291a6c3ceSAndrew Jones "	.equ	.L__reg_num_x\\num, \\num\n"
6391a6c3ceSAndrew Jones "	.endr\n"
6491a6c3ceSAndrew Jones "	.equ	.L__reg_num_xzr, 31\n"
6591a6c3ceSAndrew Jones "\n"
6691a6c3ceSAndrew Jones "	.macro	mrs_s, rt, sreg\n"
6791a6c3ceSAndrew Jones "	.inst	0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n"
6891a6c3ceSAndrew Jones "	.endm\n"
6991a6c3ceSAndrew Jones "\n"
7091a6c3ceSAndrew Jones "	.macro	msr_s, sreg, rt\n"
7191a6c3ceSAndrew Jones "	.inst	0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n"
7291a6c3ceSAndrew Jones "	.endm\n"
7391a6c3ceSAndrew Jones );
7491a6c3ceSAndrew Jones #endif /* __ASSEMBLY__ */
751dd3501aSAlexandru Elisei 
761dd3501aSAlexandru Elisei #define ICC_PMR_EL1			sys_reg(3, 0, 4, 6, 0)
771dd3501aSAlexandru Elisei #define ICC_SGI1R_EL1			sys_reg(3, 0, 12, 11, 5)
781dd3501aSAlexandru Elisei #define ICC_IAR1_EL1			sys_reg(3, 0, 12, 12, 0)
791dd3501aSAlexandru Elisei #define ICC_EOIR1_EL1			sys_reg(3, 0, 12, 12, 1)
801dd3501aSAlexandru Elisei #define ICC_GRPEN1_EL1			sys_reg(3, 0, 12, 12, 7)
811dd3501aSAlexandru Elisei 
821dd3501aSAlexandru Elisei /* System Control Register (SCTLR_EL1) bits */
83*16bff5dbSShaoqin Huang #define SCTLR_EL1_EE		_BITULL(25)
84*16bff5dbSShaoqin Huang #define SCTLR_EL1_WXN		_BITULL(19)
85*16bff5dbSShaoqin Huang #define SCTLR_EL1_I		_BITULL(12)
86*16bff5dbSShaoqin Huang #define SCTLR_EL1_SA0		_BITULL(4)
87*16bff5dbSShaoqin Huang #define SCTLR_EL1_SA		_BITULL(3)
88*16bff5dbSShaoqin Huang #define SCTLR_EL1_C		_BITULL(2)
89*16bff5dbSShaoqin Huang #define SCTLR_EL1_A		_BITULL(1)
90*16bff5dbSShaoqin Huang #define SCTLR_EL1_M		_BITULL(0)
911dd3501aSAlexandru Elisei 
92*16bff5dbSShaoqin Huang #define SCTLR_EL1_RES1	(_BITULL(7) | _BITULL(8) | _BITULL(11) | _BITULL(20) | \
93*16bff5dbSShaoqin Huang 			 _BITULL(22) | _BITULL(23) | _BITULL(28) | _BITULL(29))
9410b65ce7SAlexandru Elisei #define INIT_SCTLR_EL1_MMU_OFF	\
9510b65ce7SAlexandru Elisei 			SCTLR_EL1_RES1
9610b65ce7SAlexandru Elisei 
9792fca209SWei Huang #endif /* _ASMARM64_SYSREG_H_ */
98