xref: /kvm-unit-tests/lib/arm64/asm/sysreg.h (revision abdc5d02a7796a55802509ac9bb704c721f2a5f6)
192fca209SWei Huang /*
292fca209SWei Huang  * Ripped off from arch/arm64/include/asm/sysreg.h
392fca209SWei Huang  *
492fca209SWei Huang  * Copyright (C) 2016, Red Hat Inc, Andrew Jones <drjones@redhat.com>
592fca209SWei Huang  *
692fca209SWei Huang  * This work is licensed under the terms of the GNU LGPL, version 2.
792fca209SWei Huang  */
892fca209SWei Huang #ifndef _ASMARM64_SYSREG_H_
992fca209SWei Huang #define _ASMARM64_SYSREG_H_
1092fca209SWei Huang 
1110b65ce7SAlexandru Elisei #include <linux/const.h>
1210b65ce7SAlexandru Elisei 
1391a6c3ceSAndrew Jones #define sys_reg(op0, op1, crn, crm, op2) \
1491a6c3ceSAndrew Jones 	((((op0)&3)<<19)|((op1)<<16)|((crn)<<12)|((crm)<<8)|((op2)<<5))
1591a6c3ceSAndrew Jones 
160cc3a351SSean Christopherson #ifdef __ASSEMBLER__
1791a6c3ceSAndrew Jones 	.irp	num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
1891a6c3ceSAndrew Jones 	.equ	.L__reg_num_x\num, \num
1991a6c3ceSAndrew Jones 	.endr
2091a6c3ceSAndrew Jones 	.equ	.L__reg_num_xzr, 31
2191a6c3ceSAndrew Jones 
2291a6c3ceSAndrew Jones 	.macro	mrs_s, rt, sreg
2391a6c3ceSAndrew Jones 	.inst	0xd5200000|(\sreg)|(.L__reg_num_\rt)
2491a6c3ceSAndrew Jones 	.endm
2591a6c3ceSAndrew Jones 
2691a6c3ceSAndrew Jones 	.macro	msr_s, sreg, rt
2791a6c3ceSAndrew Jones 	.inst	0xd5000000|(\sreg)|(.L__reg_num_\rt)
2891a6c3ceSAndrew Jones 	.endm
2991a6c3ceSAndrew Jones #else
3092fca209SWei Huang #include <libcflat.h>
31*1b59c632SVladimir Murzin #include <bitops.h>
3292fca209SWei Huang 
3392fca209SWei Huang #define read_sysreg(r) ({					\
3492fca209SWei Huang 	u64 __val;						\
3592fca209SWei Huang 	asm volatile("mrs %0, " xstr(r) : "=r" (__val));	\
3692fca209SWei Huang 	__val;							\
3792fca209SWei Huang })
3892fca209SWei Huang 
3992fca209SWei Huang #define write_sysreg(v, r) do {					\
4092fca209SWei Huang 	u64 __val = (u64)v;					\
4192fca209SWei Huang 	asm volatile("msr " xstr(r) ", %x0" : : "rZ" (__val));	\
4292fca209SWei Huang } while (0)
4392fca209SWei Huang 
44c7ca23ceSAndrew Jones #define read_sysreg_s(r) ({					\
45c7ca23ceSAndrew Jones 	u64 __val;						\
46c7ca23ceSAndrew Jones 	asm volatile("mrs_s %0, " xstr(r) : "=r" (__val));	\
47c7ca23ceSAndrew Jones 	__val;							\
48c7ca23ceSAndrew Jones })
49c7ca23ceSAndrew Jones 
50c7ca23ceSAndrew Jones #define write_sysreg_s(v, r) do {				\
51c7ca23ceSAndrew Jones 	u64 __val = (u64)v;					\
52c7ca23ceSAndrew Jones 	asm volatile("msr_s " xstr(r) ", %x0" : : "rZ" (__val));\
53c7ca23ceSAndrew Jones } while (0)
54c7ca23ceSAndrew Jones 
554ce2a804SEric Auger #define write_regn_el0(__reg, __n, __val) \
564ce2a804SEric Auger 	write_sysreg((__val), __reg ## __n ## _el0)
574ce2a804SEric Auger 
584ce2a804SEric Auger #define read_regn_el0(__reg, __n) \
594ce2a804SEric Auger 	read_sysreg(__reg ## __n ## _el0)
604ce2a804SEric Auger 
6191a6c3ceSAndrew Jones asm(
6291a6c3ceSAndrew Jones "	.irp	num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
6391a6c3ceSAndrew Jones "	.equ	.L__reg_num_x\\num, \\num\n"
6491a6c3ceSAndrew Jones "	.endr\n"
6591a6c3ceSAndrew Jones "	.equ	.L__reg_num_xzr, 31\n"
6691a6c3ceSAndrew Jones "\n"
6791a6c3ceSAndrew Jones "	.macro	mrs_s, rt, sreg\n"
6891a6c3ceSAndrew Jones "	.inst	0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n"
6991a6c3ceSAndrew Jones "	.endm\n"
7091a6c3ceSAndrew Jones "\n"
7191a6c3ceSAndrew Jones "	.macro	msr_s, sreg, rt\n"
7291a6c3ceSAndrew Jones "	.inst	0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n"
7391a6c3ceSAndrew Jones "	.endm\n"
7491a6c3ceSAndrew Jones );
750cc3a351SSean Christopherson #endif /* __ASSEMBLER__ */
761dd3501aSAlexandru Elisei 
77d47d370cSSubhasish Ghosh #define ID_AA64ISAR0_EL1_RNDR_SHIFT	60
78*1b59c632SVladimir Murzin #define ID_AA64PFR1_EL1_MTE_SHIFT	8
79d47d370cSSubhasish Ghosh 
801dd3501aSAlexandru Elisei #define ICC_PMR_EL1			sys_reg(3, 0, 4, 6, 0)
811dd3501aSAlexandru Elisei #define ICC_SGI1R_EL1			sys_reg(3, 0, 12, 11, 5)
821dd3501aSAlexandru Elisei #define ICC_IAR1_EL1			sys_reg(3, 0, 12, 12, 0)
831dd3501aSAlexandru Elisei #define ICC_EOIR1_EL1			sys_reg(3, 0, 12, 12, 1)
841dd3501aSAlexandru Elisei #define ICC_GRPEN1_EL1			sys_reg(3, 0, 12, 12, 7)
851dd3501aSAlexandru Elisei 
86*1b59c632SVladimir Murzin #define TFSR_EL1			sys_reg(3, 0, 5, 6, 0)
87*1b59c632SVladimir Murzin #define TFSR_EL1_TF0                    _BITULL(0)
88*1b59c632SVladimir Murzin #define TFSR_EL1_TF1                    _BITULL(1)
89*1b59c632SVladimir Murzin 
901dd3501aSAlexandru Elisei /* System Control Register (SCTLR_EL1) bits */
91*1b59c632SVladimir Murzin #define SCTLR_EL1_ATA		_BITULL(43)
92*1b59c632SVladimir Murzin #define SCTLR_EL1_ATA0		_BITULL(42)
93117f2690SShaoqin Huang #define SCTLR_EL1_LSMAOE	_BITULL(29)
94117f2690SShaoqin Huang #define SCTLR_EL1_NTLSMD	_BITULL(28)
9516bff5dbSShaoqin Huang #define SCTLR_EL1_EE		_BITULL(25)
96117f2690SShaoqin Huang #define SCTLR_EL1_SPAN		_BITULL(23)
97117f2690SShaoqin Huang #define SCTLR_EL1_EIS		_BITULL(22)
98117f2690SShaoqin Huang #define SCTLR_EL1_TSCXT		_BITULL(20)
9916bff5dbSShaoqin Huang #define SCTLR_EL1_WXN		_BITULL(19)
10016bff5dbSShaoqin Huang #define SCTLR_EL1_I		_BITULL(12)
101117f2690SShaoqin Huang #define SCTLR_EL1_EOS		_BITULL(11)
102117f2690SShaoqin Huang #define SCTLR_EL1_SED		_BITULL(8)
103117f2690SShaoqin Huang #define SCTLR_EL1_ITD		_BITULL(7)
10416bff5dbSShaoqin Huang #define SCTLR_EL1_SA0		_BITULL(4)
10516bff5dbSShaoqin Huang #define SCTLR_EL1_SA		_BITULL(3)
10616bff5dbSShaoqin Huang #define SCTLR_EL1_C		_BITULL(2)
10716bff5dbSShaoqin Huang #define SCTLR_EL1_A		_BITULL(1)
10816bff5dbSShaoqin Huang #define SCTLR_EL1_M		_BITULL(0)
1091dd3501aSAlexandru Elisei 
110*1b59c632SVladimir Murzin #define SCTLR_EL1_TCF_SHIFT	40
111*1b59c632SVladimir Murzin #define SCTLR_EL1_TCF_MASK	GENMASK_ULL(41, 40)
112*1b59c632SVladimir Murzin 
113*1b59c632SVladimir Murzin #define SCTLR_EL1_TCF0_SHIFT	38
114*1b59c632SVladimir Murzin #define SCTLR_EL1_TCF0_MASK	GENMASK_ULL(39, 38)
115*1b59c632SVladimir Murzin 
11610b65ce7SAlexandru Elisei #define INIT_SCTLR_EL1_MMU_OFF	\
117117f2690SShaoqin Huang 			(SCTLR_EL1_ITD | SCTLR_EL1_SED | SCTLR_EL1_EOS | \
118117f2690SShaoqin Huang 			 SCTLR_EL1_TSCXT | SCTLR_EL1_EIS | SCTLR_EL1_SPAN | \
119117f2690SShaoqin Huang 			 SCTLR_EL1_NTLSMD | SCTLR_EL1_LSMAOE)
12010b65ce7SAlexandru Elisei 
121d47d370cSSubhasish Ghosh #define ZCR_EL1		S3_0_C1_C2_0
122d47d370cSSubhasish Ghosh #define ZCR_EL1_LEN	GENMASK(3, 0)
123d47d370cSSubhasish Ghosh 
124d47d370cSSubhasish Ghosh #define RNDR		S3_3_C2_C4_0
125d47d370cSSubhasish Ghosh 
12692fca209SWei Huang #endif /* _ASMARM64_SYSREG_H_ */
127