xref: /kvm-unit-tests/lib/arm/mmu.c (revision 02f1cdc883df50e65bc84386f99c6b66b906103b)
1153d1936SAndrew Jones /*
2153d1936SAndrew Jones  * MMU enable and page table manipulation functions
3153d1936SAndrew Jones  *
4153d1936SAndrew Jones  * Copyright (C) 2014, Red Hat Inc, Andrew Jones <drjones@redhat.com>
5153d1936SAndrew Jones  *
6153d1936SAndrew Jones  * This work is licensed under the terms of the GNU LGPL, version 2.
7153d1936SAndrew Jones  */
88cca5668SAndrew Jones #include <asm/setup.h>
9eb225344SAndrew Jones #include <asm/thread_info.h>
10eb225344SAndrew Jones #include <asm/cpumask.h>
118cca5668SAndrew Jones #include <asm/mmu.h>
12c2a95639SPaolo Bonzini #include <asm/setup.h>
13c2a95639SPaolo Bonzini #include <asm/page.h>
14c2a95639SPaolo Bonzini 
15031755dbSPaolo Bonzini #include "alloc_page.h"
16031755dbSPaolo Bonzini #include "vmalloc.h"
17c2a95639SPaolo Bonzini #include <asm/pgtable-hwdef.h>
18c2a95639SPaolo Bonzini #include <asm/pgtable.h>
19153d1936SAndrew Jones 
2070cea146SAlexandru Elisei #include <linux/compiler.h>
2170cea146SAlexandru Elisei 
22db328a24SAndrew Jones extern unsigned long etext;
23db328a24SAndrew Jones 
242f3028cdSAndrew Jones pgd_t *mmu_idmap;
25153d1936SAndrew Jones 
26c33efcf3SAndrew Jones /* CPU 0 starts with disabled MMU */
27c33efcf3SAndrew Jones static cpumask_t mmu_disabled_cpumask = { {1} };
28b141dbacSAndrew Jones unsigned int mmu_disabled_cpu_count = 1;
29c33efcf3SAndrew Jones 
30b141dbacSAndrew Jones bool __mmu_enabled(void)
31153d1936SAndrew Jones {
32c33efcf3SAndrew Jones 	int cpu = current_thread_info()->cpu;
33eb225344SAndrew Jones 
341742c67aSAndrew Jones 	/*
351742c67aSAndrew Jones 	 * mmu_enabled is called from places that are guarding the
361742c67aSAndrew Jones 	 * use of exclusive ops (which require the mmu to be enabled).
371742c67aSAndrew Jones 	 * That means we CANNOT call anything from here that may use a
381742c67aSAndrew Jones 	 * spinlock, atomic bitop, etc., otherwise we'll recurse.
391742c67aSAndrew Jones 	 * [cpumask_]test_bit is safe though.
401742c67aSAndrew Jones 	 */
41c33efcf3SAndrew Jones 	return !cpumask_test_cpu(cpu, &mmu_disabled_cpumask);
42153d1936SAndrew Jones }
43153d1936SAndrew Jones 
441742c67aSAndrew Jones void mmu_mark_enabled(int cpu)
451742c67aSAndrew Jones {
461742c67aSAndrew Jones 	if (cpumask_test_and_clear_cpu(cpu, &mmu_disabled_cpumask))
471742c67aSAndrew Jones 		--mmu_disabled_cpu_count;
481742c67aSAndrew Jones }
491742c67aSAndrew Jones 
501742c67aSAndrew Jones void mmu_mark_disabled(int cpu)
511742c67aSAndrew Jones {
521742c67aSAndrew Jones 	if (!cpumask_test_and_set_cpu(cpu, &mmu_disabled_cpumask))
531742c67aSAndrew Jones 		++mmu_disabled_cpu_count;
541742c67aSAndrew Jones }
551742c67aSAndrew Jones 
56153d1936SAndrew Jones extern void asm_mmu_enable(phys_addr_t pgtable);
57153d1936SAndrew Jones void mmu_enable(pgd_t *pgtable)
58153d1936SAndrew Jones {
5936b50de9SAndrew Jones 	struct thread_info *info = current_thread_info();
60c33efcf3SAndrew Jones 
61153d1936SAndrew Jones 	asm_mmu_enable(__pa(pgtable));
62153d1936SAndrew Jones 	flush_tlb_all();
63b141dbacSAndrew Jones 
6436b50de9SAndrew Jones 	info->pgtable = pgtable;
6536b50de9SAndrew Jones 	mmu_mark_enabled(info->cpu);
66153d1936SAndrew Jones }
67153d1936SAndrew Jones 
68e27b176bSAndrew Jones extern void asm_mmu_disable(void);
69e27b176bSAndrew Jones void mmu_disable(void)
70e27b176bSAndrew Jones {
71c33efcf3SAndrew Jones 	int cpu = current_thread_info()->cpu;
72c33efcf3SAndrew Jones 
73c33efcf3SAndrew Jones 	mmu_mark_disabled(cpu);
74c33efcf3SAndrew Jones 
75e27b176bSAndrew Jones 	asm_mmu_disable();
76e27b176bSAndrew Jones }
77e27b176bSAndrew Jones 
78031755dbSPaolo Bonzini static pteval_t *get_pte(pgd_t *pgtable, uintptr_t vaddr)
79031755dbSPaolo Bonzini {
80031755dbSPaolo Bonzini 	pgd_t *pgd = pgd_offset(pgtable, vaddr);
81031755dbSPaolo Bonzini 	pmd_t *pmd = pmd_alloc(pgd, vaddr);
82031755dbSPaolo Bonzini 	pte_t *pte = pte_alloc(pmd, vaddr);
83031755dbSPaolo Bonzini 
84031755dbSPaolo Bonzini 	return &pte_val(*pte);
85031755dbSPaolo Bonzini }
86031755dbSPaolo Bonzini 
87031755dbSPaolo Bonzini static pteval_t *install_pte(pgd_t *pgtable, uintptr_t vaddr, pteval_t pte)
88031755dbSPaolo Bonzini {
89031755dbSPaolo Bonzini 	pteval_t *p_pte = get_pte(pgtable, vaddr);
90f8891de2SAndrew Jones 
9170cea146SAlexandru Elisei 	WRITE_ONCE(*p_pte, pte);
9220239febSAlexandru Elisei 	flush_tlb_page(vaddr);
93031755dbSPaolo Bonzini 	return p_pte;
94031755dbSPaolo Bonzini }
95031755dbSPaolo Bonzini 
96031755dbSPaolo Bonzini static pteval_t *install_page_prot(pgd_t *pgtable, phys_addr_t phys,
97031755dbSPaolo Bonzini 				   uintptr_t vaddr, pgprot_t prot)
98031755dbSPaolo Bonzini {
99031755dbSPaolo Bonzini 	pteval_t pte = phys;
100031755dbSPaolo Bonzini 	pte |= PTE_TYPE_PAGE | PTE_AF | PTE_SHARED;
101031755dbSPaolo Bonzini 	pte |= pgprot_val(prot);
102031755dbSPaolo Bonzini 	return install_pte(pgtable, vaddr, pte);
103031755dbSPaolo Bonzini }
104031755dbSPaolo Bonzini 
105031755dbSPaolo Bonzini pteval_t *install_page(pgd_t *pgtable, phys_addr_t phys, void *virt)
106031755dbSPaolo Bonzini {
107031755dbSPaolo Bonzini 	return install_page_prot(pgtable, phys, (uintptr_t)virt,
108031755dbSPaolo Bonzini 				 __pgprot(PTE_WBWA | PTE_USER));
109031755dbSPaolo Bonzini }
110031755dbSPaolo Bonzini 
111031755dbSPaolo Bonzini phys_addr_t virt_to_pte_phys(pgd_t *pgtable, void *mem)
112031755dbSPaolo Bonzini {
113031755dbSPaolo Bonzini 	return (*get_pte(pgtable, (uintptr_t)mem) & PHYS_MASK & -PAGE_SIZE)
114031755dbSPaolo Bonzini 		+ ((ulong)mem & (PAGE_SIZE - 1));
115031755dbSPaolo Bonzini }
116031755dbSPaolo Bonzini 
117f0671a7bSPaolo Bonzini void mmu_set_range_ptes(pgd_t *pgtable, uintptr_t virt_offset,
118f0671a7bSPaolo Bonzini 			phys_addr_t phys_start, phys_addr_t phys_end,
1192f3028cdSAndrew Jones 			pgprot_t prot)
120153d1936SAndrew Jones {
121f0671a7bSPaolo Bonzini 	phys_addr_t paddr = phys_start & PAGE_MASK;
122f0671a7bSPaolo Bonzini 	uintptr_t vaddr = virt_offset & PAGE_MASK;
123f0671a7bSPaolo Bonzini 	uintptr_t virt_end = phys_end - paddr + vaddr;
1242f3028cdSAndrew Jones 
125031755dbSPaolo Bonzini 	for (; vaddr < virt_end; vaddr += PAGE_SIZE, paddr += PAGE_SIZE)
126031755dbSPaolo Bonzini 		install_page_prot(pgtable, paddr, vaddr, prot);
1272f3028cdSAndrew Jones }
1282f3028cdSAndrew Jones 
129f0671a7bSPaolo Bonzini void mmu_set_range_sect(pgd_t *pgtable, uintptr_t virt_offset,
130f0671a7bSPaolo Bonzini 			phys_addr_t phys_start, phys_addr_t phys_end,
1312f3028cdSAndrew Jones 			pgprot_t prot)
1322f3028cdSAndrew Jones {
133f0671a7bSPaolo Bonzini 	phys_addr_t paddr = phys_start & PGDIR_MASK;
134f0671a7bSPaolo Bonzini 	uintptr_t vaddr = virt_offset & PGDIR_MASK;
135f0671a7bSPaolo Bonzini 	uintptr_t virt_end = phys_end - paddr + vaddr;
13670cea146SAlexandru Elisei 	pgd_t *pgd;
13770cea146SAlexandru Elisei 	pgd_t entry;
1382f3028cdSAndrew Jones 
1392f3028cdSAndrew Jones 	for (; vaddr < virt_end; vaddr += PGDIR_SIZE, paddr += PGDIR_SIZE) {
14070cea146SAlexandru Elisei 		pgd_val(entry) = paddr;
14170cea146SAlexandru Elisei 		pgd_val(entry) |= PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S;
14270cea146SAlexandru Elisei 		pgd_val(entry) |= pgprot_val(prot);
14370cea146SAlexandru Elisei 		pgd = pgd_offset(pgtable, vaddr);
14470cea146SAlexandru Elisei 		WRITE_ONCE(*pgd, entry);
145f8891de2SAndrew Jones 		flush_tlb_page(vaddr);
1462f3028cdSAndrew Jones 	}
1472f3028cdSAndrew Jones }
1482f3028cdSAndrew Jones 
149031755dbSPaolo Bonzini void *setup_mmu(phys_addr_t phys_end)
150153d1936SAndrew Jones {
151f0671a7bSPaolo Bonzini 	uintptr_t code_end = (uintptr_t)&etext;
152153d1936SAndrew Jones 
153031755dbSPaolo Bonzini 	/* 0G-1G = I/O, 1G-3G = identity, 3G-4G = vmalloc */
154031755dbSPaolo Bonzini 	if (phys_end > (3ul << 30))
155031755dbSPaolo Bonzini 		phys_end = 3ul << 30;
156031755dbSPaolo Bonzini 
157031755dbSPaolo Bonzini #ifdef __aarch64__
158031755dbSPaolo Bonzini 	init_alloc_vpage((void*)(4ul << 30));
159031755dbSPaolo Bonzini #endif
160031755dbSPaolo Bonzini 
161031755dbSPaolo Bonzini 	mmu_idmap = alloc_page();
162153d1936SAndrew Jones 
1631f0a5c19SAndrew Jones 	/*
1641f0a5c19SAndrew Jones 	 * mach-virt I/O regions:
1651f0a5c19SAndrew Jones 	 *   - The first 1G (arm/arm64)
1661f0a5c19SAndrew Jones 	 *   - 512M at 256G (arm64, arm uses highmem=off)
1671f0a5c19SAndrew Jones 	 *   - 512G at 512G (arm64, arm uses highmem=off)
1681f0a5c19SAndrew Jones 	 */
1691f0a5c19SAndrew Jones 	mmu_set_range_sect(mmu_idmap,
1701f0a5c19SAndrew Jones 		0, 0, (1ul << 30),
171f0671a7bSPaolo Bonzini 		__pgprot(PMD_SECT_UNCACHED | PMD_SECT_USER));
1721f0a5c19SAndrew Jones #ifdef __aarch64__
1731f0a5c19SAndrew Jones 	mmu_set_range_sect(mmu_idmap,
1741f0a5c19SAndrew Jones 		(1ul << 38), (1ul << 38), (1ul << 38) | (1ul << 29),
1751f0a5c19SAndrew Jones 		__pgprot(PMD_SECT_UNCACHED | PMD_SECT_USER));
1761f0a5c19SAndrew Jones 	mmu_set_range_sect(mmu_idmap,
1771f0a5c19SAndrew Jones 		(1ul << 39), (1ul << 39), (1ul << 40),
1781f0a5c19SAndrew Jones 		__pgprot(PMD_SECT_UNCACHED | PMD_SECT_USER));
1791f0a5c19SAndrew Jones #endif
180153d1936SAndrew Jones 
181db328a24SAndrew Jones 	/* armv8 requires code shared between EL1 and EL0 to be read-only */
1822f3028cdSAndrew Jones 	mmu_set_range_ptes(mmu_idmap, PHYS_OFFSET,
183db328a24SAndrew Jones 		PHYS_OFFSET, code_end,
184db328a24SAndrew Jones 		__pgprot(PTE_WBWA | PTE_RDONLY | PTE_USER));
185db328a24SAndrew Jones 
186db328a24SAndrew Jones 	mmu_set_range_ptes(mmu_idmap, code_end,
187db328a24SAndrew Jones 		code_end, phys_end,
1882f3028cdSAndrew Jones 		__pgprot(PTE_WBWA | PTE_USER));
189153d1936SAndrew Jones 
1902f3028cdSAndrew Jones 	mmu_enable(mmu_idmap);
191031755dbSPaolo Bonzini 	return mmu_idmap;
192153d1936SAndrew Jones }
193f02b6363SAndrew Jones 
194f02b6363SAndrew Jones phys_addr_t __virt_to_phys(unsigned long addr)
195f02b6363SAndrew Jones {
196f02b6363SAndrew Jones 	if (mmu_enabled()) {
197f02b6363SAndrew Jones 		pgd_t *pgtable = current_thread_info()->pgtable;
198f02b6363SAndrew Jones 		return virt_to_pte_phys(pgtable, (void *)addr);
199f02b6363SAndrew Jones 	}
200f02b6363SAndrew Jones 	return addr;
201f02b6363SAndrew Jones }
202f02b6363SAndrew Jones 
203f02b6363SAndrew Jones unsigned long __phys_to_virt(phys_addr_t addr)
204f02b6363SAndrew Jones {
205f02b6363SAndrew Jones 	/*
206f02b6363SAndrew Jones 	 * We don't guarantee that phys_to_virt(virt_to_phys(vaddr)) == vaddr, but
207f02b6363SAndrew Jones 	 * the default page tables do identity map all physical addresses, which
208f02b6363SAndrew Jones 	 * means phys_to_virt(virt_to_phys((void *)paddr)) == paddr.
209f02b6363SAndrew Jones 	 */
210f02b6363SAndrew Jones 	assert(!mmu_enabled() || __virt_to_phys(addr) == addr);
211f02b6363SAndrew Jones 	return addr;
212f02b6363SAndrew Jones }
2133ff42bddSAlexandru Elisei 
214*02f1cdc8SAlexandru Elisei void mmu_clear_user(pgd_t *pgtable, unsigned long vaddr)
2153ff42bddSAlexandru Elisei {
216*02f1cdc8SAlexandru Elisei 	pgd_t *pgd;
217*02f1cdc8SAlexandru Elisei 	pmd_t *pmd;
218*02f1cdc8SAlexandru Elisei 	pte_t *pte;
2193ff42bddSAlexandru Elisei 
2203ff42bddSAlexandru Elisei 	if (!mmu_enabled())
2213ff42bddSAlexandru Elisei 		return;
2223ff42bddSAlexandru Elisei 
223*02f1cdc8SAlexandru Elisei 	pgd = pgd_offset(pgtable, vaddr);
224*02f1cdc8SAlexandru Elisei 	assert(pgd_valid(*pgd));
225*02f1cdc8SAlexandru Elisei 	pmd = pmd_offset(pgd, vaddr);
226*02f1cdc8SAlexandru Elisei 	assert(pmd_valid(*pmd));
2273ff42bddSAlexandru Elisei 
228*02f1cdc8SAlexandru Elisei 	if (pmd_huge(*pmd)) {
229*02f1cdc8SAlexandru Elisei 		pmd_t entry = __pmd(pmd_val(*pmd) & ~PMD_SECT_USER);
230*02f1cdc8SAlexandru Elisei 		WRITE_ONCE(*pmd, entry);
231*02f1cdc8SAlexandru Elisei 		goto out_flush_tlb;
232*02f1cdc8SAlexandru Elisei 	}
233*02f1cdc8SAlexandru Elisei 
234*02f1cdc8SAlexandru Elisei 	pte = pte_offset(pmd, vaddr);
235*02f1cdc8SAlexandru Elisei 	assert(pte_valid(*pte));
236*02f1cdc8SAlexandru Elisei 	pte_t entry = __pte(pte_val(*pte) & ~PTE_USER);
23770cea146SAlexandru Elisei 	WRITE_ONCE(*pte, entry);
238*02f1cdc8SAlexandru Elisei 
239*02f1cdc8SAlexandru Elisei out_flush_tlb:
2403ff42bddSAlexandru Elisei 	flush_tlb_page(vaddr);
2413ff42bddSAlexandru Elisei }
242