Searched refs:SDMMC2 (Results 1 – 12 of 12) sorted by relevance
| /src/sys/contrib/device-tree/src/arm/st/ |
| H A D | stm32f7-pinctrl.dtsi | 279 pinmux = <STM32_PINMUX('G', 9, AF11)>, /* SDMMC2 D0 */ 280 <STM32_PINMUX('G', 10, AF11)>, /* SDMMC2 D1 */ 281 <STM32_PINMUX('B', 3, AF10)>, /* SDMMC2 D2 */ 282 <STM32_PINMUX('B', 4, AF10)>, /* SDMMC2 D3 */ 283 <STM32_PINMUX('D', 6, AF11)>, /* SDMMC2 CLK */ 284 <STM32_PINMUX('D', 7, AF11)>; /* SDMMC2 CMD */ 292 pinmux = <STM32_PINMUX('G', 9, AF11)>, /* SDMMC2 D0 */ 293 <STM32_PINMUX('G', 10, AF11)>, /* SDMMC2 D1 */ 294 <STM32_PINMUX('B', 3, AF10)>, /* SDMMC2 D2 */ 295 <STM32_PINMUX('B', 4, AF10)>, /* SDMMC2 D3 */ [all …]
|
| H A D | stm32f746.dtsi | 513 clocks = <&rcc 0 STM32F7_APB2_CLOCK(SDMMC2)>;
|
| H A D | stm32h743.dtsi | 401 resets = <&rcc STM32H7_AHB2_RESET(SDMMC2)>;
|
| /src/sys/contrib/device-tree/Bindings/interrupt-controller/ |
| H A D | rda,8810pl-intc.txt | 22 4: SDMMC2
|
| /src/sys/contrib/device-tree/include/dt-bindings/clock/ |
| H A D | stm32mp1-clks.h | 122 #define SDMMC2 109 macro
|
| /src/sys/contrib/device-tree/src/arm/nxp/imx/ |
| H A D | imx6qdl-var-som.dtsi | 368 /* SDMMC2 CD/WP */
|
| /src/sys/arm/nvidia/tegra124/ |
| H A D | tegra124_clk_per.c | 222 GATE(SDMMC2, "sdmmc2", "pc_sdmmc2", L(9)),
|
| /src/sys/arm64/nvidia/tegra210/ |
| H A D | tegra210_clk_per.c | 315 GATE(SDMMC2, "sdmmc2", "pc_sdmmc2", L(9)),
|
| /src/sys/contrib/device-tree/src/arm/nvidia/ |
| H A D | tegra30-asus-transformer-common.dtsi | 158 /* SDMMC2 pinmux */
|
| H A D | tegra30-asus-p1801-t.dts | 164 /* SDMMC2 pinmux */
|
| H A D | tegra30-asus-tf600t.dts | 115 /* SDMMC2 pinmux */
|
| H A D | tegra30-pegatron-chagall.dts | 124 /* SDMMC2 pinmux */
|