Home
last modified time | relevance | path

Searched refs:RegisterMask (Results 1 – 9 of 9) sorted by relevance

/src/contrib/llvm-project/llvm/lib/MCA/Stages/
H A DDispatchStage.cpp51 const unsigned RegisterMask = PRF.isAvailable(RegDefs); in checkPRF() local
53 if (RegisterMask) { in checkPRF()
/src/contrib/llvm-project/llvm/tools/llvm-readobj/
H A DARMWinEHPrinter.cpp342 uint16_t RegisterMask = (Link << (Prologue ? 14 : 15)) in opcode_10Lxxxxx() local
345 assert((~RegisterMask & (1 << 13)) && "sp must not be set"); in opcode_10Lxxxxx()
346 assert((~RegisterMask & (1 << (Prologue ? 15 : 14))) && "pc must not be set"); in opcode_10Lxxxxx()
351 printGPRMask(RegisterMask); in opcode_10Lxxxxx()
/src/contrib/llvm-project/llvm/include/llvm/CodeGen/
H A DISDOpcodes.h75 RegisterMask, enumerator
H A DSelectionDAGNodes.h2269 : SDNode(ISD::RegisterMask, 0, DebugLoc(), getSDVTList(MVT::Untyped)),
2276 return N->getOpcode() == ISD::RegisterMask;
/src/contrib/llvm-project/libunwind/src/
H A DUnwind-EHABI.cpp202 uint32_t RegisterMask(uint8_t start, uint8_t count_minus_one) { in RegisterMask() function
302 uint32_t registers = RegisterMask(4, byte & 0x07); in _Unwind_VRS_Interpret()
/src/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/
H A DSelectionDAGDumper.cpp122 case ISD::RegisterMask: return "RegisterMask"; in getOperationName()
H A DSelectionDAGISel.cpp3195 case ISD::RegisterMask: in SelectCodeCommon()
H A DSelectionDAG.cpp752 case ISD::RegisterMask: in AddNodeIDCustom()
2284 AddNodeIDNode(ID, ISD::RegisterMask, getVTList(MVT::Untyped), std::nullopt); in getRegisterMask()
/src/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMISelLowering.cpp4106 SDValue RegisterMask = DAG.getRegisterMask(Mask); in LowerINTRINSIC_VOID() local
4112 DAG.getRegister(0, PtrVT), Callee, RegisterMask, Chain}), in LowerINTRINSIC_VOID()
4116 {ReturnAddress, Callee, RegisterMask, Chain}), in LowerINTRINSIC_VOID()