| /src/sys/contrib/device-tree/src/arm/nxp/imx/ |
| H A D | imx6qdl-dhcom-picoitx.dtsi | 29 "", "", "DHCOM-A", "", "DHCOM-B", "PicoITX-In2", "", "",
|
| H A D | imx6ull-dhcom-picoitx.dts | 76 "DHCOM-A", "DHCOM-B", "PicoITX-In2", "PicoITX-Out2",
|
| H A D | imx6ull-dhcom-drc02.dts | 35 "", "", "", "DRC02-In2",
|
| H A D | imx6qdl-dhcom-drc02.dtsi | 48 "", "", "", "", "", "DHCOM-E", "DRC02-In2", "DHCOM-H",
|
| H A D | imx6dl-eckelmann-ci4x10.dts | 149 MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x00000000 /* In2 */
|
| /src/sys/contrib/device-tree/src/arm/st/ |
| H A D | stm32mp15xx-dhcom-picoitx.dtsi | 63 gpio-line-names = "PicoITX-In2", "", "", "",
|
| H A D | stm32mp15xx-dhcom-drc02.dtsi | 42 "DRC02-In2", "", "", "",
|
| /src/sys/contrib/device-tree/src/arm64/freescale/ |
| H A D | imx8mp-dhcom-picoitx.dts | 93 "", "", "PicoITX-In2", "", "", "", "", "",
|
| H A D | imx8mp-dhcom-drc02.dts | 96 "", "", "", "", "DRC02-In2", "", "", "",
|
| /src/contrib/llvm-project/llvm/lib/Transforms/InstCombine/ |
| H A D | InstCombineCompares.cpp | 45 const APInt &In2, bool IsSigned = false) { in addWithOverflow() argument 48 Result = In1.sadd_ov(In2, Overflow); in addWithOverflow() 50 Result = In1.uadd_ov(In2, Overflow); in addWithOverflow() 58 const APInt &In2, bool IsSigned = false) { in subWithOverflow() argument 61 Result = In1.ssub_ov(In2, Overflow); in subWithOverflow() 63 Result = In1.usub_ov(In2, Overflow); in subWithOverflow()
|
| /src/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/ |
| H A D | LegalizeIntegerTypes.cpp | 5193 SDValue In1, In2, In3, In4; in ExpandIntRes_FunnelShift() local 5195 GetExpandedInteger(N->getOperand(1), In1, In2); in ExpandIntRes_FunnelShift() 5216 SDValue Select1 = DAG.getNode(ISD::SELECT, DL, HalfVT, Cond, In1, In2); in ExpandIntRes_FunnelShift() 5217 SDValue Select2 = DAG.getNode(ISD::SELECT, DL, HalfVT, Cond, In2, In3); in ExpandIntRes_FunnelShift()
|
| /src/contrib/llvm-project/llvm/lib/Target/RISCV/ |
| H A D | RISCVISelLowering.cpp | 17046 SDValue In2 = N->getOperand(1); in PerformDAGCombine() local 17049 if (!In2.hasOneUse()) in PerformDAGCombine() 17051 if (In2.getOpcode() != ISD::FP_EXTEND && in PerformDAGCombine() 17052 (In2.getOpcode() != ISD::FP_ROUND || In2.getConstantOperandVal(1) != 0)) in PerformDAGCombine() 17054 In2 = In2.getOperand(0); in PerformDAGCombine() 17055 if (In2.getOpcode() != ISD::FNEG) in PerformDAGCombine() 17058 SDValue NewFPExtRound = DAG.getFPExtendOrRound(In2.getOperand(0), DL, VT); in PerformDAGCombine()
|
| /src/contrib/llvm-project/llvm/lib/Target/AArch64/ |
| H A D | AArch64ISelLowering.cpp | 9949 SDValue In2 = Op.getOperand(1); in LowerFCOPYSIGN() local 9950 EVT SrcVT = In2.getValueType(); in LowerFCOPYSIGN() 9953 In2 = DAG.getFPExtendOrRound(In2, DL, VT); in LowerFCOPYSIGN() 9964 In2 = convertToScalableVector(DAG, ContainerVT, In2); in LowerFCOPYSIGN() 9966 SDValue Res = DAG.getNode(ISD::FCOPYSIGN, DL, ContainerVT, In1, In2); in LowerFCOPYSIGN() 9984 DAG.getTargetInsertSubreg(Idx, DL, VecVT, DAG.getUNDEF(VecVT), In2); in LowerFCOPYSIGN() 9987 VecVal2 = BitCast(VecVT, In2, DAG); in LowerFCOPYSIGN() 25015 SDValue In2 = N->getOperand(2); in performBSPExpandForSVE() local 25019 SDValue SelInv = DAG.getNode(ISD::AND, DL, VT, InvMask, In2); in performBSPExpandForSVE()
|
| /src/contrib/libdiff/test/ |
| H A D | test010.left.txt | 8042 "8In2",
|
| H A D | test110.left-P.txt | 8042 "8In2",
|
| H A D | test110.right-P.txt | 8042 "8In2",
|
| H A D | test010.right.txt | 8042 "8In2",
|