| /linux/drivers/usb/host/ |
| H A D | ehci-atmel.c | 37 struct clk *uclk; member 54 clk_prepare_enable(atmel_ehci->uclk); in atmel_start_clock() 65 clk_disable_unprepare(atmel_ehci->uclk); in atmel_stop_clock() 141 atmel_ehci->uclk = devm_clk_get(&pdev->dev, "usb_clk"); in ehci_atmel_drv_probe() 142 if (IS_ERR(atmel_ehci->uclk)) { in ehci_atmel_drv_probe() 144 retval = PTR_ERR(atmel_ehci->uclk); in ehci_atmel_drv_probe()
|
| /linux/drivers/gpu/drm/amd/display/dc/dml2_0/dml21/src/dml2_mcg/ |
| H A D | dml2_mcg_dcn4.c | 62 for (i = 0; i < soc_bb->clk_table.uclk.num_clk_values; i++) { in build_min_clk_table_fine_grained() 63 …tries[i].pre_derate_dram_bw_kbps = uclk_to_dram_bw_kbps(soc_bb->clk_table.uclk.clk_values_khz[i], … in build_min_clk_table_fine_grained() 67 min_table->dram_bw_table.num_entries = soc_bb->clk_table.uclk.num_clk_values; in build_min_clk_table_fine_grained() 137 for (i = 0; i < soc_bb->clk_table.uclk.num_clk_values; i++) { in build_min_clk_table_coarse_grained() 138 …tries[i].pre_derate_dram_bw_kbps = uclk_to_dram_bw_kbps(soc_bb->clk_table.uclk.clk_values_khz[i], … in build_min_clk_table_coarse_grained() 142 min_table->dram_bw_table.num_entries = soc_bb->clk_table.uclk.num_clk_values; in build_min_clk_table_coarse_grained() 158 if (soc_bb->clk_table.uclk.num_clk_values > DML_MCG_MAX_CLK_TABLE_SIZE) in build_min_clock_table() 170 soc_bb->clk_table.fclk.num_clk_values == soc_bb->clk_table.uclk.num_clk_values) in build_min_clock_table()
|
| /linux/drivers/gpu/drm/amd/display/dc/soc_and_ip_translator/dcn401/ |
| H A D | dcn401_soc_and_ip_translator.c | 91 dml_clk_table->uclk.num_clk_values = dc_clk_table->num_entries_per_clk.num_memclk_levels; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 93 if (i < dml_clk_table->uclk.num_clk_values) { in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 97 dml_clk_table->uclk.clk_values_khz[i] = dc_bw_params->dc_mode_limit.memclk_mhz * 1000; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 98 dml_clk_table->uclk.num_clk_values = i + 1; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 100 dml_clk_table->uclk.clk_values_khz[i] = 0; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 101 dml_clk_table->uclk.num_clk_values = i; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 104 dml_clk_table->uclk.clk_values_khz[i] = dc_clk_table->entries[i].memclk_mhz * 1000; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table() 107 dml_clk_table->uclk.clk_values_khz[i] = 0; in dcn401_convert_dc_clock_table_to_soc_bb_clock_table()
|
| /linux/drivers/gpu/drm/amd/display/dc/dml2_0/dml21/src/dml2_dpmm/ |
| H A D | dml2_dpmm_dcn4.c | 33 double *uclk, in get_minimum_clocks_for_latency() argument 46 …*uclk = dram_bw_kbps_to_uclk_khz(in_out->min_clk_table->dram_bw_table.entries[min_clock_index_for_… in get_minimum_clocks_for_latency() 310 result = round_up_to_next_dpm(&display_cfg->min_clocks.dcn4x.active.uclk_khz, &state_table->uclk); in map_soc_min_clocks_to_dpm_fine_grained() 317 …t = round_up_to_next_dpm(&display_cfg->min_clocks.dcn4x.svp_prefetch.uclk_khz, &state_table->uclk); in map_soc_min_clocks_to_dpm_fine_grained() 324 result = round_up_to_next_dpm(&display_cfg->min_clocks.dcn4x.idle.uclk_khz, &state_table->uclk); in map_soc_min_clocks_to_dpm_fine_grained() 330 …o_next_dpm(&display_cfg->min_clocks.dcn4x.svp_prefetch_no_throttle.uclk_khz, &state_table->uclk)) { in map_soc_min_clocks_to_dpm_fine_grained() 346 for (index = 0; index < state_table->uclk.num_clk_values; index++) { in map_soc_min_clocks_to_dpm_coarse_grained() 349 display_cfg->min_clocks.dcn4x.active.uclk_khz <= state_table->uclk.clk_values_khz[index]) { in map_soc_min_clocks_to_dpm_coarse_grained() 352 display_cfg->min_clocks.dcn4x.active.uclk_khz = state_table->uclk.clk_values_khz[index]; in map_soc_min_clocks_to_dpm_coarse_grained() 360 for (index = 0; index < state_table->uclk.num_clk_values; index++) { in map_soc_min_clocks_to_dpm_coarse_grained() [all …]
|
| /linux/arch/arm/mach-omap1/ |
| H A D | clock.c | 667 struct uart_clk *uclk; in omap1_clk_enable_uart_functional_16xx() local 672 uclk = (struct uart_clk *)clk; in omap1_clk_enable_uart_functional_16xx() 673 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8, in omap1_clk_enable_uart_functional_16xx() 674 uclk->sysc_addr); in omap1_clk_enable_uart_functional_16xx() 683 struct uart_clk *uclk; in omap1_clk_disable_uart_functional_16xx() local 686 uclk = (struct uart_clk *)clk; in omap1_clk_disable_uart_functional_16xx() 687 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr); in omap1_clk_disable_uart_functional_16xx()
|
| /linux/drivers/gpu/drm/amd/display/dc/dml2_0/dml21/src/dml2_core/ |
| H A D | dml2_core_utils.c | 540 for (i = 0; i < clk_table->uclk.num_clk_values; i++) { in dml2_core_utils_get_active_min_uclk_dpm_index() 541 …L::%s: clk_table.uclk.clk_values_khz[%d] = %ld\n", __func__, i, clk_table->uclk.clk_values_khz[i]); in dml2_core_utils_get_active_min_uclk_dpm_index() 543 if (uclk_freq_khz == clk_table->uclk.clk_values_khz[i]) { in dml2_core_utils_get_active_min_uclk_dpm_index()
|
| H A D | dml2_core_dcn4.c | 534 for (i = 0; i < soc_bb->clk_table.uclk.num_clk_values; i++) { in lookup_uclk_dpm_index_by_freq() 535 if (uclk_freq_khz == soc_bb->clk_table.uclk.clk_values_khz[i]) in lookup_uclk_dpm_index_by_freq()
|
| /linux/drivers/gpu/drm/amd/display/dc/dml2_0/dml21/inc/ |
| H A D | dml_top_soc_parameter_types.h | 124 struct dml2_clk_table uclk; member
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
| H A D | smu_v12_0.c | 341 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz; in smu_v12_0_get_vbios_bootup_values() 358 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz; in smu_v12_0_get_vbios_bootup_values()
|
| H A D | renoir_ppt.c | 286 clock_limit = smu->smu_table.boot_values.uclk; in renoir_get_dpm_ultimate_freq()
|
| /linux/drivers/gpu/drm/amd/display/dc/dml2_0/dml21/inc/bounding_boxes/ |
| H A D | dcn4_soc_bb.h | 85 .uclk = {
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu15/ |
| H A D | smu_v15_0.c | 564 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz; in smu_v15_0_get_vbios_bootup_values() 578 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz; in smu_v15_0_get_vbios_bootup_values() 593 smu->smu_table.boot_values.uclk = v_3_4->bootup_mclk_in10khz; in smu_v15_0_get_vbios_bootup_values() 987 clock_limit = smu->smu_table.boot_values.uclk; in smu_v15_0_get_dpm_ultimate_freq()
|
| H A D | smu_v15_0_0_ppt.c | 813 clock_limit = smu->smu_table.boot_values.uclk; in smu_v15_0_0_get_dpm_ultimate_freq()
|
| /linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn32/ |
| H A D | dcn32_clk_mgr.c | 707 !dc->work_arounds.clock_update_disable_mask.uclk) { in dcn32_update_clocks() 747 !dc->work_arounds.clock_update_disable_mask.uclk) { in dcn32_update_clocks() 755 !dc->work_arounds.clock_update_disable_mask.uclk) { in dcn32_update_clocks()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
| H A D | smu_v13_0.c | 610 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz; in smu_v13_0_get_vbios_bootup_values() 624 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz; in smu_v13_0_get_vbios_bootup_values() 639 smu->smu_table.boot_values.uclk = v_3_4->bootup_mclk_in10khz; in smu_v13_0_get_vbios_bootup_values() 870 max_sustainable_clocks->uclock = smu->smu_table.boot_values.uclk / 100; in smu_v13_0_init_max_sustainable_clocks() 1793 *value = smu->smu_table.boot_values.uclk; in smu_v13_0_get_boot_freq_by_index()
|
| H A D | aldebaran_ppt.c | 445 dpm_table->dpm_levels[0].value = smu->smu_table.boot_values.uclk / 100; in aldebaran_set_default_dpm_table()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu14/ |
| H A D | smu_v14_0.c | 594 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz; in smu_v14_0_get_vbios_bootup_values() 608 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz; in smu_v14_0_get_vbios_bootup_values() 623 smu->smu_table.boot_values.uclk = v_3_4->bootup_mclk_in10khz; in smu_v14_0_get_vbios_bootup_values() 1102 clock_limit = smu->smu_table.boot_values.uclk; in smu_v14_0_get_dpm_ultimate_freq()
|
| H A D | smu_v14_0_0_ppt.c | 792 clock_limit = smu->smu_table.boot_values.uclk; in smu_v14_0_1_get_dpm_ultimate_freq() 914 clock_limit = smu->smu_table.boot_values.uclk; in smu_v14_0_0_get_dpm_ultimate_freq()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
| H A D | smu_v11_0.c | 553 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz; in smu_v11_0_get_vbios_bootup_values() 570 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz; in smu_v11_0_get_vbios_bootup_values() 836 max_sustainable_clocks->uclock = smu->smu_table.boot_values.uclk / 100; in smu_v11_0_init_max_sustainable_clocks() 1725 clock_limit = smu->smu_table.boot_values.uclk; in smu_v11_0_get_dpm_ultimate_freq()
|
| H A D | arcturus_ppt.c | 409 dpm_table->dpm_levels[0].value = smu->smu_table.boot_values.uclk / 100; in arcturus_set_default_dpm_table()
|
| H A D | vangogh_ppt.c | 908 clock_limit = smu->smu_table.boot_values.uclk; in vangogh_get_dpm_ultimate_freq()
|
| /linux/drivers/net/ethernet/chelsio/cxgb3/ |
| H A D | common.h | 358 unsigned int uclk; member
|
| H A D | t3_hw.c | 586 VPD_ENTRY(uclk, 6); /* uP clk */ 671 ret = vpdstrtouint(vpd.uclk_data, vpd.uclk_len, 10, &p->uclk); in get_vpd_params() 3364 t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params); in t3_init_hw()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/inc/ |
| H A D | amdgpu_smu.h | 343 uint32_t uclk; member
|
| /linux/drivers/gpu/drm/amd/display/dc/ |
| H A D | dc.h | 380 uint8_t uclk : 1; member
|