| /linux/drivers/gpu/drm/renesas/rcar-du/ |
| H A D | rcar_mipi_dsi.c | 32 #define MHZ(v) ((u32)((v) * 1000000U)) macro 104 { MHZ(80), 0x00 }, { MHZ(90), 0x10 }, { MHZ(100), 0x20 }, 105 { MHZ(110), 0x30 }, { MHZ(120), 0x01 }, { MHZ(130), 0x11 }, 106 { MHZ(140), 0x21 }, { MHZ(150), 0x31 }, { MHZ(160), 0x02 }, 107 { MHZ(170), 0x12 }, { MHZ(180), 0x22 }, { MHZ(190), 0x32 }, 108 { MHZ(205), 0x03 }, { MHZ(220), 0x13 }, { MHZ(235), 0x23 }, 109 { MHZ(250), 0x33 }, { MHZ(275), 0x04 }, { MHZ(300), 0x14 }, 110 { MHZ(325), 0x25 }, { MHZ(350), 0x35 }, { MHZ(400), 0x05 }, 111 { MHZ(450), 0x16 }, { MHZ(500), 0x26 }, { MHZ(550), 0x37 }, 112 { MHZ(600), 0x07 }, { MHZ(650), 0x18 }, { MHZ(700), 0x28 }, [all …]
|
| /linux/drivers/clk/samsung/ |
| H A D | clk-exynos3250.c | 673 PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1), 674 PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1), 675 PLL_35XX_RATE(24 * MHZ, 1066000000, 533, 6, 1), 676 PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1), 677 PLL_35XX_RATE(24 * MHZ, 960000000, 320, 4, 1), 678 PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1), 679 PLL_35XX_RATE(24 * MHZ, 850000000, 425, 6, 1), 680 PLL_35XX_RATE(24 * MHZ, 800000000, 200, 3, 1), 681 PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1), 682 PLL_35XX_RATE(24 * MHZ, 667000000, 667, 12, 1), [all …]
|
| H A D | clk-exynos5260.c | 35 PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0), 36 PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0), 37 PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0), 38 PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0), 39 PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0), 40 PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1), 41 PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1), 42 PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1), 43 PLL_35XX_RATE(24 * MHZ, 933000000, 311, 4, 1), 44 PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1), [all …]
|
| H A D | clk-exynos5410.c | 228 PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0), 229 PLL_36XX_RATE(24 * MHZ, 333000000U, 111, 2, 2, 0), 230 PLL_36XX_RATE(24 * MHZ, 300000000U, 100, 2, 2, 0), 231 PLL_36XX_RATE(24 * MHZ, 266000000U, 266, 3, 3, 0), 232 PLL_36XX_RATE(24 * MHZ, 200000000U, 200, 3, 3, 0), 233 PLL_36XX_RATE(24 * MHZ, 192000000U, 192, 3, 3, 0), 234 PLL_36XX_RATE(24 * MHZ, 166000000U, 166, 3, 3, 0), 235 PLL_36XX_RATE(24 * MHZ, 133000000U, 266, 3, 4, 0), 236 PLL_36XX_RATE(24 * MHZ, 100000000U, 200, 3, 4, 0), 237 PLL_36XX_RATE(24 * MHZ, 66000000U, 176, 2, 5, 0), [all …]
|
| H A D | clk-exynos5433.c | 736 PLL_35XX_RATE(24 * MHZ, 2500000000U, 625, 6, 0), 737 PLL_35XX_RATE(24 * MHZ, 2400000000U, 500, 5, 0), 738 PLL_35XX_RATE(24 * MHZ, 2300000000U, 575, 6, 0), 739 PLL_35XX_RATE(24 * MHZ, 2200000000U, 550, 6, 0), 740 PLL_35XX_RATE(24 * MHZ, 2100000000U, 350, 4, 0), 741 PLL_35XX_RATE(24 * MHZ, 2000000000U, 500, 6, 0), 742 PLL_35XX_RATE(24 * MHZ, 1900000000U, 475, 6, 0), 743 PLL_35XX_RATE(24 * MHZ, 1800000000U, 375, 5, 0), 744 PLL_35XX_RATE(24 * MHZ, 1700000000U, 425, 6, 0), 745 PLL_35XX_RATE(24 * MHZ, 1600000000U, 400, 6, 0), [all …]
|
| H A D | clk-exynos850.c | 1159 PLL_35XX_RATE(26 * MHZ, 2210000000U, 255, 3, 0), 1160 PLL_35XX_RATE(26 * MHZ, 2106000000U, 243, 3, 0), 1161 PLL_35XX_RATE(26 * MHZ, 2002000000U, 231, 3, 0), 1162 PLL_35XX_RATE(26 * MHZ, 1846000000U, 213, 3, 0), 1163 PLL_35XX_RATE(26 * MHZ, 1742000000U, 201, 3, 0), 1164 PLL_35XX_RATE(26 * MHZ, 1586000000U, 183, 3, 0), 1165 PLL_35XX_RATE(26 * MHZ, 1456000000U, 168, 3, 0), 1166 PLL_35XX_RATE(26 * MHZ, 1300000000U, 150, 3, 0), 1167 PLL_35XX_RATE(26 * MHZ, 1157000000U, 267, 3, 1), 1168 PLL_35XX_RATE(26 * MHZ, 1053000000U, 243, 3, 1), [all …]
|
| /linux/Documentation/userspace-api/media/dvb/ |
| H A D | fe-bandwidth-t.rst | 30 - .. _BANDWIDTH-1-712-MHZ: 38 - .. _BANDWIDTH-5-MHZ: 46 - .. _BANDWIDTH-6-MHZ: 54 - .. _BANDWIDTH-7-MHZ: 62 - .. _BANDWIDTH-8-MHZ: 70 - .. _BANDWIDTH-10-MHZ:
|
| /linux/drivers/clk/ |
| H A D | clk-nspire.c | 13 #define MHZ (1000 * 1000) macro 44 clk->base_clock = 48 * MHZ; in nspire_clkinfo_cx() 46 clk->base_clock = 6 * EXTRACT(val, CX_BASE) * MHZ; in nspire_clkinfo_cx() 55 clk->base_clock = 27 * MHZ; in nspire_clkinfo_classic() 57 clk->base_clock = (300 - 6 * EXTRACT(val, CLASSIC_BASE)) * MHZ; in nspire_clkinfo_classic() 132 info.base_clock / MHZ, in nspire_clk_setup() 133 info.base_clock / info.base_cpu_ratio / MHZ, in nspire_clk_setup() 134 info.base_clock / info.base_ahb_ratio / MHZ); in nspire_clk_setup()
|
| /linux/drivers/net/can/softing/ |
| H A D | softing_cs.c | 26 #define MHZ (1000*1000) macro 33 .freq = 16 * MHZ, .max_brp = 32, .max_sjw = 4, 45 .freq = 16 * MHZ, .max_brp = 32, .max_sjw = 4, 57 .freq = 20 * MHZ, .max_brp = 32, .max_sjw = 4, 69 .freq = 24 * MHZ, .max_brp = 64, .max_sjw = 4, 81 .freq = 16 * MHZ, .max_brp = 64, .max_sjw = 4, 93 .freq = 20 * MHZ, .max_brp = 32, .max_sjw = 4, 105 .freq = 24 * MHZ, .max_brp = 64, .max_sjw = 4, 117 .freq = 16 * MHZ, .max_brp = 64, .max_sjw = 4, 129 .freq = 24 * MHZ, .max_brp = 64, .max_sjw = 4,
|
| /linux/drivers/gpu/drm/bridge/imx/ |
| H A D | imx93-mipi-dsi.c | 73 #define MHZ(x) ((x) * 1000000UL) macro 75 #define REF_CLK_RATE_MAX MHZ(64) 76 #define REF_CLK_RATE_MIN MHZ(2) 77 #define FOUT_MAX MHZ(1250) 78 #define FOUT_MIN MHZ(40) 79 #define FVCO_DIV_FACTOR MHZ(80) 250 min_n = DIV_ROUND_UP_ULL((u64)fin, MHZ(8)); in dphy_pll_get_configure_from_opts() 251 max_n = DIV_ROUND_DOWN_ULL((u64)fin, MHZ(2)); in dphy_pll_get_configure_from_opts() 317 return (clk_get_rate(dsi->clk_cfg) / MHZ(1) - 17) * 4; in dphy_pll_get_cfgclkrange() 323 unsigned long mbps = dphy_opts->hs_clk_rate / MHZ(1); in dphy_pll_get_hsfreqrange() [all …]
|
| /linux/arch/arm/mach-s3c/ |
| H A D | cpu.h | 45 #ifndef MHZ 46 #define MHZ (1000*1000) macro 49 #define print_mhz(m) ((m) / MHZ), (((m) / 1000) % 1000)
|
| H A D | setup-usb-phy-s3c64xx.c | 36 case 12 * MHZ: in s3c_usb_otgphy_init() 39 case 24 * MHZ: in s3c_usb_otgphy_init() 43 case 48 * MHZ: in s3c_usb_otgphy_init()
|
| /linux/arch/arm64/boot/dts/qcom/ |
| H A D | ipq5424-rdp466.dts | 276 * supports 48 MHZ, 96 MHZ or 192 MHZ. This setting automatically 278 * from WiFi to the CMN PLL is 48 MHZ. 286 * The frequency of xo_board is fixed to 24 MHZ, which is routed 287 * from WiFi output clock 48 MHZ divided by 2.
|
| H A D | ipq9574-rdp-common.dtsi | 220 * (48 MHZ or 96 MHZ used for different RDP type board). This setting 222 * clock output from WiFi to the CMN PLL is 48 MHZ. 230 * The frequency of xo_board_clk is fixed to 24 MHZ, which is routed 231 * from WiFi output clock 48 MHZ divided by 2.
|
| /linux/drivers/phy/freescale/ |
| H A D | phy-fsl-samsung-hdmi.c | 43 #ifndef MHZ 44 #define MHZ (1000UL * 1000UL) macro 340 if (int_pllclk < (50 * MHZ)) in fsl_samsung_hdmi_phy_configure_pll_lock_det() 361 fld_tg_code = DIV_ROUND_UP(24 * MHZ * 256, int_pllclk); in fsl_samsung_hdmi_phy_configure_pll_lock_det() 409 do_div(tmp, 24 * MHZ); in fsl_samsung_hdmi_phy_find_pms() 421 tmp = div64_ul((u64)_m * 24 * MHZ, _p); in fsl_samsung_hdmi_phy_find_pms() 422 if (tmp < 750 * MHZ || in fsl_samsung_hdmi_phy_find_pms() 423 tmp > 3000 * MHZ) in fsl_samsung_hdmi_phy_find_pms()
|
| /linux/drivers/phy/samsung/ |
| H A D | phy-exynos4x12-usb2.c | 140 case 10 * MHZ: in exynos4x12_rate_to_clk() 143 case 12 * MHZ: in exynos4x12_rate_to_clk() 149 case 20 * MHZ: in exynos4x12_rate_to_clk() 152 case 24 * MHZ: in exynos4x12_rate_to_clk() 155 case 50 * MHZ: in exynos4x12_rate_to_clk()
|
| H A D | phy-s5pv210-usb2.c | 73 case 12 * MHZ: in s5pv210_rate_to_clk() 76 case 24 * MHZ: in s5pv210_rate_to_clk() 79 case 48 * MHZ: in s5pv210_rate_to_clk()
|
| H A D | phy-exynos5250-usb2.c | 149 case 10 * MHZ: in exynos5250_rate_to_clk() 152 case 12 * MHZ: in exynos5250_rate_to_clk() 158 case 20 * MHZ: in exynos5250_rate_to_clk() 161 case 24 * MHZ: in exynos5250_rate_to_clk() 164 case 50 * MHZ: in exynos5250_rate_to_clk()
|
| H A D | phy-exynos4210-usb2.c | 108 case 12 * MHZ: in exynos4210_rate_to_clk() 111 case 24 * MHZ: in exynos4210_rate_to_clk() 114 case 48 * MHZ: in exynos4210_rate_to_clk()
|
| /linux/drivers/clk/sophgo/ |
| H A D | clk-sg2042-pll.c | 61 #define MHZ (KHZ * KHZ) macro 68 #define PLL_FREF_SG2042 (25 * MHZ) 70 #define PLL_FOUTPOSTDIV_MIN (16 * MHZ) 71 #define PLL_FOUTPOSTDIV_MAX (3200 * MHZ) 73 #define PLL_FOUTVCO_MIN (800 * MHZ) 74 #define PLL_FOUTVCO_MAX (3200 * MHZ)
|
| /linux/drivers/clk/hisilicon/ |
| H A D | clk-hi3660-stub.c | 25 #define MHZ (1000 * 1000) macro 66 stub_clk->rate = readl(freq_reg + (stub_clk->id << 2)) * MHZ; in hi3660_stub_clk_recalc_rate() 86 stub_clk->msg[1] = rate / MHZ; in hi3660_stub_clk_set_rate()
|
| /linux/drivers/soc/samsung/ |
| H A D | exynos-asv.c | 25 #define MHZ 1000000U macro 51 opp = dev_pm_opp_find_freq_exact(cpu, opp_freq * MHZ, true); in exynos_asv_update_cpu_opps() 66 ret = dev_pm_opp_adjust_voltage(cpu, opp_freq * MHZ, in exynos_asv_update_cpu_opps()
|
| /linux/arch/powerpc/boot/ |
| H A D | devtree.c | 61 #define MHZ(x) ((x + 500000) / 1000000) macro 67 printf("CPU clock-frequency <- 0x%x (%dMHz)\n\r", cpu, MHZ(cpu)); in dt_fixup_cpu_clocks() 68 printf("CPU timebase-frequency <- 0x%x (%dMHz)\n\r", tb, MHZ(tb)); in dt_fixup_cpu_clocks() 70 printf("CPU bus-frequency <- 0x%x (%dMHz)\n\r", bus, MHZ(bus)); in dt_fixup_cpu_clocks() 87 printf("%s: clock-frequency <- %x (%dMHz)\n\r", path, freq, MHZ(freq)); in dt_fixup_clock()
|
| H A D | redboot-83xx.c | 20 #define MHZ(x) ((x + 500000) / 1000000) macro 33 bd.bi_busfreq, MHZ(bd.bi_busfreq)); in platform_fixups()
|
| H A D | redboot-8xx.c | 19 #define MHZ(x) ((x + 500000) / 1000000) macro 32 bd.bi_busfreq, MHZ(bd.bi_busfreq)); in platform_fixups()
|