Home
last modified time | relevance | path

Searched refs:DCFCLK (Results 1 – 18 of 18) sorted by relevance

/linux/drivers/gpu/drm/amd/display/dc/dml/dcn32/
H A Ddisplay_mode_vba_util_32.h693 const double DCFCLK,
699 const double DCFCLK,
706 double DCFCLK,
807 double DCFCLK,
1003 double DCFCLK,
H A Ddisplay_mode_vba_util_32.c3286 const double DCFCLK, in dml32_get_return_bw_mbps() argument
3291 …e IdealSDPPortBandwidth = soc->return_bus_width_bytes /*mode_lib->vba.ReturnBusWidth*/ * DCFCLK; in dml32_get_return_bw_mbps()
3311 dml_print("DML::%s: DCFCLK = %f\n", __func__, DCFCLK); in dml32_get_return_bw_mbps()
3328 const double DCFCLK, in dml32_get_return_bw_mbps_vm_only() argument
3333 soc->return_bus_width_bytes * DCFCLK * soc->pct_ideal_sdp_bw_after_urgent / 100.0, in dml32_get_return_bw_mbps_vm_only()
3342 dml_print("DML::%s: DCFCLK = %f\n", __func__, DCFCLK); in dml32_get_return_bw_mbps_vm_only()
3353 double DCFCLK, in dml32_CalculateExtraLatency() argument
3386 …ExtraLatency = (RoundTripPingLatencyCycles + __DML_ARB_TO_RET_DELAY__) / DCFCLK + ExtraLatencyByte… in dml32_CalculateExtraLatency()
3390 dml_print("DML::%s: DCFCLK=%f\n", __func__, DCFCLK); in dml32_CalculateExtraLatency()
4262 double DCFCLK, in dml32_CalculateWatermarksMALLUseAndDRAMSpeedChangeSupport() argument
[all …]
H A Ddisplay_mode_vba_32.c539 mode_lib->vba.DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
545 dml_print("DML::%s: mode_lib->vba.DCFCLK = %f\n", __func__, mode_lib->vba.DCFCLK); in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
582 mode_lib->vba.DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1194 v->DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1522 mode_lib->vba.DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1586 mode_lib->vba.DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
3732 mode_lib->vba.DCFCLK = mode_lib->vba.DCFCLKState[mode_lib->vba.VoltageLevel][MaximumMPCCombine]; in dml32_ModeSupportAndSystemConfigurationFull()
H A Ddcn32_fpu.c1660 context->bw_ctx.bw.dcn.clk.dcfclk_khz = context->bw_ctx.dml.vba.DCFCLK * 1000; in dcn32_calculate_dlg_params()
/linux/drivers/gpu/drm/amd/display/dc/dml2_0/
H A Ddisplay_mode_core.h52 dml_float_t DCFCLK,
60 dml_float_t DCFCLK,
H A Ddisplay_mode_core_structs.h834 …dml_float_t DCFCLK; /// <brief Basically just the clock freq at the min (or given) state and max c… member
1336 dml_float_t DCFCLK; member
1532 dml_float_t DCFCLK; member
H A Ddisplay_mode_core.c621 dml_float_t DCFCLK,
3969 dml_print("DML::%s: DCFCLK = %f\n", __func__, p->DCFCLK); in CalculateStutterEfficiency()
3972 …th - PartOfUncompressedPixelBurstThatFitsInROBAndCompressedBuffer) / (p->DCFCLK * 64) + *p->Stutte… in CalculateStutterEfficiency()
3976 …aReadBandwidth - PartOfUncompressedPixelBurstThatFitsInROBAndCompressedBuffer) / (p->DCFCLK * 64)); in CalculateStutterEfficiency()
4465 dml_float_t DCFCLK, in CalculateExtraLatency() argument
4498 …ExtraLatency = (RoundTripPingLatencyCycles + __DML_ARB_TO_RET_DELAY__) / DCFCLK + ExtraLatencyByte… in CalculateExtraLatency()
4502 dml_print("DML::%s: DCFCLK=%f\n", __func__, DCFCLK); in CalculateExtraLatency()
5771 dml_float_t DCFCLK, in dml_get_return_bw_mbps_vm_only() argument
5776 dml_min3(soc->return_bus_width_bytes * DCFCLK * soc->pct_ideal_sdp_bw_after_urgent / 100.0, in dml_get_return_bw_mbps_vm_only()
5783 dml_print("DML::%s: DCFCLK = %f\n", __func__, DCFCLK); in dml_get_return_bw_mbps_vm_only()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn314/
H A Ddisplay_mode_vba_314.c304 double DCFCLK,
492 double DCFCLK,
614 double DCFCLK,
2165 DTRACE(" dcfclk_mhz = %f", v->DCFCLK);
2478 dml_min(v->ReturnBusWidth * v->DCFCLK, v->FabricClock * v->FabricDatapathToDCNDataReturn)
2485 dml_print("DML::%s: v->DCFCLK = %f\n", __func__, v->DCFCLK);
2503 v->DCFCLK,
2957 v->DCFCLK,
3234 v->DCFCLK,
5628 v->DCFCLK = v->DCFCLKState[v->VoltageLevel][MaximumMPCCombine];
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn31/
H A Ddisplay_mode_vba_31.c295 double DCFCLK,
483 double DCFCLK,
606 double DCFCLK,
2147 DTRACE(" dcfclk_mhz = %f", v->DCFCLK);
2459 dml_min(v->ReturnBusWidth * v->DCFCLK, v->FabricClock * v->FabricDatapathToDCNDataReturn)
2466 dml_print("DML::%s: v->DCFCLK = %f\n", __func__, v->DCFCLK);
2484 v->DCFCLK,
2938 v->DCFCLK,
3215 v->DCFCLK,
5534 v->DCFCLK = v->DCFCLKState[v->VoltageLevel][MaximumMPCCombine];
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn30/
H A Ddisplay_mode_vba_30.c268 double DCFCLK,
445 double DCFCLK,
552 double DCFCLK,
1766 v->ReturnBusWidth * v->DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1923 DTRACE(" dcfclk_mhz = %f", v->DCFCLK); in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
2236 v->DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
2610 v->DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
2842 v->DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
4941 v->DCFCLK = v->DCFCLKState[v->VoltageLevel][MaximumMPCCombine]; in dml30_ModeSupportAndSystemConfigurationFull()
4953 double DCFCLK, in CalculateWatermarksAndDRAMSpeedChangeSupport() argument
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml2_0/dml21/src/dml2_core/
H A Ddml2_core_dcn4.c440 …ort_result.global.active.dcfclk_khz = (unsigned long)(core->clean_me_up.mode_lib.ms.DCFCLK * 1000); in core_dcn4_mode_support()
444 …result.global.svp_prefetch.dcfclk_khz = (unsigned long)core->clean_me_up.mode_lib.ms.DCFCLK * 1000; in core_dcn4_mode_support()
H A Ddml2_core_dcn4_calcs.c5008 double DCFCLK, in CalculateExtraLatency() argument
5066 *ExtraLatency_sr = dchub_arb_to_ret_delay / DCFCLK; in CalculateExtraLatency()
5071 …*ExtraLatency_sr = dchub_arb_to_ret_delay / DCFCLK + RoundTripPingLatencyCycles / FabricClock + Re… in CalculateExtraLatency()
5085 DML_LOG_VERBOSE("DML::%s: DCFCLK=%f\n", __func__, DCFCLK); in CalculateExtraLatency()
7374 mode_lib->ms.DCFCLK, in dml_core_ms_prefetch_check()
7902 CalculateWatermarks_params->DCFCLK = mode_lib->ms.DCFCLK; in dml_core_ms_prefetch_check()
7971 …mode_lib->ms.DCFCLK = ((double)min_clk_table->dram_bw_table.entries[in_out_params->min_clk_index].… in dml_core_mode_support()
7994 DML_LOG_VERBOSE("DML::%s: DCFCLK = %f\n", __func__, mode_lib->ms.DCFCLK); in dml_core_mode_support()
9276 DML_LOG_VERBOSE("DML::%s: mode_lib->ms.DCFCLK = %f\n", __func__, mode_lib->ms.DCFCLK); in dml_core_mode_support()
9307 / (mode_lib->ms.DCFCLK * mode_lib->soc.return_bus_width_bytes)); in dml_core_mode_support()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn20/
H A Ddisplay_mode_vba_20.c255 > mode_lib->vba.DCFCLK * mode_lib->vba.ReturnBusWidth / 4.0) in adjust_ReturnBW()
266 - mode_lib->vba.DCFCLK in adjust_ReturnBW()
271 CriticalCompression = 2.0 * mode_lib->vba.ReturnBusWidth * mode_lib->vba.DCFCLK in adjust_ReturnBW()
287 * mode_lib->vba.DCFCLK in adjust_ReturnBW()
1303 mode_lib->vba.ReturnBusWidth * mode_lib->vba.DCFCLK, in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1316 mode_lib->vba.ReturnBusWidth * mode_lib->vba.DCFCLK, in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1324 DTRACE(" dcfclk_mhz = %f", mode_lib->vba.DCFCLK); in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1411 (mode_lib->vba.RoundTripPingLatencyCycles + 32) / mode_lib->vba.DCFCLK in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1628 / (mode_lib->vba.DCFCLK * 64); in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
5097 mode_lib->vba.DCFCLK = mode_lib->vba.DCFCLKPerState[mode_lib->vba.VoltageLevel]; in dml20_ModeSupportAndSystemConfigurationFull()
H A Ddisplay_mode_vba_20v2.c279 > mode_lib->vba.DCFCLK * mode_lib->vba.ReturnBusWidth / 4.0) in adjust_ReturnBW()
290 - mode_lib->vba.DCFCLK in adjust_ReturnBW()
295 CriticalCompression = 2.0 * mode_lib->vba.ReturnBusWidth * mode_lib->vba.DCFCLK in adjust_ReturnBW()
311 * mode_lib->vba.DCFCLK in adjust_ReturnBW()
1363 mode_lib->vba.ReturnBusWidth * mode_lib->vba.DCFCLK, in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1376 mode_lib->vba.ReturnBusWidth * mode_lib->vba.DCFCLK, in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1384 DTRACE(" dcfclk_mhz = %f", mode_lib->vba.DCFCLK); in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1471 (mode_lib->vba.RoundTripPingLatencyCycles + 32) / mode_lib->vba.DCFCLK in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
1664 / (mode_lib->vba.DCFCLK * 64); in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
5213 mode_lib->vba.DCFCLK = mode_lib->vba.DCFCLKPerState[mode_lib->vba.VoltageLevel]; in dml20v2_ModeSupportAndSystemConfigurationFull()
H A Ddcn20_fpu.c1154 context->bw_ctx.bw.dcn.clk.dcfclk_khz = context->bw_ctx.dml.vba.DCFCLK * 1000; in dcn20_calculate_dlg_params()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn21/
H A Ddisplay_mode_vba_21.c295 double DCFCLK,
1677 DTRACE(" dcfclk_mhz = %f", mode_lib->vba.DCFCLK); in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
2013 (mode_lib->vba.RoundTripPingLatencyCycles + 32) / mode_lib->vba.DCFCLK in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
2424 mode_lib->vba.DCFCLK, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
2764 / (mode_lib->vba.DCFCLK * 64) in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation()
5220 mode_lib->vba.DCFCLK = mode_lib->vba.DCFCLKPerState[mode_lib->vba.VoltageLevel]; in dml21_ModeSupportAndSystemConfigurationFull()
5249 double DCFCLK, in CalculateWatermarksAndDRAMSpeedChangeSupport() argument
/linux/drivers/gpu/drm/amd/display/dc/dml/
H A Ddisplay_mode_vba.c380 mode_lib->vba.DCFCLK = soc->clock_limits[i].dcfclk_mhz; in fetch_socbb_params()
1093 mode_lib->vba.DCFCLK = mode_lib->vba.cache_pipes[0].clks_cfg.dcfclk_mhz; in ModeSupportAndSystemConfiguration()
H A Ddisplay_mode_vba.h438 double DCFCLK; member