Home
last modified time | relevance | path

Searched full:emc_xm2dqspadctrl2 (Results 1 – 6 of 6) sorted by relevance

/linux-5.10/drivers/memory/tegra/
Dtegra124-emc.c153 #define EMC_XM2DQSPADCTRL2 0x2fc macro
458 u32 emc_xm2dqspadctrl2; member
632 val = readl(emc->regs + EMC_XM2DQSPADCTRL2); in tegra_emc_prepare_timing_change()
633 if (timing->emc_xm2dqspadctrl2 & EMC_XM2DQSPADCTRL2_VREF_ENABLE && in tegra_emc_prepare_timing_change()
639 if (timing->emc_xm2dqspadctrl2 & EMC_XM2DQSPADCTRL2_RX_FT_REC_ENABLE && in tegra_emc_prepare_timing_change()
646 writel(val, emc->regs + EMC_XM2DQSPADCTRL2); in tegra_emc_prepare_timing_change()
670 writel(timing->emc_xm2dqspadctrl2, emc->regs + EMC_XM2DQSPADCTRL2); in tegra_emc_prepare_timing_change()
931 EMC_READ_PROP(emc_xm2dqspadctrl2, "nvidia,emc-xm2dqspadctrl2") in load_one_timing_from_dt()
Dtegra30-emc.c97 #define EMC_XM2DQSPADCTRL2 0x2fc macro
292 [71] = EMC_XM2DQSPADCTRL2,
424 val = readl_relaxed(emc->regs + EMC_XM2DQSPADCTRL2); in emc_dqs_preset()
428 writel_relaxed(val, emc->regs + EMC_XM2DQSPADCTRL2); in emc_dqs_preset()
/linux-5.10/arch/arm/boot/dts/
Dtegra30-asus-nexus7-grouper-memory-timings.dtsi401 0x0800211c /* EMC_XM2DQSPADCTRL2 */
505 0x0800211c /* EMC_XM2DQSPADCTRL2 */
609 0x0800211c /* EMC_XM2DQSPADCTRL2 */
713 0x0800211c /* EMC_XM2DQSPADCTRL2 */
815 0x0800013d /* EMC_XM2DQSPADCTRL2 */
918 0x0600013d /* EMC_XM2DQSPADCTRL2 */
1026 0x0800211c /* EMC_XM2DQSPADCTRL2 */
1130 0x0800211c /* EMC_XM2DQSPADCTRL2 */
1234 0x0800211c /* EMC_XM2DQSPADCTRL2 */
1338 0x0800211c /* EMC_XM2DQSPADCTRL2 */
[all …]
Dtegra30-asus-nexus7-tilapia-memory-timings.dtsi96 0x0800013d /* EMC_XM2DQSPADCTRL2 */
200 0x0800013d /* EMC_XM2DQSPADCTRL2 */
303 0x0800013d /* EMC_XM2DQSPADCTRL2 */
/linux-5.10/Documentation/devicetree/bindings/memory-controllers/
Dnvidia,tegra30-emc.yaml176 - description: EMC_XM2DQSPADCTRL2
315 0x0800013d /* EMC_XM2DQSPADCTRL2 */
Dnvidia,tegra124-emc.yaml135 value of the EMC_XM2DQSPADCTRL2 register for this set of timings