/linux/arch/arm64/boot/dts/marvell/ |
H A D | armada-7040.dtsi | 14 <0x0 &smmu 0x480 0x20>, 15 <0x100 &smmu 0x4a0 0x20>, 16 <0x200 &smmu 0x4c0 0x2 [all...] |
H A D | cn9130-crb-A.dts | 17 phys = <&cp0_comphy0 0 18 &cp0_comphy1 0 19 &cp0_comphy2 0 20 &cp0_comphy3 0>; 22 <0x0 &smmu 0x480 0x20>, 23 <0x100 &smmu 0x4a0 [all...] |
H A D | cn9130-crb-B.dts | 17 phys = <&cp0_comphy0 0>; 19 <0x0 &smmu 0x480 0x20>, 20 <0x100 &smmu 0x4a0 0x20>, 21 <0x200 &smmu 0x4c [all...] |
H A D | armada-8040.dtsi | 14 <0x0 &smmu 0x480 0x20>, 15 <0x100 &smmu 0x4a0 0x20>, 16 <0x200 &smmu 0x4c0 0x2 [all...] |
/linux/include/dt-bindings/clock/ |
H A D | lpc18xx-ccu.h | 13 #define CLK_APB3_BUS 0x100 14 #define CLK_APB3_I2C1 0x108 15 #define CLK_APB3_DAC 0x110 16 #define CLK_APB3_ADC0 0x118 17 #define CLK_APB3_ADC1 0x120 18 #define CLK_APB3_CAN0 0x128 19 #define CLK_APB1_BUS 0x200 20 #define CLK_APB1_MOTOCON_PWM 0x208 21 #define CLK_APB1_I2C0 0x210 22 #define CLK_APB1_I2S 0x21 [all...] |
H A D | am4.h | 8 #define AM4_CLKCTRL_OFFSET 0x20 12 #define AM4_L3S_TSC_CLKCTRL_OFFSET 0x120 14 #define AM4_L3S_TSC_ADC_TSC_CLKCTRL AM4_L3S_TSC_CLKCTRL_INDEX(0x120) 17 #define AM4_L4_WKUP_AON_CLKCTRL_OFFSET 0x228 19 #define AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x228) 20 #define AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x230) 23 #define AM4_L4_WKUP_CLKCTRL_OFFSET 0x220 25 #define AM4_L4_WKUP_L4_WKUP_CLKCTRL AM4_L4_WKUP_CLKCTRL_INDEX(0x220) 26 #define AM4_L4_WKUP_TIMER1_CLKCTRL AM4_L4_WKUP_CLKCTRL_INDEX(0x328) 27 #define AM4_L4_WKUP_WD_TIMER2_CLKCTRL AM4_L4_WKUP_CLKCTRL_INDEX(0x33 [all...] |
/linux/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
H A D | gp102.c | 34 .debug = 0xc08, 40 .cmdq = { 0x4a0, 0x4b0, 4 }, 41 .msgq = { 0x4c8, 0x4cc, 0 },
|
H A D | gm200.c | 29 nvkm_falcon_wr32(falcon, 0x200, 0x0000030e); in gm200_pmu_flcn_bind_stat() 30 return (nvkm_falcon_rd32(falcon, 0x20c) & 0x00007000) >> 12; in gm200_pmu_flcn_bind_stat() 36 nvkm_falcon_wr32(falcon, 0xe00, 4); /* DMAIDX_UCODE */ in gm200_pmu_flcn_bind_inst() 37 nvkm_falcon_wr32(falcon, 0xe04, 0); /* DMAIDX_VIRT */ in gm200_pmu_flcn_bind_inst() 38 nvkm_falcon_wr32(falcon, 0xe08, 4); /* DMAIDX_PHYS_VID */ in gm200_pmu_flcn_bind_inst() 39 nvkm_falcon_wr32(falcon, 0xe0c, 5); /* DMAIDX_PHYS_SYS_COH */ in gm200_pmu_flcn_bind_inst() 40 nvkm_falcon_wr32(falcon, 0xe1 in gm200_pmu_flcn_bind_inst() [all...] |
/linux/drivers/gpu/drm/ci/xfails/ |
H A D | vkms-none-skips.txt | 9 # CPU: 0 PID: 2635 Comm: kworker/u8:13 Not tainted 6.9.0-rc7-g40935263a1fd #1 10 # Hardware name: ChromiumOS crosvm, BIOS 0 12 # RIP: 0010:compose_active_planes+0x1c7/0x4e0 [vkms] 13 # Code: c9 0f 84 6a 01 00 00 8b 42 30 2b 42 28 41 39 c5 0f 8c 6f 01 00 00 49 83 c7 01 49 39 df 74 3b 4b 8b 34 fc 48 8b 96 48 01 00 00 <8b> 42 78 89 c1 83 e1 0a a8 20 74 b1 45 89 f5 41 f7 d5 44 03 6a 34 25 # ? __die+0x1e/0x6 [all...] |
/linux/arch/arm64/include/asm/ |
H A D | vncr_mapping.h | 10 #define VNCR_VTTBR_EL2 0x020 11 #define VNCR_VTCR_EL2 0x040 12 #define VNCR_VMPIDR_EL2 0x050 13 #define VNCR_CNTVOFF_EL2 0x060 14 #define VNCR_HCR_EL2 0x078 15 #define VNCR_HSTR_EL2 0x080 16 #define VNCR_VPIDR_EL2 0x088 17 #define VNCR_TPIDR_EL2 0x090 18 #define VNCR_HCRX_EL2 0x0A0 19 #define VNCR_VNCR_EL2 0x0B [all...] |
/linux/Documentation/devicetree/bindings/clock/ |
H A D | renesas,emev2-smu.yaml | 28 const: 0 61 const: 0 92 const: 0 112 reg = <0xe0110000 0x10000>; 114 #size-cells = <0>; 119 #clock-cells = <0>; 126 #clock-cells = <0>; 128 usia_u0_sclkdiv: usia_u0_sclkdiv@610,0 { 130 reg = <0x61 [all...] |
/linux/drivers/accel/habanalabs/include/goya/asic_reg/ |
H A D | pci_nrtr_regs.h | 22 #define mmPCI_NRTR_HBW_MAX_CRED 0x100 24 #define mmPCI_NRTR_LBW_MAX_CRED 0x120 26 #define mmPCI_NRTR_DBG_E_ARB 0x300 28 #define mmPCI_NRTR_DBG_W_ARB 0x304 30 #define mmPCI_NRTR_DBG_N_ARB 0x308 32 #define mmPCI_NRTR_DBG_S_ARB 0x30C 34 #define mmPCI_NRTR_DBG_L_ARB 0x310 36 #define mmPCI_NRTR_DBG_E_ARB_MAX 0x320 38 #define mmPCI_NRTR_DBG_W_ARB_MAX 0x324 40 #define mmPCI_NRTR_DBG_N_ARB_MAX 0x32 [all...] |
/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0x0 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0x [all...] |
H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0x [all...] |
/linux/drivers/gpu/drm/omapdrm/ |
H A D | omap_dmm_priv.h | 11 #define DMM_REVISION 0x000 12 #define DMM_HWINFO 0x004 13 #define DMM_LISA_HWINFO 0x008 14 #define DMM_DMM_SYSCONFIG 0x010 15 #define DMM_LISA_LOCK 0x01C 16 #define DMM_LISA_MAP__0 0x040 17 #define DMM_LISA_MAP__1 0x044 18 #define DMM_TILER_HWINFO 0x208 19 #define DMM_TILER_OR__0 0x220 20 #define DMM_TILER_OR__1 0x22 [all...] |
/linux/drivers/net/ethernet/wangxun/libwx/ |
H A D | wx_mbx.h | 9 #define WX_PXMAILBOX(i) (0x600 + (4 * (i))) /* i=[0,63] */ 10 #define WX_PXMAILBOX_STS BIT(0) /* Initiate message send to VF */ 15 #define WX_VXMAILBOX 0x600 16 #define WX_VXMAILBOX_REQ BIT(0) /* Request for PF Ready bit */ 27 #define WX_VXMBMEM 0x00C00 /* 16*4B */ 28 #define WX_PXMBMEM(i) (0x5000 + (64 * (i))) /* i=[0,63] */ 30 #define WX_VFLRE(i) (0x4A0 [all...] |
/linux/arch/sh/kernel/cpu/sh4a/ |
H A D | setup-shx3.c | 20 * This intentionally only registers SCIF ports 0, 1, and 3. SCIF 2 34 DEFINE_RES_MEM(0xffc30000, 0x100), 35 DEFINE_RES_IRQ(evt2irq(0x700)), 36 DEFINE_RES_IRQ(evt2irq(0x720)), 37 DEFINE_RES_IRQ(evt2irq(0x760)), 38 DEFINE_RES_IRQ(evt2irq(0x740)), 43 .id = 0, 57 DEFINE_RES_MEM(0xffc40000, 0x10 [all...] |
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x [all...] |
H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x [all...] |
/linux/Documentation/translations/zh_CN/mm/ |
H A D | page_owner.rst | 68 post_alloc_hook+0x177/0x1a0 69 get_page_from_freelist+0xd01/0xd80 70 __alloc_pages+0x39e/0x7e0 71 allocate_slab+0xbc/0x3f0 72 ___slab_alloc+0x528/0x8a [all...] |
/linux/arch/sh/kernel/cpu/sh3/ |
H A D | setup-sh7710.c | 19 UNUSED = 0, 33 INTC_VECT(DMAC1, 0x800), INTC_VECT(DMAC1, 0x820), 34 INTC_VECT(DMAC1, 0x840), INTC_VECT(DMAC1, 0x860), 35 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0), 36 INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0), 37 INTC_VECT(SCIF1, 0x90 [all...] |
H A D | setup-sh7705.c | 20 UNUSED = 0, 36 INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720), 37 INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820), 38 INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860), 39 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0), 40 INTC_VECT(SCIF0, 0x8e [all...] |
/linux/drivers/ntb/hw/amd/ |
H A D | ntb_hw_amd.h | 56 #define NTB_LNK_STA_SPEED_MASK 0x000F0000 57 #define NTB_LNK_STA_WIDTH_MASK 0x03F00000 97 AMD_CNTL_OFFSET = 0x200, 106 AMD_STA_OFFSET = 0x204, 107 AMD_PGSLV_OFFSET = 0x208, 108 AMD_SPAD_MUX_OFFSET = 0x20C, 109 AMD_SPAD_OFFSET = 0x210, 110 AMD_RSMU_HCID = 0x250, 111 AMD_RSMU_SIID = 0x254, 112 AMD_PSION_OFFSET = 0x30 [all...] |
/linux/drivers/mfd/ |
H A D | db8500-prcmu-regs.h | 17 #define PRCM_ACLK_MGT (0x004) 18 #define PRCM_SVAMMCSPCLK_MGT (0x008) 19 #define PRCM_SIAMMDSPCLK_MGT (0x00C) 20 #define PRCM_SGACLK_MGT (0x014) 21 #define PRCM_UARTCLK_MGT (0x018) 22 #define PRCM_MSP02CLK_MGT (0x01C) 23 #define PRCM_I2CCLK_MGT (0x020) 24 #define PRCM_SDMMCCLK_MGT (0x024) 25 #define PRCM_SLIMCLK_MGT (0x028) 26 #define PRCM_PER1CLK_MGT (0x02 [all...] |
/linux/drivers/clk/tegra/ |
H A D | clk-tegra-audio.c | 17 #define AUDIO_SYNC_CLK_I2S0 0x4a0 18 #define AUDIO_SYNC_CLK_I2S1 0x4a4 19 #define AUDIO_SYNC_CLK_I2S2 0x4a8 20 #define AUDIO_SYNC_CLK_I2S3 0x4ac 21 #define AUDIO_SYNC_CLK_I2S4 0x4b0 22 #define AUDIO_SYNC_CLK_SPDIF 0x4b4 23 #define AUDIO_SYNC_CLK_DMIC1 0x560 24 #define AUDIO_SYNC_CLK_DMIC2 0x564 25 #define AUDIO_SYNC_CLK_DMIC3 0x6b [all...] |