/linux/drivers/mtd/chips/ |
H A D | jedec_probe.c | 27 #define AM29DL800BB 0x22CB 28 #define AM29DL800BT 0x224A 30 #define AM29F800BB 0x2258 31 #define AM29F800BT 0x22D6 32 #define AM29LV400BB 0x22BA 33 #define AM29LV400BT 0x22B9 34 #define AM29LV800BB 0x225B 35 #define AM29LV800BT 0x22DA 36 #define AM29LV160DT 0x22C4 37 #define AM29LV160DB 0x224 [all...] |
/linux/arch/mips/include/uapi/asm/ |
H A D | termbits.h | 55 #define VINTR 0 /* Interrupt character [ISIG] */ 67 #if 0 81 #define IUCLC 0x0200 /* Map upper case to lower case on input */ 82 #define IXON 0x0400 /* Enable start/stop output control */ 83 #define IXOFF 0x1000 /* Enable start/stop input control */ 84 #define IMAXBEL 0x2000 /* Ring bell when input queue is full */ 85 #define IUTF8 0x4000 /* Input is UTF-8 */ 88 #define OLCUC 0x00002 /* Map lower case to upper case on output */ 89 #define ONLCR 0x00004 /* Map NL to CR-NL on output */ 90 #define NLDLY 0x0010 [all...] |
/linux/arch/parisc/include/uapi/asm/ |
H A D | termbits.h | 42 #define VINTR 0 61 #define IUCLC 0x0200 62 #define IXON 0x0400 63 #define IXOFF 0x1000 64 #define IMAXBEL 0x4000 65 #define IUTF8 0x8000 68 #define OLCUC 0x00002 69 #define ONLCR 0x00004 70 #define NLDLY 0x00100 71 #define NL0 0x0000 [all...] |
/linux/include/uapi/asm-generic/ |
H A D | termbits.h | 42 #define VINTR 0 61 #define IUCLC 0x0200 62 #define IXON 0x0400 63 #define IXOFF 0x1000 64 #define IMAXBEL 0x2000 65 #define IUTF8 0x4000 68 #define OLCUC 0x00002 69 #define ONLCR 0x00004 70 #define NLDLY 0x00100 71 #define NL0 0x0000 [all...] |
/linux/drivers/net/wireless/mediatek/mt76/mt7915/ |
H A D | mmio.c | 21 [INT_SOURCE_CSR] = 0xd7010, 22 [INT_MASK_CSR] = 0xd7014, 23 [INT1_SOURCE_CSR] = 0xd7088, 24 [INT1_MASK_CSR] = 0xd708c, 25 [INT_MCU_CMD_SOURCE] = 0xd51f0, 26 [INT_MCU_CMD_EVENT] = 0x3108, 27 [WFDMA0_ADDR] = 0xd4000, 28 [WFDMA0_PCIE1_ADDR] = 0xd8000, 29 [WFDMA_EXT_CSR_ADDR] = 0xd7000, 30 [CBTOP1_PHY_END] = 0x77fffff [all...] |
/linux/tools/arch/alpha/include/uapi/asm/ |
H A D | mman.h | 13 #define MADV_NORMAL 0 19 #define MAP_ANONYMOUS 0x10 20 #define MAP_DENYWRITE 0x02000 21 #define MAP_EXECUTABLE 0x04000 22 #define MAP_FILE 0 23 #define MAP_FIXED 0x100 24 #define MAP_GROWSDOWN 0x01000 25 #define MAP_HUGETLB 0x100000 26 #define MAP_LOCKED 0x0800 [all...] |
/linux/Documentation/devicetree/bindings/i3c/ |
H A D | snps,dw-i3c-master.yaml | 53 #size-cells = <0>; 54 reg = <0x02000 0x1000>; 55 interrupts = <0>; 60 reg = <0x57 0x0 0x10>; 61 pagesize = <0x8>;
|
/linux/arch/alpha/include/asm/ |
H A D | setup.h | 12 #define BOOT_PCB 0x20000000 13 #define BOOT_ADDR 0x20000000 18 #define KERNEL_START_PHYS 0x300000 /* Old bootloaders hardcoded this. */ 20 #define KERNEL_START_PHYS 0x1000000 /* required: Wildfire/Titan/Marvel */ 25 #define INIT_STACK (PAGE_OFFSET+KERNEL_START_PHYS+0x02000) 26 #define EMPTY_PGT (PAGE_OFFSET+KERNEL_START_PHYS+0x04000) 27 #define EMPTY_PGE (PAGE_OFFSET+KERNEL_START_PHYS+0x08000) 28 #define ZERO_PGE (PAGE_OFFSET+KERNEL_START_PHYS+0x0A000) 30 #define START_ADDR (PAGE_OFFSET+KERNEL_START_PHYS+0x1000 [all...] |
/linux/drivers/net/ethernet/intel/ixgbevf/ |
H A D | regs.h | 7 #define IXGBE_VFCTRL 0x00000 8 #define IXGBE_VFSTATUS 0x00008 9 #define IXGBE_VFLINKS 0x00010 10 #define IXGBE_VFFRTIMER 0x00048 11 #define IXGBE_VFRXMEMWRAP 0x03190 12 #define IXGBE_VTEICR 0x00100 13 #define IXGBE_VTEICS 0x00104 14 #define IXGBE_VTEIMS 0x00108 15 #define IXGBE_VTEIMC 0x0010C 16 #define IXGBE_VTEIAC 0x0011 [all...] |
/linux/drivers/gpu/drm/nouveau/ |
H A D | nouveau_dma.h | 48 #define NV50_DMA_PUSH_MAX_LENGTH 0x7fffff 51 #define NV50_DMA_IB_MAX ((0x02000 / 8) - 1) 55 NvDmaFB = 0x80000002, 56 NvDmaTT = 0x80000003, 57 NvNotify0 = 0x80000006, 58 NvSema = 0x8000000f, 59 NvEvoSema0 = 0x80000010, 60 NvEvoSema1 = 0x80000011, 73 return 0; in RING_SPACE() [all...] |
/linux/arch/powerpc/include/uapi/asm/ |
H A D | termbits.h | 48 #define VINTR 0 67 #define IXON 0x0200 68 #define IXOFF 0x0400 69 #define IUCLC 0x1000 70 #define IMAXBEL 0x2000 71 #define IUTF8 0x4000 74 #define ONLCR 0x00002 75 #define OLCUC 0x00004 76 #define NLDLY 0x00300 77 #define NL0 0x0000 [all...] |
/linux/arch/arm/mach-imx/ |
H A D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0800 [all...] |
/linux/arch/alpha/include/uapi/asm/ |
H A D | mman.h | 5 #define PROT_READ 0x1 /* page can be read */ 6 #define PROT_WRITE 0x2 /* page can be written */ 7 #define PROT_EXEC 0x4 /* page can be executed */ 8 #define PROT_SEM 0x8 /* page may be used for atomic ops */ 9 #define PROT_NONE 0x0 /* page can not be accessed */ 10 #define PROT_GROWSDOWN 0x01000000 /* mprotect flag: extend change to start of growsdown vma */ 11 #define PROT_GROWSUP 0x02000000 /* mprotect flag: extend change to end of growsup vma */ 13 /* 0x01 - 0x03 are defined in linux/mman.h */ 14 #define MAP_TYPE 0x0 [all...] |
H A D | termbits.h | 54 #define VEOF 0 73 #define IXON 0x0200 74 #define IXOFF 0x0400 75 #define IUCLC 0x1000 76 #define IMAXBEL 0x2000 77 #define IUTF8 0x4000 80 #define ONLCR 0x00002 81 #define OLCUC 0x00004 82 #define NLDLY 0x00300 83 #define NL0 0x0000 [all...] |
/linux/drivers/pci/controller/ |
H A D | pcie-rcar.h | 12 #define PCIECAR 0x000010 13 #define PCIECCTLR 0x000018 15 #define TYPE0 (0 << 8) 17 #define PCIECDR 0x000020 18 #define PCIEMSR 0x000028 19 #define PCIEINTXR 0x000400 21 #define PCIEPHYSR 0x0007f0 22 #define PHYRDY BIT(0) 23 #define PCIEMSITXR 0x000840 26 #define PCIETCTLR 0x0200 [all...] |
/linux/arch/mips/include/asm/sgi/ |
H A D | hpc3.h | 22 #define HPCDMA_EOX 0x80000000 /* last desc in chain for tx */ 23 #define HPCDMA_EOR 0x80000000 /* last desc in chain for rx */ 24 #define HPCDMA_EOXP 0x40000000 /* end of packet for tx */ 25 #define HPCDMA_EORP 0x40000000 /* end of packet for rx */ 26 #define HPCDMA_XIE 0x20000000 /* irq generated when at end of this desc */ 27 #define HPCDMA_XIU 0x01000000 /* Tx buffer in use by CPU. */ 28 #define HPCDMA_EIPC 0x00ff0000 /* SEEQ ethernet special xternal bytecount */ 29 #define HPCDMA_ETXD 0x00008000 /* set to one by HPC when packet tx'd */ 30 #define HPCDMA_OWN 0x00004000 /* Denotes ring buffer ownership on rx */ 31 #define HPCDMA_BCNT 0x00003ff [all...] |
/linux/drivers/gpu/drm/lima/ |
H A D | lima_device.c | 52 LIMA_IP_DESC(pmu, false, false, 0x02000, 0x02000, pmu, "pmu"), 53 LIMA_IP_DESC(l2_cache0, true, true, 0x01000, 0x10000, l2_cache, NULL), 54 LIMA_IP_DESC(l2_cache1, false, true, -1, 0x01000, l2_cache, NULL), 55 LIMA_IP_DESC(l2_cache2, false, false, -1, 0x11000, l2_cache, NULL), 56 LIMA_IP_DESC(gp, true, true, 0x00000, 0x0000 [all...] |
/linux/drivers/net/wireless/ti/wl18xx/ |
H A D | reg.h | 11 #define WL18XX_REGISTERS_BASE 0x00800000 12 #define WL18XX_CODE_BASE 0x00000000 13 #define WL18XX_DATA_BASE 0x00400000 14 #define WL18XX_DOUBLE_BUFFER_BASE 0x00600000 15 #define WL18XX_MCU_KEY_SEARCH_BASE 0x00700000 16 #define WL18XX_PHY_BASE 0x00900000 17 #define WL18XX_TOP_OCP_BASE 0x00A00000 18 #define WL18XX_PACKET_RAM_BASE 0x00B00000 19 #define WL18XX_HOST_BASE 0x00C00000 21 #define WL18XX_REGISTERS_DOWN_SIZE 0x0000B00 [all...] |
/linux/drivers/video/fbdev/i810/ |
H A D | i810_regs.h | 33 #define FENCE 0x02000 34 #define PGTBL_CTL 0x02020 35 #define PGTBL_ER 0x02024 36 #define LRING 0x02030 37 #define IRING 0x02040 38 #define HWS_PGA 0x02080 39 #define IPEIR 0x02088 40 #define IPEHR 0x0208C 41 #define INSTDONE 0x0209 [all...] |
/linux/drivers/video/fbdev/omap2/omapfb/dss/ |
H A D | hdmi5_core.h | 16 #define HDMI_CORE_DESIGN_ID 0x00000 17 #define HDMI_CORE_REVISION_ID 0x00004 18 #define HDMI_CORE_PRODUCT_ID0 0x00008 19 #define HDMI_CORE_PRODUCT_ID1 0x0000C 20 #define HDMI_CORE_CONFIG0_ID 0x00010 21 #define HDMI_CORE_CONFIG1_ID 0x00014 22 #define HDMI_CORE_CONFIG2_ID 0x00018 23 #define HDMI_CORE_CONFIG3_ID 0x0001C 26 #define HDMI_CORE_IH_FC_STAT0 0x00400 27 #define HDMI_CORE_IH_FC_STAT1 0x0040 [all...] |
/linux/drivers/gpu/drm/omapdrm/dss/ |
H A D | hdmi5_core.h | 16 #define HDMI_CORE_DESIGN_ID 0x00000 17 #define HDMI_CORE_REVISION_ID 0x00004 18 #define HDMI_CORE_PRODUCT_ID0 0x00008 19 #define HDMI_CORE_PRODUCT_ID1 0x0000C 20 #define HDMI_CORE_CONFIG0_ID 0x00010 21 #define HDMI_CORE_CONFIG1_ID 0x00014 22 #define HDMI_CORE_CONFIG2_ID 0x00018 23 #define HDMI_CORE_CONFIG3_ID 0x0001C 26 #define HDMI_CORE_IH_FC_STAT0 0x00400 27 #define HDMI_CORE_IH_FC_STAT1 0x0040 [all...] |
/linux/Documentation/devicetree/bindings/interrupt-controller/ |
H A D | arm,gic.yaml | 67 enum: [ 0, 1, 2 ] 74 The 1st cell is the interrupt type; 0 for SPI interrupts, 1 for PPI 78 SPI interrupts are in the range [0-987]. PPI interrupts are in the 79 range [0-15]. 82 bits[3:0] trigger type and level flags. 150 "^v2m@[0-9a-f]+$": 197 reg = <0xfff11000 0x1000>, 198 <0xfff10100 0x10 [all...] |
/linux/drivers/net/wireless/mediatek/mt76/mt7921/ |
H A D | pci.c | 17 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7961), 19 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7922), 21 { PCI_DEVICE(PCI_VENDOR_ID_ITTIM, 0x7922), 23 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x0608), 25 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x0616), 27 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7920), 70 { 0x820d0000, 0x30000, 0x10000 }, /* WF_LMAC_TOP (WF_WTBLON) */ in __mt7921_reg_addr() 71 { 0x820ed00 in __mt7921_reg_addr() [all...] |
/linux/drivers/memstick/host/ |
H A D | tifm_ms.c | 29 #define TIFM_MS_STAT_DRQ 0x04000 30 #define TIFM_MS_STAT_MSINT 0x02000 31 #define TIFM_MS_STAT_RDY 0x01000 32 #define TIFM_MS_STAT_CRC 0x00200 33 #define TIFM_MS_STAT_TOE 0x00100 34 #define TIFM_MS_STAT_EMP 0x00020 35 #define TIFM_MS_STAT_FUL 0x00010 36 #define TIFM_MS_STAT_CED 0x00008 37 #define TIFM_MS_STAT_ERR 0x0000 [all...] |
/linux/sound/soc/mediatek/mt8365/ |
H A D | mt8365-afe-common.h | 121 MT8365_AFE_APLL1 = 0, 127 MT8365_AFE_1ST_I2S = 0, 133 MT8365_AFE_I2S_SEPARATE_CLOCK = 0, 138 MT8365_AFE_TDM_OUT_I2S = 0, 144 AFE_TDM_CH_START_O28_O29 = 0, 152 MT8365_PCM_FORMAT_I2S = 0, 159 MT8365_FS_8K = 0, 177 FS_8000HZ = 0, /* 0000b */ 205 MT8365_AFE_IRQ_DIR_MCU = 0, 212 MT8365_I2S0_MCK = 0, [all...] |