Searched +full:0 +full:x0007642c (Results 1 – 13 of 13) sorted by relevance
/linux/Documentation/devicetree/bindings/mmc/ |
H A D | sdhci-msm.yaml | 121 pinctrl-0: 172 '^opp-?[0-9]+$': 234 reg = <0 0x08804000 0 0x1000>; 244 iommus = <&apps_smmu 0x4a0 0x0>; 245 qcom,dll-config = <0x0007642c>; 246 qcom,ddr-config = <0x80040868>;
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | sm6125.dtsi | 25 #clock-cells = <0>; 31 #clock-cells = <0>; 39 #size-cells = <0>; 41 cpu0: cpu@0 { 44 reg = <0x0 0x0>; 58 reg = <0x0 0x1>; 67 reg = <0x0 0x2>; 76 reg = <0x0 0x3>; 85 reg = <0x0 0x100>; 99 reg = <0x0 0x101>; [all …]
|
H A D | qdu1000.dtsi | 28 #clock-cells = <0>; 34 #clock-cells = <0>; 40 #size-cells = <0>; 42 cpu0: cpu@0 { 45 reg = <0x0 0x0>; 46 clocks = <&cpufreq_hw 0>; 50 qcom,freq-domain = <&cpufreq_hw 0>; 68 reg = <0x0 0x100>; 69 clocks = <&cpufreq_hw 0>; 73 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | qcm2290.dtsi | 32 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #size-cells = <0>; 46 cpu0: cpu@0 { 49 reg = <0x0 0x0>; 50 clocks = <&cpufreq_hw 0>; 55 qcom,freq-domain = <&cpufreq_hw 0>; 68 reg = <0x0 0x1>; 69 clocks = <&cpufreq_hw 0>; 74 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm6375.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 39 #size-cells = <0>; 41 cpu0: cpu@0 { 44 reg = <0x0 0x0>; 45 clocks = <&cpufreq_hw 0>; 48 qcom,freq-domain = <&cpufreq_hw 0>; 70 reg = <0x0 0x100>; 71 clocks = <&cpufreq_hw 0>; 74 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | qcs615.dtsi | 23 #size-cells = <0>; 25 cpu0: cpu@0 { 28 reg = <0x0 0x0>; 48 reg = <0x0 0x100>; 67 reg = <0x0 0x200>; 86 reg = <0x0 0x300>; 105 reg = <0x0 0x400>; 124 reg = <0x0 0x500>; 143 reg = <0x0 0x600>; 163 reg = <0x0 0x700>; [all …]
|
H A D | sm6350.dtsi | 35 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 84 reg = <0x0 0x100>; 85 clocks = <&cpufreq_hw 0>; 90 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm6115.dtsi | 34 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #size-cells = <0>; 47 cpu0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 69 reg = <0x0 0x1>; 70 clocks = <&cpufreq_hw 0>; 75 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sc7280.dtsi | 83 #clock-cells = <0>; 89 #clock-cells = <0>; 100 reg = <0x0 0x004cd000 0x0 0x1000>; 104 reg = <0x0 0x80000000 0x0 0x600000>; 109 reg = <0x0 0x80600000 0x0 0x200000>; 114 reg = <0x0 0x80800000 0x0 0x60000>; 119 reg = <0x0 0x80860000 0x0 0x20000>; 125 reg = <0x0 0x80884000 0x0 0x10000>; 130 reg = <0x0 0x808ff000 0x0 0x1000>; 135 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
H A D | x1e80100.dtsi | 37 #clock-cells = <0>; 43 #clock-cells = <0>; 48 #clock-cells = <0>; 57 #clock-cells = <0>; 67 #size-cells = <0>; 69 cpu0: cpu@0 { 72 reg = <0x0 0x0>; 75 power-domains = <&cpu_pd0>, <&scmi_dvfs 0>; 89 reg = <0x0 0x100>; 92 power-domains = <&cpu_pd1>, <&scmi_dvfs 0>; [all …]
|
H A D | sm8150.dtsi | 35 #clock-cells = <0>; 42 #clock-cells = <0>; 50 #size-cells = <0>; 52 cpu0: cpu@0 { 55 reg = <0x0 0x0>; 56 clocks = <&cpufreq_hw 0>; 61 qcom,freq-domain = <&cpufreq_hw 0>; 63 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 84 reg = <0x0 0x100>; 85 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 cpu0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|
H A D | sm8550.dtsi | 40 #clock-cells = <0>; 45 #clock-cells = <0>; 49 #clock-cells = <0>; 57 #clock-cells = <0>; 67 #size-cells = <0>; 69 cpu0: cpu@0 { 72 reg = <0 0>; 73 clocks = <&cpufreq_hw 0>; 78 qcom,freq-domain = <&cpufreq_hw 0>; 98 reg = <0 0x100>; [all …]
|