Searched refs:convertToReg (Results 1 – 9 of 9) sorted by relevance
1154 VA.convertToReg(Mips::F12); in processCallArgs()1157 VA.convertToReg(Mips::D6_64); in processCallArgs()1159 VA.convertToReg(Mips::D6); in processCallArgs()1164 VA.convertToReg(Mips::F14); in processCallArgs()1167 VA.convertToReg(Mips::D7_64); in processCallArgs()1169 VA.convertToReg(Mips::D7); in processCallArgs()1178 VA.convertToReg(Mips::A0); in processCallArgs()1181 VA.convertToReg(Mips::A1); in processCallArgs()1184 VA.convertToReg(Mips::A2); in processCallArgs()1187 VA.convertToReg(Mips::A3); in processCallArgs()
234 PendingMember.convertToReg(RegResult); in CC_ARM_AAPCS_Custom_Aggregate()252 It.convertToReg(State.AllocateReg(RegList[RegIdx++])); in CC_ARM_AAPCS_Custom_Aggregate()
134 It.convertToReg(Reg); in CC_SystemZ_I128Indirect()
184 It.convertToReg(RegResult); in CC_AArch64_Custom_Block()
283 It.convertToReg(State.AllocateReg(RegList[FirstFree++])); in CC_X86_32_MCUInReg()
791 VA.convertToReg(X86::FP0); // Set reg to FP0, avoid hitting asserts. in LowerReturn()798 VA.convertToReg(X86::FP0); // Set reg to FP0, avoid hitting asserts. in LowerReturn()1124 VA.convertToReg(X86::FP1); // Set reg to FP1, avoid hitting asserts. in LowerCallResult()1126 VA.convertToReg(X86::FP0); // Set reg to FP0, avoid hitting asserts. in LowerCallResult()1132 VA.convertToReg(X86::FP1); // Set reg to FP1, avoid hitting asserts. in LowerCallResult()1134 VA.convertToReg(X86::FP0); // Set reg to FP0, avoid hitting asserts. in LowerCallResult()
115 void convertToReg(unsigned RegNo) { Data = Register(RegNo); } in convertToReg() function
4840 It.convertToReg(Reg); in CC_LoongArch()
19206 It.convertToReg(Reg); in CC_RISCV()