Home
last modified time | relevance | path

Searched refs:EOR (Results 1 – 25 of 43) sorted by relevance

12

/src/crypto/krb5/src/util/ss/
H A Dct_c_sed.in17 # EOR
108 /^;/b EOR
135 /^)/ b EOR
150 : EOR
152 EOR\
H A Dct_c_awk.in44 /^EOR/ {
/src/contrib/tcsh/
H A Dtermcap.vms28 :ho=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:ta=^I:pt:sr=5\EM:vt#3:xn:\
48 :ho=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:ta=^I:pt:sr=5\EM:vt#3:xn:\
/src/crypto/heimdal/appl/telnet/arpa/
H A Dtelnet.h58 #define EOR 239 /* end of record (transparent mode) */ macro
/src/include/arpa/
H A Dtelnet.h54 #define EOR 239 /* end of record (transparent mode) */ macro
/src/contrib/telnet/arpa/
H A Dtelnet.h55 #define EOR 239 /* end of record (transparent mode) */ macro
/src/contrib/netbsd-tests/lib/libcurses/
H A Datf.terminfo23 kf29=\E[15;5~, kf3=\EOR, kf30=\E[17;5~, kf31=\E[18;5~,
/src/contrib/llvm-project/llvm/lib/Target/AArch64/
H A DAArch64SchedA510.td435 def : InstRW<[CortexA510Write<3, CortexA510UnitVALU>], (instregex "(AND|EOR|NOT|ORN)v8i8",
437 def : InstRW<[CortexA510Write<3, CortexA510UnitVALU>], (instregex "(AND|EOR|NOT|ORN)v16i8",
598 (instregex "^(AND|BIC|EOR|NAND|NOR|ORN|ORR)_PPzPP")>;
862 (instregex "^(AND|EOR|ORR)_ZI",
863 "^(AND|BIC|EOR|EOR|ORR)_ZZZ",
864 "^(AND|BIC|EOR|NOT|ORR)_ZPmZ_[BHSD]",
865 "^(AND|BIC|EOR|NOT|ORR)_ZPZZ_[BHSD]")>;
868 (instregex "^EOR(BT|TB)_ZZZ_[BHSD]")>;
H A DAArch64SchedTSV110.td370 def : InstRW<[TSV110Wr_1cyc_1ALUAB], (instregex "(ADD|AND|EOR|ORR|SUB)[WX]r(r|i)")>;
371 def : InstRW<[TSV110Wr_1cyc_1AB], (instregex "(ADD|AND|EOR|ORR|SUB)S[WX]r(r|i)")>;
383 def : InstRW<[TSV110WrISReg], (instregex "^(ADD|AND|BIC|EON|EOR|ORN|ORR|SUB)[WX]rs$")>;
388 def : InstRW<[TSV110WrISRegBr], (instregex "^(ADD|AND|BIC|EON|EOR|ORN|ORR|SUB)S[WX]rs$")>;
578 def : InstRW<[TSV110Wr_2cyc_1FSU1_1FSU2], (instregex "^(AND|BIC|BIF|BIT|BSL|EOR|MVN|NOT|ORN|ORR)v")…
H A DAArch64SchedNeoverseV1.td540 def : InstRW<[V1Write_1c_1I], (instregex "^(AND|BIC|EON|EOR|ORN|ORR)[WX]rs$")>;
1339 (instregex "^(AND|BIC|EOR|NAND|NOR|ORN|ORR)_PPzPP$")>;
1343 (instregex "^(AND|BIC|EOR|NAND|NOR|ORN|ORR)S_PPzPP$")>;
1383 "^(AND|EOR|ORR)_ZI$",
1384 "^(AND|BIC|EOR|EOR(BT|TB)?|ORR)_ZP?ZZ",
1385 "^EOR(BT|TB)_ZZZ_[BHSD]$",
1386 "^(AND|BIC|EOR|NOT|ORR)_ZPmZ_[BHSD]")>;
1531 def : InstRW<[V1Write_12c_4V01], (instregex "^(AND|EOR|OR)V_VPZ_[BHSD]$")>;
H A DAArch64SchedExynosM5.td635 def : InstRW<[M5WriteAXW], (instregex "^(ADD|AND|BIC|EON|EOR|ORN|SUB)Wrs$")>;
636 def : InstRW<[M5WriteAXX], (instregex "^(ADD|AND|BIC|EON|EOR|ORN|SUB)Xrs$")>;
693 def : InstRW<[M5WriteLGW], (instregex "^LD(ADD|CLR|EOR|SET|[SU]MAX|[SU]MIN)(A|AL|L)?[BHW]$")>;
694 def : InstRW<[M5WriteLGX], (instregex "^LD(ADD|CLR|EOR|SET|[SU]MAX|[SU]MIN)(A|AL|L)?X$")>;
791 def : InstRW<[M5WriteNALU2], (instregex "^(AND|BIC|EOR|NOT|ORN|ORR)v")>;
H A DAArch64SchedA64FX.td1362 // ASIMD logical (AND, BIC, EOR)
1497 (instregex "((AND|ORN|EOR|EON)S?(Xr[rsi]|v16i8|v8i16|v4i32)|" #
2138 (instregex "^(AND|EOR|OR|SADD|SMAX|SMIN|UADD|UMAX|UMIN)V_VPZ_B")>;
2146 (instregex "^(AND|EOR|OR|SADD|SMAX|SMIN|UADD|UMAX|UMIN)V_VPZ_H")>;
2154 (instregex "^(AND|EOR|OR|SADD|SMAX|SMIN|UADD|UMAX|UMIN)V_VPZ_S")>;
2162 (instregex "^(AND|EOR|OR|SADD|SMAX|SMIN|UADD|UMAX|UMIN)V_VPZ_D")>;
H A DAArch64SchedNeoverseN2.td658 (instregex "^(AND|BIC|EON|EOR|ORN|ORR)[WX]rs$")>;
1543 (instregex "^(AND|BIC|EOR|NAND|NOR|ORN|ORR)_PPzPP$")>;
1781 (instregex "^(AND|EOR|ORR)_ZI",
1782 "^(AND|BIC|EOR|ORR)_ZZZ",
1783 "^EOR(BT|TB)_ZZZ_[BHSD]",
1784 "^(AND|BIC|EOR|NOT|ORR)_(ZPmZ|ZPZZ)_[BHSD]",
H A DAArch64SchedA55.td423 def : InstRW<[CortexA55WriteAluVd_1], (instregex "(AND|EOR|NOT|ORN)v8i8",
425 def : InstRW<[CortexA55WriteAluVq_1], (instregex "(AND|EOR|NOT|ORN)v16i8",
H A DAArch64SchedNeoverseV2.td1145 def : InstRW<[V2Write_1cyc_1I], (instregex "^(AND|BIC|EON|EOR|ORN)[WX]rs$")>;
2052 (instregex "^(AND|BIC|EOR|NAND|NOR|ORN|ORR)_PPzPP")>;
2292 (instregex "^(AND|EOR|ORR)_ZI",
2293 "^(AND|BIC|EOR|ORR)_ZZZ",
2294 "^EOR(BT|TB)_ZZZ_[BHSD]",
2295 "^(AND|BIC|EOR|NOT|ORR)_(ZPmZ|ZPZZ)_[BHSD]",
2405 def : InstRW<[V2Write_6cyc_1V_1V13], (instregex "^(AND|EOR|OR)V_VPZ_[BHSD]")>;
H A DAArch64SchedFalkorDetails.td660 def : InstRW<[FalkorWr_1VXVY_1cyc], (instregex "^(AND|ORR|ORN|BIC|EOR)v8i8$")>;
724 def : InstRW<[FalkorWr_2VXVY_1cyc], (instregex "^(AND|ORR|ORN|BIC|EOR)v16i8$")>;
898 def : InstRW<[FalkorWr_1XYZ_1cyc], (instregex "^EOR(W|X)r(i|r|s)$")>;
H A DAArch64SchedExynosM3.td501 def : InstRW<[M3WriteAX], (instregex "^(ADD|AND|BIC|EON|EOR|ORN|SUB)[WX]rs$")>;
621 def : InstRW<[M3WriteNALU1], (instregex "^(AND|BIC|EOR|MVNI|NOT|ORN|ORR)v")>;
H A DAArch64SchedAmpere1B.td921 (instregex "(ADD|AND|BIC|EON|EOR|ORN|ORR|SUB)[WX]r[sx]")>;
923 (instregex "(ADD|AND|BIC|EON|EOR|ORN|ORR|SUB)[WX]r[ri]")>;
H A DAArch64SchedAmpere1.td939 (instregex "(ADD|AND|BIC|EON|EOR|ORN|ORR|SUB)(W|X)r[sx]")>;
941 (instregex "(ADD|AND|BIC|EON|EOR|ORN|ORR|SUB)(W|X)r[ri]")>;
H A DAArch64SchedExynosM4.td597 def : InstRW<[M4WriteAX], (instregex "^(ADD|AND|BIC|EON|EOR|ORN|SUB)[WX]rs$")>;
743 def : InstRW<[M4WriteNALU1], (instregex "^(AND|BIC|EOR|NOT|ORN|ORR)v")>;
/src/contrib/tcpdump/
H A Dprint-telnet.c81 #define EOR 239 /* end of record (transparent mode) */ macro
/src/crypto/heimdal/appl/telnet/telnetd/
H A Dstate.c245 case EOR: in telrcv()
/src/share/termcap/
H A Dtermcap288 :k2=\EOQ:k3=\EOR:k4=\EOS:k5=\EOT:k6=\EOU:k7=\EOV:\
552 :ho=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:pt:sr=5\EM:vt#3:xn:\
581 :k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:\
743 :kh=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:pt:sr=5\EM:xn:\
904 :k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:\
1018 :kh=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:pt:
1048 :k1=\E[001q:k;=\EOQ:F1=\EOR:F2=\EOS:\
1763 :kh=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:
2476 :k0=\EOy:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:k5=\EOt:\
2506 :ho=\E[H:k1=\EOP:k2=\EOQ:k3=\EOR:k4=\EOS:ta=^I:pt:sr=5\EM:vt#3:xn:\
[all …]
/src/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMScheduleM85.td412 (instregex "t2(ADC|ADDS|BIC|EOR|ORN|ORR|RSBS|RSB|SBC|"
421 (instregex "t2(ADC|ADDS|BIC|EOR|ORN|ORR|RSBS|RSB|SBC|"
H A DARMScheduleM7.td326 (instregex "t2(ADC|ADDS|ADD|BIC|EOR|ORN|ORR|RSBS|RSB|SBC|SUBS)rs$",

12