Searched refs:ctz32 (Results 1 – 25 of 93) sorted by relevance
1234
32 #define PCI_EXP_FLAGS_IRQ_SHIFT ctz32(PCI_EXP_FLAGS_IRQ)33 #define PCI_EXP_FLAGS_TYPE_SHIFT ctz32(PCI_EXP_FLAGS_TYPE)59 #define PCI_EXP_LNK_MLW_SHIFT ctz32(PCI_EXP_LNKCAP_MLW)64 #define PCI_EXP_LNKCAP_ASPMS_SHIFT ctz32(PCI_EXP_LNKCAP_ASPMS)67 #define PCI_EXP_LNKCAP_PN_SHIFT ctz32(PCI_EXP_LNKCAP_PN)69 #define PCI_EXP_SLTCAP_PSN_SHIFT ctz32(PCI_EXP_SLTCAP_PSN)128 #define PCI_ERR_ROOT_IRQ_SHIFT ctz32(PCI_ERR_ROOT_IRQ)
937 rval = reg << ctz32(mask); in pci_set_byte_by_mask()948 rval = reg << ctz32(mask); in pci_set_word_by_mask()959 rval = reg << ctz32(mask); in pci_set_long_by_mask()970 rval = reg << ctz32(mask); in pci_set_quad_by_mask()
130 irq = ctz32(val); in extioi_enable_irq()138 irq = ctz32(val); in extioi_enable_irq()158 cpuid = ctz32(cpuid); in extioi_update_sw_coremap()197 ipnum = ctz32(ipnum); in extioi_update_sw_ipmap()255 irq = ctz32(old_data); in extioi_writew()259 irq = ctz32(old_data); in extioi_writew()
38 zeroes = ctz32(s->irq_pending[i] & ~s->mask[i]); in aw_a10_pic_update()
513 return ctz32(apr) << (GIC_VIRT_MIN_BPR + 1); in gic_get_prio_from_apr_bits()524 return (i * 32 + ctz32(apr)) << (GIC_MIN_BPR + 1); in gic_get_prio_from_apr_bits()582 src = ctz32(s->sgi_pending[irq][cpu]); in gic_clear_pending_sgi()1526 target_cpu = ctz32(mask); in gic_dist_writel()1530 target_cpu = ctz32(mask); in gic_dist_writel()
90 ((flags & PCI_MSI_FLAGS_QSIZE) >> ctz32(PCI_MSI_FLAGS_QSIZE)); in msi_nr_vectors()216 vectors_order = ctz32(nr_vectors); in msi_init()218 flags = vectors_order << ctz32(PCI_MSI_FLAGS_QMASK); in msi_init()452 (flags & PCI_MSI_FLAGS_QSIZE) >> ctz32(PCI_MSI_FLAGS_QSIZE); in msi_write_config()454 (flags & PCI_MSI_FLAGS_QMASK) >> ctz32(PCI_MSI_FLAGS_QMASK); in msi_write_config()457 flags |= log_max_vecs << ctz32(PCI_MSI_FLAGS_QSIZE); in msi_write_config()
8 #define SLOTID_NSLOTS_SHIFT ctz32(PCI_SID_ESR_NSLOTS)
65 ctz32(SHPC_SLOT_STATE_MASK)74 ctz32(SHPC_SLOT_PWR_LED_MASK)77 ctz32(SHPC_SLOT_ATTN_LED_MASK)158 uint16_t result = (pci_get_word(status) & msk) >> ctz32(msk); in shpc_get_status()169 pci_word_test_and_set_mask(status, value << ctz32(msk)); in shpc_set_status()
222 | (DMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2)); in or1200_initfn()224 | (IMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2)); in or1200_initfn()241 | (DMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2)); in openrisc_any_initfn()243 | (IMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2)); in openrisc_any_initfn()
155 boff = offset >> (ctz32(pfl->bank_width) + in pflash_cfi_query()156 ctz32(pfl->max_device_width) - ctz32(pfl->device_width)); in pflash_cfi_query()215 boff = offset >> (ctz32(pfl->bank_width) + in pflash_devid_query()216 ctz32(pfl->max_device_width) - ctz32(pfl->device_width)); in pflash_devid_query()757 pfl->cfi_table[0x27] = ctz32(device_len); /* + 1; */ in pflash_cfi01_fill_cfi_table()
131 while ((ln = ctz32(diff)) != 32) { in omap_gpio_write()143 while ((ln = ctz32(diff)) != 32) { in omap_gpio_write()
90 line = ctz32(diff); in pcf8574_tx()
71 bit = ctz32(diff); in scoop_gpio_handler_update()
216 qemu_icache_linesize_log = ctz32(isize); in init_cache_info()218 qemu_dcache_linesize_log = ctz32(dsize); in init_cache_info()
159 riscv_lg2_vlenb = ctz32(vlenb); in cpuinfo_init()
213 return (be32_to_cpu(word) & mask) >> ctz32(mask); in xive_get_field32()220 (be32_to_cpu(word) & ~mask) | ((value << ctz32(mask)) & mask); in xive_set_field32()
117 uint32_t n = ctz32(windowstart) + 1; in HELPER()126 switch (ctz32(windowstart >> n)) { in HELPER()
236 static inline int ctz32(uint32_t val) in ctz32() function249 return ctz32(~val); in cto32()698 # define ctzl ctz32
168 return (MemOp)ctz32(size); in size_memop()
114 return arg ? ctz32(arg) : zero_val; in HELPER()
27 int r = ctz32(div); in msf2_divbits()
186 int slot = ctz32(slots); in acpi_pcihp_eject_slot()452 slot = ctz32(data); in pci_write()
199 addr_bottom = addr_bottom + ctz32(bas); in check_watchpoint_in_range()
50 len = ctz32(streaming_vec_reg_size(s)) - esz; in get_tile_rowcol()85 pos = esz + ctz32(sizeof(ARMVectorReg)); in get_tile_rowcol()
144 int s = ctz32(nubus->slot_available_mask); in nubus_check_address()