Home
last modified time | relevance | path

Searched refs:regUVD_GFX10_ADDR_CONFIG (Results 1 – 10 of 10) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v5_0_0.c537 VCN, inst_idx, regUVD_GFX10_ADDR_CONFIG), in vcn_v5_0_0_mc_resume_dpg_mode()
868 WREG32_SOC15(VCN, i, regUVD_GFX10_ADDR_CONFIG, in vcn_v5_0_0_start()
H A Dvcn_v5_0_1.c520 VCN, 0, regUVD_GFX10_ADDR_CONFIG), adev->gfx.config.gb_addr_config, 0, indirect); in vcn_v5_0_1_mc_resume_dpg_mode()
954 WREG32_SOC15(VCN, vcn_inst, regUVD_GFX10_ADDR_CONFIG, in vcn_v5_0_1_start()
H A Dvcn_v4_0_5.c575 VCN, inst_idx, regUVD_GFX10_ADDR_CONFIG), in vcn_v4_0_5_mc_resume_dpg_mode()
1137 WREG32_SOC15(VCN, i, regUVD_GFX10_ADDR_CONFIG, in vcn_v4_0_5_start()
H A Dvcn_v4_0_3.c636 VCN, 0, regUVD_GFX10_ADDR_CONFIG), adev->gfx.config.gb_addr_config, 0, indirect); in vcn_v4_0_3_mc_resume_dpg_mode()
1262 WREG32_SOC15(VCN, vcn_inst, regUVD_GFX10_ADDR_CONFIG, in vcn_v4_0_3_start()
H A Dvcn_v4_0.c619 VCN, inst_idx, regUVD_GFX10_ADDR_CONFIG), in vcn_v4_0_mc_resume_dpg_mode()
1226 WREG32_SOC15(VCN, i, regUVD_GFX10_ADDR_CONFIG, in vcn_v4_0_start()
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_2_6_0_offset.h1134 #define regUVD_GFX10_ADDR_CONFIG 0x004a macro
H A Dvcn_5_0_0_offset.h1036 #define regUVD_GFX10_ADDR_CONFIG 0x0042 macro
H A Dvcn_4_0_5_offset.h1205 #define regUVD_GFX10_ADDR_CONFIG 0x0042 macro
H A Dvcn_4_0_0_offset.h1214 #define regUVD_GFX10_ADDR_CONFIG 0x0042 macro
H A Dvcn_4_0_3_offset.h1167 #define regUVD_GFX10_ADDR_CONFIG 0x0042 macro