Home
last modified time | relevance | path

Searched refs:SR_ARR (Results 1 – 9 of 9) sorted by relevance

/linux/drivers/gpu/drm/amd/display/dc/resource/dcn32/
H A Ddcn32_resource.h232 SR_ARR(AZALIA_F0_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS, id), \
233 SR_ARR(AZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES, id), \
234 SR_ARR(AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES, id), \
235 SR_ARR(DCCG_AUDIO_DTO_SOURCE, id), SR_ARR(DCCG_AUDIO_DTO0_MODULE, id), \
236 SR_ARR(DCCG_AUDIO_DTO0_PHASE, id), SR_ARR(DCCG_AUDIO_DTO1_MODULE, id), \
237 SR_ARR(DCCG_AUDIO_DTO1_PHASE, id) \
341 SR_ARR(DIO_LINKA_CNTL, id), SR_ARR(DIO_LINKB_CNT
[all...]
H A Ddcn32_resource.c120 #define SR_ARR(reg_name, id) \ macro
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn35/
H A Ddcn35_resource.h149 SR_ARR(DIO_LINKA_CNTL, id), \
150 SR_ARR(DIO_LINKB_CNTL, id), \
151 SR_ARR(DIO_LINKC_CNTL, id), \
152 SR_ARR(DIO_LINKD_CNTL, id), \
153 SR_ARR(DIO_LINKE_CNTL, id), \
154 SR_ARR(DIO_LINKF_CNTL, id),\
156 SR_ARR(DIO_CLK_CNTL, id)
293 SR_ARR(GSL_SOURCE_SELECT, inst),\
H A Ddcn35_resource.c135 #define SR_ARR(reg_name, id) \ macro
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn401/
H A Ddcn401_resource.h525 SR_ARR(GSL_SOURCE_SELECT, inst), \
H A Ddcn401_resource.c101 #define SR_ARR(reg_name, id)\ macro
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn351/
H A Ddcn351_resource.c115 #define SR_ARR(reg_name, id) \ macro
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn36/
H A Ddcn36_resource.c120 #define SR_ARR(reg_name, id) \ macro
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn321/
H A Ddcn321_resource.c120 #define SR_ARR(reg_name, id)\ macro