/linux/Documentation/i2c/ ! |
H A D | i2c-protocol.rst | 14 Rd/Wr (1 bit) Read/Write bit. Rd equals 1, Wr equals 0. 38 S Addr Rd [A] [Data] A [Data] A ... A [Data] NA P 50 S Addr Rd [A] [Data] NA S Addr Wr [A] Data [A] P 70 In a combined transaction, no 'S Addr Wr/Rd [A]' is generated at some 74 S Addr Rd [A] [Data] NA Data [A] P 87 This toggles the Rd/Wr flag. That is, if you want to do a write, but 88 need to emit an Rd instead of a Wr, or vice versa, you set this 91 S Addr Rd [A] Data [A] Data [A] ... [A] Data [A] P
|
H A D | smbus-protocol.rst | 42 Rd/Wr (1 bit) Read/Write bit. Rd equals 1, Wr equals 0. 60 This sends a single bit to the device, at the place of the Rd/Wr bit:: 62 S Addr Rd/Wr [A] P 77 S Addr Rd [A] [Data] NA P 105 S Addr Wr [A] Comm [A] Sr Addr Rd [A] [Data] NA P 119 S Addr Wr [A] Comm [A] Sr Addr Rd [A] [DataLow] A [DataHigh] NA P 169 Sr Addr Rd [A] [DataLow] A [DataHigh] NA P 186 Sr Addr Rd [A] [Count] A [Data] A [Data] A ... A [Data] NA P 217 Sr Addr Rd [ [all...] |
/linux/Documentation/translations/it_IT/i2c/ ! |
H A D | i2c-protocol.rst | 14 Rd/Wr (1 bit) Bit di lettura/scrittura. Rd vale 1, Wr vale 0. 38 S Addr Rd [A] [Dati] A [Dati] A ... A [Dati] NA P 50 S Addr Rd [A] [Dati] NA S Addr Wr [A] Dati [A] P 72 "S Addr Wr/Rd [A]". 76 S Addr Rd [A] [Dati] NA Dati [A] P 89 Questo inverte il flag Rd/Wr. Cioè, se si vuole scrivere, ma si ha bisogno 90 di emettere una Rd invece di una Wr, o viceversa, si può impostare questo 94 S Addr Rd [A] Dati [A] Dati [A] ... [A] Dati [A] P
|
/linux/arch/arm/kernel/ ! |
H A D | phys2virt.S | 84 @ MOVW | 1 1 1 1 0 | i | 1 0 0 1 0 0 | imm4 || 0 | imm3 | Rd | imm8 | 99 @ MOV | 1 1 1 1 0 | i | 0 0 0 1 0 0 1 1 1 1 || 0 | imm3 | Rd | imm8 | 100 @ MVN | 1 1 1 1 0 | i | 0 0 0 1 1 0 1 1 1 1 || 0 | imm3 | Rd | imm8 | 124 and ip, #0xf00 @ clear everything except Rd field 163 @ ADD | cond | 0 0 1 0 1 0 0 0 | Rn | Rd | imm12 | 164 @ SUB | cond | 0 0 1 0 0 1 0 0 | Rn | Rd | imm12 | 165 @ MOV | cond | 0 0 1 1 1 0 1 0 | Rn | Rd | imm12 | 166 @ MVN | cond | 0 0 1 1 1 1 1 0 | Rn | Rd | imm12 | 179 @ MOVW | cond | 0 0 1 1 0 0 0 0 | imm4 | Rd | imm12 |
|
/linux/Documentation/translations/zh_CN/arch/loongarch/ ! |
H A D | introduction.rst | 181 2R Opcode + Rj + Rd 182 3R Opcode + Rk + Rj + Rd 183 4R Opcode + Ra + Rk + Rj + Rd 184 2RI8 Opcode + I8 + Rj + Rd 185 2RI12 Opcode + I12 + Rj + Rd 186 2RI14 Opcode + I14 + Rj + Rd 187 2RI16 Opcode + I16 + Rj + Rd
|
/linux/Documentation/translations/zh_TW/arch/loongarch/ ! |
H A D | introduction.rst | 181 2R Opcode + Rj + Rd 182 3R Opcode + Rk + Rj + Rd 183 4R Opcode + Ra + Rk + Rj + Rd 184 2RI8 Opcode + I8 + Rj + Rd 185 2RI12 Opcode + I12 + Rj + Rd 186 2RI14 Opcode + I14 + Rj + Rd 187 2RI16 Opcode + I16 + Rj + Rd
|
/linux/Documentation/arch/arm/nwfpe/ ! |
H A D | netwinder-fpe.rst | 51 FLT{cond}<S,D,E>{P,M,Z} Fn, Rd Convert integer to floating point 52 FIX{cond}{P,M,Z} Rd, Fn Convert floating point to integer 53 WFS{cond} Rd Write floating point status register 54 RFS{cond} Rd Read floating point status register 55 WFC{cond} Rd Write floating point control register 56 RFC{cond} Rd Read floating point control register
|
/linux/Documentation/arch/loongarch/ ! |
H A D | introduction.rst | 212 2R Opcode + Rj + Rd 213 3R Opcode + Rk + Rj + Rd 214 4R Opcode + Ra + Rk + Rj + Rd 215 2RI8 Opcode + I8 + Rj + Rd 216 2RI12 Opcode + I12 + Rj + Rd 217 2RI14 Opcode + I14 + Rj + Rd 218 2RI16 Opcode + I16 + Rj + Rd 223 Rd is the destination register operand, while Rj, Rk and Ra ("a" stands for
|
/linux/Documentation/driver-api/soundwire/ ! |
H A D | bra_cadence.rst | 59 + 1 | 0 | ID = 0 | pad | Rd Hdr Rsp |
|
/linux/arch/arm64/kvm/ ! |
H A D | pauth.c | 25 "(.L__gpr_num_%[Rd] << 0) |" \ 28 : [Rd] "=r" ((d)) \
|
/linux/arch/arm64/lib/ ! |
H A D | insn.c | 1444 enum aarch64_insn_register Rd, in aarch64_insn_gen_logical_immediate() argument 1467 insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, Rd); in aarch64_insn_gen_logical_immediate() 1475 enum aarch64_insn_register Rd, in aarch64_insn_gen_extr() argument 1499 insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, Rd); in aarch64_insn_gen_extr()
|
/linux/arch/arm64/include/asm/ ! |
H A D | insn.h | 667 enum aarch64_insn_register Rd, 672 enum aarch64_insn_register Rd,
|
/linux/tools/arch/x86/lib/ ! |
H A D | x86-opcode-map.txt | 377 20: MOV Rd,Cd 378 21: MOV Rd,Dd 379 22: MOV Cd,Rd 380 23: MOV Dd,Rd 871 14: vpextrb Rd/Mb,Vdq,Ib (66),(v1) 872 15: vpextrw Rd/Mw,Vdq,Ib (66),(v1) 1262 6: XSAVEOPT | clwb (66) | mfence (11B) | TPAUSE Rd (66),(11B) | UMONITOR Rv (F3),(11B) | UMWAIT Rd (F2),(11B) | CLRSSBSY Mq (F3)
|
/linux/arch/arm/boot/dts/st/ ! |
H A D | stm32mp135f-dhcor-dhsbc.dts | 48 * Use at least 5 * RC time, e.g. 5 * (Rp + Rd) * C:
|
H A D | stm32mp135f-dk.dts | 149 * Use at least 5 * RC time, e.g. 5 * (Rp + Rd) * C:
|
H A D | stm32mp15xx-dkx.dtsi | 105 * Use at least 5 * RC time, e.g. 5 * (Rp + Rd) * C:
|
/linux/ ! |
H A D | CREDITS | 231 S: 3404 E Harmony Rd 390 S: 1549 Hiironen Rd. 440 S: Brunswick House, 61-69 Newmarket Rd, Cambridge CB5 8EG 987 S: 375 Tubbs Hill Rd 1187 S: 1501 Page Mill Rd, MS 1U17 1682 S: 2019 W. Middlefield Rd #1 2838 S: 7406 Wheat Field Rd
|