Home
last modified time | relevance | path

Searched refs:mtdcr (Results 1 – 7 of 7) sorted by relevance

/linux/arch/powerpc/platforms/44x/
H A Dsoc.c35 mtdcr(dcrbase_l2c + DCRN_L2C0_ADDR, addr); in l2c_diag()
36 mtdcr(dcrbase_l2c + DCRN_L2C0_CMD, L2C_CMD_DIAG); in l2c_diag()
62 mtdcr(dcrbase_l2c + DCRN_L2C0_ADDR, 0); in l2c_error_handler()
63 mtdcr(dcrbase_l2c + DCRN_L2C0_CMD, L2C_CMD_CCP | L2C_CMD_CTE); in l2c_error_handler()
126 mtdcr(dcrbase_isram + DCRN_SRAM0_DPC, in ppc4xx_l2c_probe()
128 mtdcr(dcrbase_isram + DCRN_SRAM0_SB0CR, in ppc4xx_l2c_probe()
130 mtdcr(dcrbase_isram + DCRN_SRAM0_SB1CR, in ppc4xx_l2c_probe()
132 mtdcr(dcrbase_isram + DCRN_SRAM0_SB2CR, in ppc4xx_l2c_probe()
134 mtdcr(dcrbase_isram + DCRN_SRAM0_SB3CR, in ppc4xx_l2c_probe()
141 mtdcr(dcrbase_l2 in ppc4xx_l2c_probe()
[all...]
H A Duic.c63 mtdcr(uic->dcrbase + UIC_SR, sr); in uic_unmask_irq()
66 mtdcr(uic->dcrbase + UIC_ER, er); in uic_unmask_irq()
80 mtdcr(uic->dcrbase + UIC_ER, er); in uic_mask_irq()
91 mtdcr(uic->dcrbase + UIC_SR, 1 << (31-src)); in uic_ack_irq()
106 mtdcr(uic->dcrbase + UIC_ER, er); in uic_mask_ack_irq()
116 mtdcr(uic->dcrbase + UIC_SR, sr); in uic_mask_ack_irq()
157 mtdcr(uic->dcrbase + UIC_PR, pr); in uic_set_irq_type()
158 mtdcr(uic->dcrbase + UIC_TR, tr); in uic_set_irq_type()
159 mtdcr(uic->dcrbase + UIC_SR, ~mask); in uic_set_irq_type()
264 mtdcr(ui in uic_init_one()
[all...]
H A Dfsp2.h249 mtdcr(DCRN_CMU_ADDR, reg); \
250 mtdcr(DCRN_CMU_DATA, data); \
255 mtdcr(DCRN_CMU_ADDR, reg); \
261 mtdcr(DCRN_L2CDCRAI, reg); \
262 mtdcr(DCRN_L2CDCRDI, data); \
267 mtdcr(DCRN_L2CDCRAI, reg); \
H A Dfsp2.c253 mtdcr(DCRN_PLB6_BASE, val); in fsp2_probe()
254 mtdcr(DCRN_PLB6_HD, 0xffff0000); in fsp2_probe()
255 mtdcr(DCRN_PLB6_SHD, 0xffff0000); in fsp2_probe()
299 mtdcr(DCRN_CONF_EIR_RS, 0x80000000); in fsp2_probe()
/linux/arch/powerpc/include/asm/
H A Ddcr-native.h30 #define dcr_write_native(host, dcr_n, value) mtdcr(dcr_n + host.base, value)
64 #define mtdcr(rn, v) \ macro
67 asm volatile("mtdcr %0, %1" \
/linux/arch/powerpc/kernel/
H A Dcpu_setup_44x.S66 mtdcr DCRN_PLB4A0_ACR,r3
/linux/arch/powerpc/boot/
H A D4xx.c283 mtdcr(DCRN_MAL0_CFG, MAL_RESET); in ibm4xx_quiesce_eth()
299 mtdcr(DCRN_EBC0_CFGADDR, EBC_BXCR(i)); in ibm4xx_fixup_ebc_ranges()