/linux/arch/mips/ath79/ |
H A D | clock.c | 238 u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv; in ar934x_clocks_init() local 307 clk_ctrl = __raw_readl(pll_base + AR934X_PLL_CPU_DDR_CLK_CTRL_REG); in ar934x_clocks_init() 309 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) & in ar934x_clocks_init() 312 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS) in ar934x_clocks_init() 314 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL) in ar934x_clocks_init() 319 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) & in ar934x_clocks_init() 322 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS) in ar934x_clocks_init() 324 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL) in ar934x_clocks_init() 329 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) & in ar934x_clocks_init() 332 if (clk_ctrl in ar934x_clocks_init() 356 u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv; qca953x_clocks_init() local 439 u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv; qca955x_clocks_init() local 522 u32 pll, out_div, ref_div, nint, hfrac, lfrac, clk_ctrl, postdiv; qca956x_clocks_init() local [all...] |
/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
H A D | dpu_1_7_msm8996.h | 69 .clk_ctrl = DPU_CLK_CTRL_VIG0, 77 .clk_ctrl = DPU_CLK_CTRL_VIG1, 85 .clk_ctrl = DPU_CLK_CTRL_VIG2, 93 .clk_ctrl = DPU_CLK_CTRL_VIG3, 101 .clk_ctrl = DPU_CLK_CTRL_RGB0, 109 .clk_ctrl = DPU_CLK_CTRL_RGB1, 117 .clk_ctrl = DPU_CLK_CTRL_RGB2, 125 .clk_ctrl = DPU_CLK_CTRL_RGB3, 133 .clk_ctrl = DPU_CLK_CTRL_DMA0, 141 .clk_ctrl [all...] |
H A D | dpu_3_0_msm8998.h | 74 .clk_ctrl = DPU_CLK_CTRL_VIG0, 82 .clk_ctrl = DPU_CLK_CTRL_VIG1, 90 .clk_ctrl = DPU_CLK_CTRL_VIG2, 98 .clk_ctrl = DPU_CLK_CTRL_VIG3, 106 .clk_ctrl = DPU_CLK_CTRL_DMA0, 114 .clk_ctrl = DPU_CLK_CTRL_DMA1, 122 .clk_ctrl = DPU_CLK_CTRL_DMA2, 130 .clk_ctrl = DPU_CLK_CTRL_DMA3,
|
H A D | dpu_4_1_sdm670.h | 31 .clk_ctrl = DPU_CLK_CTRL_VIG0, 39 .clk_ctrl = DPU_CLK_CTRL_VIG0, 47 .clk_ctrl = DPU_CLK_CTRL_DMA0, 55 .clk_ctrl = DPU_CLK_CTRL_DMA1, 63 .clk_ctrl = DPU_CLK_CTRL_DMA2,
|
H A D | dpu_6_0_sm8250.h | 74 .clk_ctrl = DPU_CLK_CTRL_VIG0, 82 .clk_ctrl = DPU_CLK_CTRL_VIG1, 90 .clk_ctrl = DPU_CLK_CTRL_VIG2, 98 .clk_ctrl = DPU_CLK_CTRL_VIG3, 106 .clk_ctrl = DPU_CLK_CTRL_DMA0, 114 .clk_ctrl = DPU_CLK_CTRL_DMA1, 122 .clk_ctrl = DPU_CLK_CTRL_DMA2, 130 .clk_ctrl = DPU_CLK_CTRL_DMA3, 318 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_7_0_sm8350.h | 74 .clk_ctrl = DPU_CLK_CTRL_VIG0, 82 .clk_ctrl = DPU_CLK_CTRL_VIG1, 90 .clk_ctrl = DPU_CLK_CTRL_VIG2, 98 .clk_ctrl = DPU_CLK_CTRL_VIG3, 106 .clk_ctrl = DPU_CLK_CTRL_DMA0, 114 .clk_ctrl = DPU_CLK_CTRL_DMA1, 122 .clk_ctrl = DPU_CLK_CTRL_DMA2, 130 .clk_ctrl = DPU_CLK_CTRL_DMA3, 291 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_1_sc8180x.h | 75 .clk_ctrl = DPU_CLK_CTRL_VIG0, 83 .clk_ctrl = DPU_CLK_CTRL_VIG1, 91 .clk_ctrl = DPU_CLK_CTRL_VIG2, 99 .clk_ctrl = DPU_CLK_CTRL_VIG3, 107 .clk_ctrl = DPU_CLK_CTRL_DMA0, 115 .clk_ctrl = DPU_CLK_CTRL_DMA1, 123 .clk_ctrl = DPU_CLK_CTRL_DMA2, 131 .clk_ctrl = DPU_CLK_CTRL_DMA3, 287 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_8_1_sm8450.h | 74 .clk_ctrl = DPU_CLK_CTRL_VIG0, 82 .clk_ctrl = DPU_CLK_CTRL_VIG1, 90 .clk_ctrl = DPU_CLK_CTRL_VIG2, 98 .clk_ctrl = DPU_CLK_CTRL_VIG3, 106 .clk_ctrl = DPU_CLK_CTRL_DMA0, 114 .clk_ctrl = DPU_CLK_CTRL_DMA1, 122 .clk_ctrl = DPU_CLK_CTRL_DMA2, 130 .clk_ctrl = DPU_CLK_CTRL_DMA3, 304 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_3_sm6150.h | 69 .clk_ctrl = DPU_CLK_CTRL_VIG0, 77 .clk_ctrl = DPU_CLK_CTRL_DMA0, 85 .clk_ctrl = DPU_CLK_CTRL_DMA1, 93 .clk_ctrl = DPU_CLK_CTRL_DMA2, 101 .clk_ctrl = DPU_CLK_CTRL_DMA3, 159 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_8_4_sa8775p.h | 73 .clk_ctrl = DPU_CLK_CTRL_VIG0, 81 .clk_ctrl = DPU_CLK_CTRL_VIG1, 89 .clk_ctrl = DPU_CLK_CTRL_VIG2, 97 .clk_ctrl = DPU_CLK_CTRL_VIG3, 105 .clk_ctrl = DPU_CLK_CTRL_DMA0, 113 .clk_ctrl = DPU_CLK_CTRL_DMA1, 121 .clk_ctrl = DPU_CLK_CTRL_DMA2, 129 .clk_ctrl = DPU_CLK_CTRL_DMA3, 311 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_6_2_sc7180.h | 55 .clk_ctrl = DPU_CLK_CTRL_VIG0, 63 .clk_ctrl = DPU_CLK_CTRL_DMA0, 71 .clk_ctrl = DPU_CLK_CTRL_DMA1, 79 .clk_ctrl = DPU_CLK_CTRL_DMA2, 154 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_8_0_sc8280xp.h | 73 .clk_ctrl = DPU_CLK_CTRL_VIG0, 81 .clk_ctrl = DPU_CLK_CTRL_VIG1, 89 .clk_ctrl = DPU_CLK_CTRL_VIG2, 97 .clk_ctrl = DPU_CLK_CTRL_VIG3, 105 .clk_ctrl = DPU_CLK_CTRL_DMA0, 113 .clk_ctrl = DPU_CLK_CTRL_DMA1, 121 .clk_ctrl = DPU_CLK_CTRL_DMA2, 129 .clk_ctrl = DPU_CLK_CTRL_DMA3,
|
H A D | dpu_6_4_sm6350.h | 62 .clk_ctrl = DPU_CLK_CTRL_VIG0, 70 .clk_ctrl = DPU_CLK_CTRL_DMA0, 78 .clk_ctrl = DPU_CLK_CTRL_DMA1, 86 .clk_ctrl = DPU_CLK_CTRL_DMA2, 148 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_1_15_msm8917.h | 53 .clk_ctrl = DPU_CLK_CTRL_VIG0, 61 .clk_ctrl = DPU_CLK_CTRL_RGB0, 69 .clk_ctrl = DPU_CLK_CTRL_RGB1, 77 .clk_ctrl = DPU_CLK_CTRL_DMA0,
|
H A D | dpu_7_2_sc7280.h | 59 .clk_ctrl = DPU_CLK_CTRL_VIG0, 67 .clk_ctrl = DPU_CLK_CTRL_DMA0, 75 .clk_ctrl = DPU_CLK_CTRL_DMA1, 83 .clk_ctrl = DPU_CLK_CTRL_DMA2, 165 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_5_2_sm7150.h | 72 .clk_ctrl = DPU_CLK_CTRL_VIG0, 80 .clk_ctrl = DPU_CLK_CTRL_VIG1, 88 .clk_ctrl = DPU_CLK_CTRL_DMA0, 96 .clk_ctrl = DPU_CLK_CTRL_DMA1, 104 .clk_ctrl = DPU_CLK_CTRL_DMA2, 247 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_1_14_msm8937.h | 53 .clk_ctrl = DPU_CLK_CTRL_VIG0, 61 .clk_ctrl = DPU_CLK_CTRL_RGB0, 69 .clk_ctrl = DPU_CLK_CTRL_RGB1, 77 .clk_ctrl = DPU_CLK_CTRL_DMA0,
|
H A D | dpu_3_2_sdm660.h | 69 .clk_ctrl = DPU_CLK_CTRL_VIG0, 77 .clk_ctrl = DPU_CLK_CTRL_VIG1, 85 .clk_ctrl = DPU_CLK_CTRL_DMA0, 93 .clk_ctrl = DPU_CLK_CTRL_DMA1, 101 .clk_ctrl = DPU_CLK_CTRL_DMA2,
|
H A D | dpu_1_16_msm8953.h | 53 .clk_ctrl = DPU_CLK_CTRL_VIG0, 61 .clk_ctrl = DPU_CLK_CTRL_RGB0, 69 .clk_ctrl = DPU_CLK_CTRL_RGB1, 77 .clk_ctrl = DPU_CLK_CTRL_DMA0,
|
H A D | dpu_5_4_sm6125.h | 69 .clk_ctrl = DPU_CLK_CTRL_VIG0, 77 .clk_ctrl = DPU_CLK_CTRL_DMA0, 85 .clk_ctrl = DPU_CLK_CTRL_DMA1, 138 .clk_ctrl = DPU_CLK_CTRL_WB2,
|
H A D | dpu_3_3_sdm630.h | 68 .clk_ctrl = DPU_CLK_CTRL_VIG0, 76 .clk_ctrl = DPU_CLK_CTRL_DMA0, 84 .clk_ctrl = DPU_CLK_CTRL_DMA1, 92 .clk_ctrl = DPU_CLK_CTRL_DMA2,
|
H A D | dpu_6_5_qcm2290.h | 44 .clk_ctrl = DPU_CLK_CTRL_VIG0, 52 .clk_ctrl = DPU_CLK_CTRL_DMA0,
|
/linux/include/linux/platform_data/ |
H A D | net-cw1200.h | 19 int (*clk_ctrl)(const struct cw1200_platform_data_spi *pdata, member 34 int (*clk_ctrl)(const struct cw1200_platform_data_sdio *pdata, member
|
/linux/drivers/gpu/drm/msm/disp/dpu1/ |
H A D | dpu_hw_top.c | 71 enum dpu_clk_ctrl_type clk_ctrl, bool enable) in dpu_hw_setup_clk_force_ctrl() argument 76 if (clk_ctrl <= DPU_CLK_CTRL_NONE || clk_ctrl >= DPU_CLK_CTRL_MAX) in dpu_hw_setup_clk_force_ctrl() 79 return dpu_hw_clk_force_ctrl(&mdp->hw, &mdp->caps->clk_ctrls[clk_ctrl], enable); in dpu_hw_setup_clk_force_ctrl()
|
/linux/sound/soc/codecs/ |
H A D | adau1372.c | 791 unsigned int clk_ctrl = ADAU1372_CLK_CTRL_MCLK_EN; in adau1372_set_power() local 808 clk_ctrl |= ADAU1372_CLK_CTRL_CLKSRC; in adau1372_set_power() 812 ADAU1372_CLK_CTRL_MCLK_EN | ADAU1372_CLK_CTRL_CLKSRC, clk_ctrl); in adau1372_set_power() 920 unsigned int clk_ctrl; in adau1372_probe() local 957 clk_ctrl = ADAU1372_CLK_CTRL_CC_MDIV; in adau1372_probe() 960 clk_ctrl = 0; in adau1372_probe() 963 clk_ctrl = 0; in adau1372_probe() 977 regmap_update_bits(regmap, ADAU1372_REG_CLK_CTRL, ADAU1372_CLK_CTRL_CC_MDIV, clk_ctrl); in adau1372_probe()
|