Home
last modified time | relevance | path

Searched refs:reset_mask (Results 1 – 25 of 25) sorted by relevance

/linux/drivers/clk/sunxi/
H A Dclk-usb.c81 u32 reset_mask; member
144 if (data->reset_mask == 0) in sunxi_usb_clk_setup()
162 reset_data->rcdev.nr_resets = __fls(data->reset_mask) + 1; in sunxi_usb_clk_setup()
170 .reset_mask = BIT(2) | BIT(1) | BIT(0),
183 .reset_mask = BIT(1) | BIT(0),
194 .reset_mask = BIT(2) | BIT(1) | BIT(0),
205 .reset_mask = BIT(2) | BIT(1) | BIT(0),
217 .reset_mask = BIT(3) | BIT(2) | BIT(1) | BIT(0),
228 .reset_mask = BIT(19) | BIT(18) | BIT(17),
242 .reset_mask
[all...]
/linux/drivers/gpu/drm/radeon/
H A Dni.c1722 u32 reset_mask = 0; in cayman_gpu_check_soft_reset() local
1733 reset_mask |= RADEON_RESET_GFX; in cayman_gpu_check_soft_reset()
1737 reset_mask |= RADEON_RESET_CP; in cayman_gpu_check_soft_reset()
1740 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP; in cayman_gpu_check_soft_reset()
1745 reset_mask |= RADEON_RESET_DMA; in cayman_gpu_check_soft_reset()
1750 reset_mask |= RADEON_RESET_DMA1; in cayman_gpu_check_soft_reset()
1755 reset_mask |= RADEON_RESET_DMA; in cayman_gpu_check_soft_reset()
1758 reset_mask |= RADEON_RESET_DMA1; in cayman_gpu_check_soft_reset()
1763 reset_mask |= RADEON_RESET_RLC; in cayman_gpu_check_soft_reset()
1766 reset_mask | in cayman_gpu_check_soft_reset()
1798 cayman_gpu_soft_reset(struct radeon_device * rdev,u32 reset_mask) cayman_gpu_soft_reset() argument
1932 u32 reset_mask; cayman_asic_reset() local
1967 u32 reset_mask = cayman_gpu_check_soft_reset(rdev); cayman_gfx_is_lockup() local
[all...]
H A Dr600.c1617 u32 reset_mask = 0; in r600_gpu_check_soft_reset() local
1628 reset_mask |= RADEON_RESET_GFX; in r600_gpu_check_soft_reset()
1635 reset_mask |= RADEON_RESET_GFX; in r600_gpu_check_soft_reset()
1640 reset_mask |= RADEON_RESET_CP; in r600_gpu_check_soft_reset()
1643 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP; in r600_gpu_check_soft_reset()
1648 reset_mask |= RADEON_RESET_DMA; in r600_gpu_check_soft_reset()
1653 reset_mask |= RADEON_RESET_RLC; in r600_gpu_check_soft_reset()
1656 reset_mask |= RADEON_RESET_IH; in r600_gpu_check_soft_reset()
1659 reset_mask |= RADEON_RESET_SEM; in r600_gpu_check_soft_reset()
1662 reset_mask | in r600_gpu_check_soft_reset()
1684 r600_gpu_soft_reset(struct radeon_device * rdev,u32 reset_mask) r600_gpu_soft_reset() argument
1883 u32 reset_mask; r600_asic_reset() local
1923 u32 reset_mask = r600_gpu_check_soft_reset(rdev); r600_gfx_is_lockup() local
[all...]
H A Devergreen.c3827 u32 reset_mask = 0; in evergreen_gpu_check_soft_reset() local
3837 reset_mask |= RADEON_RESET_GFX; in evergreen_gpu_check_soft_reset()
3841 reset_mask |= RADEON_RESET_CP; in evergreen_gpu_check_soft_reset()
3844 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP; in evergreen_gpu_check_soft_reset()
3849 reset_mask |= RADEON_RESET_DMA; in evergreen_gpu_check_soft_reset()
3854 reset_mask |= RADEON_RESET_DMA; in evergreen_gpu_check_soft_reset()
3859 reset_mask |= RADEON_RESET_RLC; in evergreen_gpu_check_soft_reset()
3862 reset_mask |= RADEON_RESET_IH; in evergreen_gpu_check_soft_reset()
3865 reset_mask |= RADEON_RESET_SEM; in evergreen_gpu_check_soft_reset()
3868 reset_mask | in evergreen_gpu_check_soft_reset()
3894 evergreen_gpu_soft_reset(struct radeon_device * rdev,u32 reset_mask) evergreen_gpu_soft_reset() argument
4052 u32 reset_mask; evergreen_asic_reset() local
4092 u32 reset_mask = evergreen_gpu_check_soft_reset(rdev); evergreen_gfx_is_lockup() local
[all...]
H A Dsi.c3756 u32 reset_mask = 0; in si_gpu_check_soft_reset() local
3767 reset_mask |= RADEON_RESET_GFX; in si_gpu_check_soft_reset()
3771 reset_mask |= RADEON_RESET_CP; in si_gpu_check_soft_reset()
3774 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP; in si_gpu_check_soft_reset()
3779 reset_mask |= RADEON_RESET_RLC; in si_gpu_check_soft_reset()
3784 reset_mask |= RADEON_RESET_DMA; in si_gpu_check_soft_reset()
3789 reset_mask |= RADEON_RESET_DMA1; in si_gpu_check_soft_reset()
3794 reset_mask |= RADEON_RESET_DMA; in si_gpu_check_soft_reset()
3797 reset_mask |= RADEON_RESET_DMA1; in si_gpu_check_soft_reset()
3803 reset_mask | in si_gpu_check_soft_reset()
3835 si_gpu_soft_reset(struct radeon_device * rdev,u32 reset_mask) si_gpu_soft_reset() argument
4069 u32 reset_mask; si_asic_reset() local
4109 u32 reset_mask = si_gpu_check_soft_reset(rdev); si_gfx_is_lockup() local
[all...]
H A Devergreen_dma.c172 u32 reset_mask = evergreen_gpu_check_soft_reset(rdev); in evergreen_dma_is_lockup() local
174 if (!(reset_mask & RADEON_RESET_DMA)) { in evergreen_dma_is_lockup()
H A Dsi_dma.c42 u32 reset_mask = si_gpu_check_soft_reset(rdev); in si_dma_is_lockup() local
50 if (!(reset_mask & mask)) { in si_dma_is_lockup()
H A Dni_dma.c288 u32 reset_mask = cayman_gpu_check_soft_reset(rdev); in cayman_dma_is_lockup() local
296 if (!(reset_mask & mask)) { in cayman_dma_is_lockup()
H A Dr600_dma.c209 u32 reset_mask = r600_gpu_check_soft_reset(rdev); in r600_dma_is_lockup() local
211 if (!(reset_mask & RADEON_RESET_DMA)) { in r600_dma_is_lockup()
H A Dcik_sdma.c776 u32 reset_mask = cik_gpu_check_soft_reset(rdev); in cik_sdma_is_lockup() local
784 if (!(reset_mask & mask)) { in cik_sdma_is_lockup()
/linux/drivers/reset/
H A Dreset-ti-sci.c20 * @reset_mask: reset mask to use for toggling reset
21 * @lock: synchronize reset_mask read-modify-writes
25 u32 reset_mask; member
83 reset_state |= control->reset_mask; in ti_sci_reset_set()
85 reset_state &= ~control->reset_mask; in ti_sci_reset_set()
161 return reset_state & control->reset_mask; in ti_sci_reset_status()
198 control->reset_mask = reset_spec->args[1]; in ti_sci_reset_of_xlate()
/linux/drivers/gpu/drm/i915/gt/
H A Dintel_gt_pm_irq.c62 void gen6_gt_pm_reset_iir(struct intel_gt *gt, u32 reset_mask) in gen6_gt_pm_reset_iir() argument
69 intel_uncore_write(uncore, reg, reset_mask); in gen6_gt_pm_reset_iir()
70 intel_uncore_write(uncore, reg, reset_mask); in gen6_gt_pm_reset_iir()
H A Dintel_reset.c412 u32 *reset_mask, in gen11_lock_sfc() argument
499 *reset_mask |= sfc_lock.reset_bit; in gen11_lock_sfc()
528 u32 reset_mask, unlock_mask = 0; in __gen11_reset_engines() local
532 reset_mask = GEN11_GRDOM_FULL; in __gen11_reset_engines()
534 reset_mask = 0; in __gen11_reset_engines()
536 reset_mask |= engine->reset_domain; in __gen11_reset_engines()
537 ret = gen11_lock_sfc(engine, &reset_mask, &unlock_mask); in __gen11_reset_engines()
543 ret = gen6_hw_domain_reset(gt, reset_mask); in __gen11_reset_engines()
784 intel_engine_mask_t reset_mask; in __intel_gt_reset() local
786 reset_mask in __intel_gt_reset()
[all...]
H A Dintel_gt_pm_irq.h19 void gen6_gt_pm_reset_iir(struct intel_gt *gt, u32 reset_mask);
/linux/drivers/clk/
H A Dclk-twl6040.c33 const u8 reset_mask = TWL6040_HPLLRST; /* Same for HPPLL and LPPLL */ in twl6040_pdmclk_reset_one_clock() local
36 ret = twl6040_set_bits(pdmclk->twl6040, reg, reset_mask); in twl6040_pdmclk_reset_one_clock()
40 ret = twl6040_clear_bits(pdmclk->twl6040, reg, reset_mask); in twl6040_pdmclk_reset_one_clock()
/linux/drivers/net/ethernet/ibm/
H A Dibmveth.h92 unsigned long reset_mask, unsigned long set_mask, in h_illan_attributes() argument
99 reset_mask, set_mask); in h_illan_attributes()
/linux/drivers/cxl/core/
H A Dfeatures.c542 u16 effects, imm_mask, reset_mask; in cxlctl_validate_set_features() local
580 reset_mask = CXL_CMD_CONFIG_CHANGE_COLD_RESET | in cxlctl_validate_set_features()
585 if (!(effects & imm_mask) && !(effects & reset_mask)) in cxlctl_validate_set_features()
/linux/drivers/crypto/intel/qat/qat_common/
H A Dqat_hal.c304 unsigned int reset_mask = handle->chip_info->icp_rst_mask; in qat_hal_reset() local
309 csr_val |= reset_mask; in qat_hal_reset()
476 unsigned int reset_mask = handle->chip_info->icp_rst_mask; in qat_hal_clr_reset() local
485 csr_val &= ~reset_mask; in qat_hal_clr_reset()
491 csr_val &= reset_mask; in qat_hal_clr_reset()
495 csr_val |= reset_mask; in qat_hal_clr_reset()
/linux/sound/soc/tegra/
H A Dtegra210_i2s.c106 unsigned int reset_mask = I2S_SOFT_RESET_MASK; in tegra210_i2s_sw_reset() local
128 regmap_update_bits(i2s->regmap, reset_reg, reset_mask, reset_en); in tegra210_i2s_sw_reset()
131 !(val & reset_mask & reset_en), in tegra210_i2s_sw_reset()
/linux/drivers/net/ethernet/smsc/
H A Dsmsc911x.c1448 unsigned int reset_mask = HW_CFG_SRST_; in smsc911x_soft_reset() local
1478 reset_mask = RESET_CTL_DIGITAL_RST_; in smsc911x_soft_reset()
1482 smsc911x_reg_write(pdata, reset_offset, reset_mask); in smsc911x_soft_reset()
1489 } while ((--timeout) && (temp & reset_mask)); in smsc911x_soft_reset()
1491 if (unlikely(temp & reset_mask)) { in smsc911x_soft_reset()
/linux/drivers/net/wireless/ath/ath10k/
H A Dhw.h290 u32 reset_mask; member
H A Dhw.c371 .reset_mask = 0xffffffff,
H A Dhtt_tx.c633 int ath10k_htt_h2t_stats_req(struct ath10k_htt *htt, u32 mask, u32 reset_mask, in ath10k_htt_h2t_stats_req() argument
661 memcpy(req->reset_types, &reset_mask, 3); in ath10k_htt_h2t_stats_req()
H A Dhtt.h2435 int ath10k_htt_h2t_stats_req(struct ath10k_htt *htt, u32 mask, u32 reset_mask,
/linux/drivers/net/ethernet/3com/
H A D3c59x.c1943 int do_tx_reset = 0, reset_mask = 0; in vortex_error() local
1971 reset_mask = 0x0108; /* Reset interface logic, but not download logic */ in vortex_error()
2035 issue_and_wait(dev, TxReset|reset_mask); in vortex_error()